JP2002501275A - 複数のアドレスプロトコルを支援するメモリ - Google Patents
複数のアドレスプロトコルを支援するメモリInfo
- Publication number
- JP2002501275A JP2002501275A JP2000527945A JP2000527945A JP2002501275A JP 2002501275 A JP2002501275 A JP 2002501275A JP 2000527945 A JP2000527945 A JP 2000527945A JP 2000527945 A JP2000527945 A JP 2000527945A JP 2002501275 A JP2002501275 A JP 2002501275A
- Authority
- JP
- Japan
- Prior art keywords
- address
- memory
- type
- output
- access request
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/44—Arrangements for executing specific programs
- G06F9/4401—Bootstrapping
- G06F9/4403—Processor initialisation
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/08—Address circuits; Decoders; Word-line control circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
Landscapes
- Engineering & Computer Science (AREA)
- Software Systems (AREA)
- Theoretical Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Security & Cryptography (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Read Only Memory (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| PCT/US1998/000459 WO1999035649A1 (en) | 1998-01-06 | 1998-01-06 | A memory supporting multiple address protocols |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2002501275A true JP2002501275A (ja) | 2002-01-15 |
| JP2002501275A5 JP2002501275A5 (enExample) | 2005-11-17 |
Family
ID=22266182
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2000527945A Pending JP2002501275A (ja) | 1998-01-06 | 1998-01-06 | 複数のアドレスプロトコルを支援するメモリ |
Country Status (4)
| Country | Link |
|---|---|
| EP (1) | EP1058930B1 (enExample) |
| JP (1) | JP2002501275A (enExample) |
| DE (1) | DE69840877D1 (enExample) |
| WO (1) | WO1999035649A1 (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2011510427A (ja) * | 2008-01-17 | 2011-03-31 | モーセッド・テクノロジーズ・インコーポレイテッド | 不揮発性半導体記憶装置 |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6058463A (en) * | 1998-01-20 | 2000-05-02 | Motorola, Inc. | Paged memory data processing system with overlaid memory control registers |
| US6407949B1 (en) * | 1999-12-17 | 2002-06-18 | Qualcomm, Incorporated | Mobile communication device having integrated embedded flash and SRAM memory |
| JP4731020B2 (ja) * | 2001-01-24 | 2011-07-20 | 富士通セミコンダクター株式会社 | 半導体記憶装置、セクタアドレス変換回路、アドレス変換方法及び半導体記憶装置の使用方法 |
Family Cites Families (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| IT1254937B (it) * | 1991-05-06 | 1995-10-11 | Aggiornamento dinamico di memoria non volatile in un sistema informatico | |
| US5245572A (en) * | 1991-07-30 | 1993-09-14 | Intel Corporation | Floating gate nonvolatile memory with reading while writing capability |
| US5473775A (en) * | 1991-10-11 | 1995-12-05 | Kabushiki Kaisha Toshiba | Personal computer using flash memory as BIOS-ROM |
| JPH06119230A (ja) * | 1992-10-06 | 1994-04-28 | Fujitsu Ltd | 半導体記憶装置 |
| US5680556A (en) * | 1993-11-12 | 1997-10-21 | International Business Machines Corporation | Computer system and method of operation thereof wherein a BIOS ROM can be selectively locatable on diffeent buses |
-
1998
- 1998-01-06 WO PCT/US1998/000459 patent/WO1999035649A1/en not_active Ceased
- 1998-01-06 DE DE69840877T patent/DE69840877D1/de not_active Expired - Lifetime
- 1998-01-06 EP EP98901220A patent/EP1058930B1/en not_active Expired - Lifetime
- 1998-01-06 JP JP2000527945A patent/JP2002501275A/ja active Pending
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2011510427A (ja) * | 2008-01-17 | 2011-03-31 | モーセッド・テクノロジーズ・インコーポレイテッド | 不揮発性半導体記憶装置 |
| US8533405B2 (en) | 2008-01-17 | 2013-09-10 | Mosaid Technologies Incorporated | Nonvolatile semiconductor memory device |
Also Published As
| Publication number | Publication date |
|---|---|
| DE69840877D1 (en) | 2009-07-16 |
| EP1058930A1 (en) | 2000-12-13 |
| EP1058930A4 (en) | 2005-02-16 |
| EP1058930B1 (en) | 2009-06-03 |
| WO1999035649A1 (en) | 1999-07-15 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6556504B2 (en) | Nonvolatile semiconductor memory device and data input/output control method thereof | |
| US5280447A (en) | Floating gate nonvolatile memory with configurable erasure blocks | |
| US5245572A (en) | Floating gate nonvolatile memory with reading while writing capability | |
| US5757690A (en) | Embedded ROM with RAM valid bits for fetching ROM-code updates from external memory | |
| KR100375217B1 (ko) | 전기적으로 재기입 가능한 불휘발성 메모리를 구비하는마이크로컨트롤러 | |
| US5046046A (en) | Redundancy CAM using word line from memory | |
| US6724682B2 (en) | Nonvolatile semiconductor memory device having selective multiple-speed operation mode | |
| US20060028898A1 (en) | Memory bit line segment isolation | |
| CN1298501A (zh) | 具有数据存储扇区和代码存储扇区并同时支持对两种扇区的读/写访问的单个存储模块的微控制器 | |
| US6119226A (en) | Memory supporting multiple address protocols | |
| KR100666015B1 (ko) | 뱅크 구성을 변경할 수 있는 플래시 메모리 | |
| US6950336B2 (en) | Method and apparatus for emulating an electrically erasable programmable read only memory (EEPROM) using non-volatile floating gate memory cells | |
| US6772273B1 (en) | Block-level read while write method and apparatus | |
| US6377486B1 (en) | Block architecture option circuit for nonvolatile semiconductor memory devices | |
| US20050276125A1 (en) | Semiconductor device and control method of the same | |
| US6400611B1 (en) | Independent asynchronous boot block for synchronous non-volatile memory devices | |
| JP2002501275A (ja) | 複数のアドレスプロトコルを支援するメモリ | |
| CN101002281B (zh) | 半导体装置及半导体装置的控制方法 | |
| US6842371B2 (en) | Permanent master block lock in a memory device | |
| JP3625812B2 (ja) | 不揮発性メモリ | |
| GB2229021A (en) | Redundancy CAM using word line from memory | |
| KR100903697B1 (ko) | 비휘발성 기억장치 | |
| GB2460213A (en) | Semiconductor device using memory cell array activation and erase information | |
| JPS63306597A (ja) | 書き込み装置 | |
| KR20070042502A (ko) | 반도체 장치 및 반도체 장치의 제어 방법 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20040510 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20040510 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20060425 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20060508 |
|
| A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20060801 |
|
| A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20060808 |
|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20070115 |