JP2001526808A5 - - Google Patents

Download PDF

Info

Publication number
JP2001526808A5
JP2001526808A5 JP1998543961A JP54396198A JP2001526808A5 JP 2001526808 A5 JP2001526808 A5 JP 2001526808A5 JP 1998543961 A JP1998543961 A JP 1998543961A JP 54396198 A JP54396198 A JP 54396198A JP 2001526808 A5 JP2001526808 A5 JP 2001526808A5
Authority
JP
Japan
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP1998543961A
Other languages
English (en)
Japanese (ja)
Other versions
JP2001526808A (ja
JP4500373B2 (ja
Filing date
Publication date
Priority claimed from US08/837,120 external-priority patent/US5941968A/en
Application filed filed Critical
Publication of JP2001526808A publication Critical patent/JP2001526808A/ja
Publication of JP2001526808A5 publication Critical patent/JP2001526808A5/ja
Application granted granted Critical
Publication of JP4500373B2 publication Critical patent/JP4500373B2/ja
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

JP54396198A 1997-04-14 1998-04-07 一体化システムメモリおよび改良されたバス同時実行性を有するコンピュータシステム Expired - Fee Related JP4500373B2 (ja)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US08/837,120 US5941968A (en) 1997-04-14 1997-04-14 Computer system for concurrent data transferring between graphic controller and unified system memory and between CPU and expansion bus device
US08/837,120 1997-04-14
PCT/US1998/006475 WO1998047075A1 (en) 1997-04-14 1998-04-07 Computer system with unified system memory and improved bus concurrency

Publications (3)

Publication Number Publication Date
JP2001526808A JP2001526808A (ja) 2001-12-18
JP2001526808A5 true JP2001526808A5 (enExample) 2005-11-10
JP4500373B2 JP4500373B2 (ja) 2010-07-14

Family

ID=25273572

Family Applications (1)

Application Number Title Priority Date Filing Date
JP54396198A Expired - Fee Related JP4500373B2 (ja) 1997-04-14 1998-04-07 一体化システムメモリおよび改良されたバス同時実行性を有するコンピュータシステム

Country Status (3)

Country Link
US (1) US5941968A (enExample)
JP (1) JP4500373B2 (enExample)
WO (1) WO1998047075A1 (enExample)

Families Citing this family (62)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6496610B2 (en) * 1996-03-21 2002-12-17 Hitachi, Ltd. Data processing apparatus having DRAM incorporated therein
US6430640B1 (en) * 1997-03-07 2002-08-06 Virtual Resources Communications, Inc. Self-arbitrating, self-granting resource access
US6658537B2 (en) * 1997-06-09 2003-12-02 3Com Corporation DMA driven processor cache
GB2332344A (en) * 1997-12-09 1999-06-16 Sony Uk Ltd Set top box integrated circuit
US6199149B1 (en) * 1998-01-30 2001-03-06 Intel Corporation Overlay counter for accelerated graphics port
US6301629B1 (en) * 1998-03-03 2001-10-09 Alliance Semiconductor Corporation High speed/low speed interface with prediction cache
US6247088B1 (en) * 1998-05-08 2001-06-12 Lexmark International, Inc. Bridgeless embedded PCI computer system using syncronous dynamic ram architecture
US6532019B1 (en) * 1998-06-17 2003-03-11 Advanced Micro Devices, Inc. Input/output integrated circuit hub incorporating a RAMDAC
US6366989B1 (en) * 1998-09-17 2002-04-02 Sun Microsystems, Inc. Programmable memory controller
DE19846913A1 (de) * 1998-10-12 2000-04-20 Oce Printing Systems Gmbh Elektronische Steuereinrichtung mit einem parallelen Datenbus und Verfahren zum Betreiben der Steuereinrichtung
US6477623B2 (en) * 1998-10-23 2002-11-05 Micron Technology, Inc. Method for providing graphics controller embedded in a core logic unit
US6321335B1 (en) 1998-10-30 2001-11-20 Acqis Technology, Inc. Password protected modular computer method and device
US6853385B1 (en) 1999-11-09 2005-02-08 Broadcom Corporation Video, audio and graphics decode, composite and display system
US6661422B1 (en) 1998-11-09 2003-12-09 Broadcom Corporation Video and graphics system with MPEG specific data transfer commands
US6744472B1 (en) 1998-11-09 2004-06-01 Broadcom Corporation Graphics display system with video synchronization feature
US7446774B1 (en) 1998-11-09 2008-11-04 Broadcom Corporation Video and graphics system with an integrated system bridge controller
US6636222B1 (en) 1999-11-09 2003-10-21 Broadcom Corporation Video and graphics system with an MPEG video decoder for concurrent multi-row decoding
US6768774B1 (en) 1998-11-09 2004-07-27 Broadcom Corporation Video and graphics system with video scaling
US6798420B1 (en) 1998-11-09 2004-09-28 Broadcom Corporation Video and graphics system with a single-port RAM
US6718415B1 (en) 1999-05-14 2004-04-06 Acqis Technology, Inc. Computer system and method including console housing multiple computer modules having independent processing units, mass storage devices, and graphics controllers
US6643777B1 (en) 1999-05-14 2003-11-04 Acquis Technology, Inc. Data security method and device for computer modules
US6683615B1 (en) * 1999-06-09 2004-01-27 3Dlabs Inc., Ltd. Doubly-virtualized texture memory
US7050061B1 (en) * 1999-06-09 2006-05-23 3Dlabs Inc., Ltd. Autonomous address translation in graphic subsystem
TW436694B (en) * 1999-08-24 2001-05-28 Via Tech Inc System control chip and computer system having a multiplexed graphic bus architecture
US6732255B1 (en) 1999-09-15 2004-05-04 Koninklijke Philips Electronics N.V. Can microcontroller that permits concurrent access to different segments of a common memory by both the processor core and the DMA engine thereof
US6553446B1 (en) * 1999-09-29 2003-04-22 Silicon Graphics Inc. Modular input/output controller capable of routing packets over busses operating at different speeds
US8913667B2 (en) 1999-11-09 2014-12-16 Broadcom Corporation Video decoding system having a programmable variable-length decoder
US9668011B2 (en) 2001-02-05 2017-05-30 Avago Technologies General Ip (Singapore) Pte. Ltd. Single chip set-top box system
EP1157370B1 (en) * 1999-11-24 2014-09-03 DSP Group Switzerland AG Data processing unit with access to the memory of another data processing unit during standby
JP2002049363A (ja) * 2000-05-24 2002-02-15 Sharp Corp 画像表示システム
US6734862B1 (en) * 2000-06-14 2004-05-11 Intel Corporation Memory controller hub
US7080183B1 (en) * 2000-08-16 2006-07-18 Koninklijke Philips Electronics N.V. Reprogrammable apparatus supporting the processing of a digital signal stream and method
US7116331B1 (en) * 2000-08-23 2006-10-03 Intel Corporation Memory controller hub interface
JP4042088B2 (ja) * 2000-08-25 2008-02-06 株式会社ルネサステクノロジ メモリアクセス方式
US6859208B1 (en) * 2000-09-29 2005-02-22 Intel Corporation Shared translation address caching
KR100488117B1 (ko) * 2000-12-29 2005-05-09 엘지전자 주식회사 이중 버스 구조를 이용한 데이터 처리장치
US6948022B2 (en) * 2001-01-25 2005-09-20 Sony Corporation Digital image transfer controller
US6753873B2 (en) * 2001-01-31 2004-06-22 General Electric Company Shared memory control between detector framing node and processor
US6959354B2 (en) * 2001-03-08 2005-10-25 Sony Corporation Effective bus utilization using multiple bus interface circuits and arbitration logic circuit
JP2003177958A (ja) * 2001-06-11 2003-06-27 Emblaze Semiconductor Ltd 特殊メモリデバイス
KR100392637B1 (ko) * 2001-10-19 2003-07-25 삼성전자주식회사 다중 디스플레이 시스템 및 그 방법
US7376811B2 (en) * 2001-11-06 2008-05-20 Netxen, Inc. Method and apparatus for performing computations and operations on data using data steering
US8763046B2 (en) * 2001-12-03 2014-06-24 Thomson Licensing DBS feature extension architecture
US6891543B2 (en) * 2002-05-08 2005-05-10 Intel Corporation Method and system for optimally sharing memory between a host processor and graphics processor
EP1434137A1 (en) * 2002-12-23 2004-06-30 STMicroelectronics S.r.l. Bus architecture with primary bus and secondary bus for microprocessor systems
US6874042B2 (en) * 2003-03-11 2005-03-29 Dell Products L.P. System and method for using a switch to route peripheral and graphics data on an interconnect
JP2004326180A (ja) * 2003-04-21 2004-11-18 Matsushita Electric Ind Co Ltd 集積回路、それを用いた画像入出力装置及び画像入出力方法
US7667710B2 (en) * 2003-04-25 2010-02-23 Broadcom Corporation Graphics display system with line buffer control scheme
US8063916B2 (en) 2003-10-22 2011-11-22 Broadcom Corporation Graphics layer reduction for video composition
JP4624715B2 (ja) * 2004-05-13 2011-02-02 ルネサスエレクトロニクス株式会社 システムlsi
JP4046716B2 (ja) * 2004-10-06 2008-02-13 株式会社ソニー・コンピュータエンタテインメント 情報処理装置およびデータ伝送方法
EP1969445B1 (en) * 2005-12-27 2017-02-22 Imsys AB Method and system for cost-efficient, high-resolution graphics/image display system
US7519754B2 (en) * 2005-12-28 2009-04-14 Silicon Storage Technology, Inc. Hard disk drive cache memory and playback device
US8314806B2 (en) * 2006-04-13 2012-11-20 Intel Corporation Low power display mode
US20080055322A1 (en) * 2006-08-31 2008-03-06 Ryan Thomas E Method and apparatus for optimizing data flow in a graphics co-processor
US8131921B2 (en) * 2008-09-17 2012-03-06 Intel Corporation Command suspension in response, at least in part, to detected acceleration and/or orientation change
US8356200B2 (en) * 2008-09-26 2013-01-15 Apple Inc. Negotiation between multiple processing units for switch mitigation
US8151061B2 (en) * 2009-03-10 2012-04-03 Intel Corporation Ensuring coherence between graphics and display domains
CN102567249B (zh) * 2010-12-20 2015-08-26 联想(北京)有限公司 一种电子设备及其数据传输方法
JP5455945B2 (ja) * 2011-02-14 2014-03-26 株式会社東芝 調停装置、記憶装置、情報処理装置およびプログラム
US20130086315A1 (en) * 2011-10-04 2013-04-04 Moon J. Kim Direct memory access without main memory in a semiconductor storage device-based system
US9753873B1 (en) * 2014-12-09 2017-09-05 Parallel Machines Ltd. Systems and methods for key-value transactions

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5454107A (en) * 1993-11-30 1995-09-26 Vlsi Technologies Cache memory support in an integrated memory system
CA2203378A1 (en) * 1994-10-26 1996-05-09 Flamepoint, Inc. Simultaneous processing by multiple components
US5613162A (en) * 1995-01-04 1997-03-18 Ast Research, Inc. Method and apparatus for performing efficient direct memory access data transfers
US5768628A (en) * 1995-04-14 1998-06-16 Nvidia Corporation Method for providing high quality audio by storing wave tables in system memory and having a DMA controller on the sound card for transferring the wave tables
US5790138A (en) * 1996-01-16 1998-08-04 Monolithic System Technology, Inc. Method and structure for improving display data bandwidth in a unified memory architecture system
US5678009A (en) * 1996-02-12 1997-10-14 Intel Corporation Method and apparatus providing fast access to a shared resource on a computer bus
US5748203A (en) * 1996-03-04 1998-05-05 United Microelectronics Corporation Computer system architecture that incorporates display memory into system memory
US5815167A (en) * 1996-06-27 1998-09-29 Intel Corporation Method and apparatus for providing concurrent access by a plurality of agents to a shared memory
US5812789A (en) * 1996-08-26 1998-09-22 Stmicroelectronics, Inc. Video and/or audio decompression and/or compression device that shares a memory interface
US5761454A (en) * 1996-08-27 1998-06-02 Vlsi Technology, Inc. Deadlock resolution methods and apparatus for interfacing concurrent and asynchronous buses
US5859989A (en) * 1997-05-13 1999-01-12 Compaq Computer Corp. Apparatus method and system for 64 bit peripheral component interconnect bus using accelerated graphics port logic circuits

Similar Documents

Publication Publication Date Title
JP2000509942A5 (enExample)
JP2000510751A5 (enExample)
JP2000507042A5 (enExample)
JP2000509635A5 (enExample)
JP2000509912A5 (enExample)
JP2000509637A5 (enExample)
JP2000509587A5 (enExample)
JP2000507369A5 (enExample)
JP2001526808A5 (enExample)
JP2000507433A5 (enExample)
JP2000508866A5 (enExample)
JP2000510793A5 (enExample)
JP2000508022A5 (enExample)
JP2000508841A5 (enExample)
JP2000508680A5 (enExample)
JP2000509804A5 (enExample)
JP2000509853A5 (enExample)
JP2000509755A5 (enExample)
JP2000510969A5 (enExample)
JP2000510247A5 (enExample)
JP2000508836A5 (enExample)
JP2000508102A5 (enExample)
JP2000509818A5 (enExample)
JP2000509520A5 (enExample)
JP2000507434A5 (enExample)