ITTO981018A0 - Dispositivo per la compensazione delle variazioni dei parametri di pro cesso ed operativi in circuiti integrati in tecnologia cmos. - Google Patents

Dispositivo per la compensazione delle variazioni dei parametri di pro cesso ed operativi in circuiti integrati in tecnologia cmos.

Info

Publication number
ITTO981018A0
ITTO981018A0 IT98TO001018A ITTO981018A ITTO981018A0 IT TO981018 A0 ITTO981018 A0 IT TO981018A0 IT 98TO001018 A IT98TO001018 A IT 98TO001018A IT TO981018 A ITTO981018 A IT TO981018A IT TO981018 A0 ITTO981018 A0 IT TO981018A0
Authority
IT
Italy
Prior art keywords
compensation
variations
integrated circuits
operational parameters
cmos technology
Prior art date
Application number
IT98TO001018A
Other languages
English (en)
Inventor
Marco Burzio
Emanuele Balistreri
Original Assignee
Cselt Centro Studi Lab Telecom
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cselt Centro Studi Lab Telecom filed Critical Cselt Centro Studi Lab Telecom
Priority to IT1998TO001018A priority Critical patent/IT1303209B1/it
Publication of ITTO981018A0 publication Critical patent/ITTO981018A0/it
Priority to US09/452,643 priority patent/US6218886B1/en
Priority to JP34181199A priority patent/JP3354538B2/ja
Priority to EP99124159A priority patent/EP1006579A1/en
Priority to CA 2291540 priority patent/CA2291540C/en
Publication of ITTO981018A1 publication Critical patent/ITTO981018A1/it
Application granted granted Critical
Publication of IT1303209B1 publication Critical patent/IT1303209B1/it

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/003Modifications for increasing the reliability for protection
    • H03K19/00369Modifications for compensating variations of temperature, supply voltage or other physical parameters
    • H03K19/00384Modifications for compensating variations of temperature, supply voltage or other physical parameters in field effect transistor circuits
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F3/00Non-retroactive systems for regulating electric variables by using an uncontrolled element, or an uncontrolled combination of elements, such element or such combination having self-regulating properties
    • G05F3/02Regulating voltage or current
    • G05F3/08Regulating voltage or current wherein the variable is dc
    • G05F3/10Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics
    • G05F3/16Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices
    • G05F3/20Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations
    • G05F3/24Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations wherein the transistors are of the field-effect type only
    • G05F3/242Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations wherein the transistors are of the field-effect type only with compensation for device parameters, e.g. channel width modulation, threshold voltage, processing, or external variations, e.g. temperature, loading, supply voltage
    • G05F3/245Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations wherein the transistors are of the field-effect type only with compensation for device parameters, e.g. channel width modulation, threshold voltage, processing, or external variations, e.g. temperature, loading, supply voltage producing a voltage or current as a predetermined function of the temperature
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0207Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique
    • H01L27/0211Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique adapted for requirements of temperature

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Electromagnetism (AREA)
  • Nonlinear Science (AREA)
  • Mathematical Physics (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Automation & Control Theory (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Computing Systems (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Logic Circuits (AREA)
  • Control Of Electrical Variables (AREA)
  • Inductance-Capacitance Distribution Constants And Capacitance-Resistance Oscillators (AREA)
  • Amplifiers (AREA)
IT1998TO001018A 1998-12-03 1998-12-03 Dispositivo per la compensazione delle variazioni dei parametridi processo ed operativi in circuiti integrati in tecnologia cmos IT1303209B1 (it)

Priority Applications (5)

Application Number Priority Date Filing Date Title
IT1998TO001018A IT1303209B1 (it) 1998-12-03 1998-12-03 Dispositivo per la compensazione delle variazioni dei parametridi processo ed operativi in circuiti integrati in tecnologia cmos
US09/452,643 US6218886B1 (en) 1998-12-03 1999-12-01 Device for compensating process and operating parameter variations in CMOS integrated circuits
JP34181199A JP3354538B2 (ja) 1998-12-03 1999-12-01 Cmos集積回路におけるプロセス及び動作パラメータの変動を補償するための装置
EP99124159A EP1006579A1 (en) 1998-12-03 1999-12-02 Device for compensating process and operating parameter variations in CMOS integrated circuits
CA 2291540 CA2291540C (en) 1998-12-03 1999-12-03 Device for compensating process and operating parameter variations in cmos integrated circuits

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
IT1998TO001018A IT1303209B1 (it) 1998-12-03 1998-12-03 Dispositivo per la compensazione delle variazioni dei parametridi processo ed operativi in circuiti integrati in tecnologia cmos
US09/452,643 US6218886B1 (en) 1998-12-03 1999-12-01 Device for compensating process and operating parameter variations in CMOS integrated circuits

Publications (3)

Publication Number Publication Date
ITTO981018A0 true ITTO981018A0 (it) 1998-12-03
ITTO981018A1 ITTO981018A1 (it) 2000-06-03
IT1303209B1 IT1303209B1 (it) 2000-10-30

Family

ID=26332398

Family Applications (1)

Application Number Title Priority Date Filing Date
IT1998TO001018A IT1303209B1 (it) 1998-12-03 1998-12-03 Dispositivo per la compensazione delle variazioni dei parametridi processo ed operativi in circuiti integrati in tecnologia cmos

Country Status (4)

Country Link
US (1) US6218886B1 (it)
EP (1) EP1006579A1 (it)
JP (1) JP3354538B2 (it)
IT (1) IT1303209B1 (it)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2369259B (en) * 2000-11-21 2005-07-13 C Mac Quartz Crystals Ltd A method and apparatus for generating an input signal for a tunable circuit
US7446592B2 (en) * 2005-07-22 2008-11-04 Freescale Semiconductor, Inc. PVT variation detection and compensation circuit
US7495465B2 (en) 2005-07-22 2009-02-24 Freescale Semiconductor, Inc. PVT variation detection and compensation circuit
US7388419B2 (en) * 2005-07-22 2008-06-17 Freescale Semiconductor, Inc PVT variation detection and compensation circuit
JP5096459B2 (ja) * 2006-05-05 2012-12-12 シノプシス・インコーポレーテッド 電子回路及びそのための方法
US8392009B2 (en) * 2009-03-31 2013-03-05 Taiwan Semiconductor Manufacturing Company, Ltd. Advanced process control with novel sampling policy

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3970875A (en) * 1974-11-21 1976-07-20 International Business Machines Corporation LSI chip compensator for process parameter variations
US4645948A (en) * 1984-10-01 1987-02-24 At&T Bell Laboratories Field effect transistor current source
US4975599A (en) * 1989-07-26 1990-12-04 International Business Machines Corporation Method and resulting devices for compensating for process variables in a CMOS device driver circuit
US5157285A (en) * 1991-08-30 1992-10-20 Allen Michael J Low noise, temperature-compensated, and process-compensated current and voltage control circuits
US5303191A (en) * 1992-01-23 1994-04-12 Motorola, Inc. Memory with compensation for voltage, temperature, and processing variations
DE69328623T2 (de) * 1993-11-30 2001-02-08 Stmicroelectronics S.R.L., Agrate Brianza Stabile Referenzspannungsgeneratorschaltung
US5477176A (en) * 1994-06-02 1995-12-19 Motorola Inc. Power-on reset circuit for preventing multiple word line selections during power-up of an integrated circuit memory
US5760657A (en) * 1996-09-30 1998-06-02 Intel Corporation Method and apparatus employing a process dependent impedance that compensates for manufacturing variations in a voltage controlled oscillator
US5994945A (en) * 1998-03-16 1999-11-30 Integrated Device Technology, Inc. Circuit for compensating for variations in both temperature and supply voltage

Also Published As

Publication number Publication date
EP1006579A1 (en) 2000-06-07
ITTO981018A1 (it) 2000-06-03
US6218886B1 (en) 2001-04-17
JP2000187517A (ja) 2000-07-04
IT1303209B1 (it) 2000-10-30
JP3354538B2 (ja) 2002-12-09

Similar Documents

Publication Publication Date Title
DE69520974D1 (de) Eine integrierte Halbleiterschaltung
SG87829A1 (en) Semiconductor integrated circuit apparatus
DE69924792D1 (de) Bildverarbeitungsvorrichtung und -verfahren, und Profilgenerationsverfahren
SG75953A1 (en) Process for producing semiconductor integrated circuit device and semiconductor integrated circuit device
GB9914380D0 (en) Method of scaling an integrated circuit
DE60036829D1 (de) Wafer-Poliervorrichtung und -verfahren
IT1319179B1 (it) Dispositivo di stiro e stampaggio di corpi di barattoli.
DE60045088D1 (de) Halbleitervorrichtung und deren Herstellungsverfahren
DE60030931D1 (de) Halbleiteranordnung und Herstellungsverfahren dafür
DE69935095D1 (de) Halbleiterbauelement und deren Herstellungsverfahren
DE69919235D1 (de) Variabler Halbleiterkondensator und Herstellungsverfahren
HK1041557A1 (en) An integrated circuit and method for preparation thereof.
DE69739354D1 (de) Halbleiteranordnung und deren Herstellungsverfahren
DE60023775D1 (de) Spannungserhöhungsschaltung, Spannungserhöhungsverfahren, und elektronisches Gerät
DE69839775D1 (de) Kondensatoren in integrierten schaltkreisen
DE60024378D1 (de) Poröser Gegenstand und Herstellungsverfahren dafür
DE69724754D1 (de) Ladungsverringernde Schicht, Bilderzeugungsgerät und Herstellungsverfahren
NL1013625A1 (nl) Laterale hoogspanning halfgeleiderinrichting.
AU2001287141A1 (en) Semiconductor device and process for forming the same
DE60032324D1 (de) Wafer-Behandlungsvorrichtung
DE60137484D1 (de) Bilderzeugungsgerät und Ersatzteil und integrierter Schaltkreis dafür
ITTO910929A0 (it) Procedimento per la fabbricazione di circuiti integrati in tecnologia mos
EP1318581A4 (en) SEMICONDUCTOR LASER AND MANUFACTURING METHOD
SG60044A1 (en) Semiconductor integrated circuit device and method for manufacturing the same
DE69735323D1 (de) Halbleiteranordnung und deren Herstellungsverfahren

Legal Events

Date Code Title Description
0001 Granted