IT1232974B - Circuito di polarizzazione e precarica per linea di bit di celle di memoria eprom in tecnologia cmos - Google Patents

Circuito di polarizzazione e precarica per linea di bit di celle di memoria eprom in tecnologia cmos

Info

Publication number
IT1232974B
IT1232974B IT8722828A IT2282887A IT1232974B IT 1232974 B IT1232974 B IT 1232974B IT 8722828 A IT8722828 A IT 8722828A IT 2282887 A IT2282887 A IT 2282887A IT 1232974 B IT1232974 B IT 1232974B
Authority
IT
Italy
Prior art keywords
polarization
bit line
memory cells
cmos technology
eprom memory
Prior art date
Application number
IT8722828A
Other languages
English (en)
Other versions
IT8722828A0 (it
Inventor
Maurizio Secol
Maurizio Gaibotti
Original Assignee
Sgs Microelettronica Spa
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sgs Microelettronica Spa filed Critical Sgs Microelettronica Spa
Priority to IT8722828A priority Critical patent/IT1232974B/it
Publication of IT8722828A0 publication Critical patent/IT8722828A0/it
Priority to DE3887658T priority patent/DE3887658T2/de
Priority to EP88202573A priority patent/EP0319066B1/en
Priority to JP30112788A priority patent/JPH0758596B2/ja
Priority to US07/771,860 priority patent/US5226013A/en
Application granted granted Critical
Publication of IT1232974B publication Critical patent/IT1232974B/it

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/24Bit-line control circuits
IT8722828A 1987-12-01 1987-12-01 Circuito di polarizzazione e precarica per linea di bit di celle di memoria eprom in tecnologia cmos IT1232974B (it)

Priority Applications (5)

Application Number Priority Date Filing Date Title
IT8722828A IT1232974B (it) 1987-12-01 1987-12-01 Circuito di polarizzazione e precarica per linea di bit di celle di memoria eprom in tecnologia cmos
DE3887658T DE3887658T2 (de) 1987-12-01 1988-11-17 Vorspannungs- und Vorladungsschaltung für eine Bitzeile mit EPROM-Speicherzellen in CMOS-Technologie.
EP88202573A EP0319066B1 (en) 1987-12-01 1988-11-17 Bias and precharging circuit for a bit line of EPROM memory cells in CMOS technology
JP30112788A JPH0758596B2 (ja) 1987-12-01 1988-11-30 Cmos技術におけるepromメモリーセルのビットライン用バイアス及びプリチャージ回路
US07/771,860 US5226013A (en) 1987-12-01 1991-10-08 Bias and precharging circuit for use in reading EPROM cells

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
IT8722828A IT1232974B (it) 1987-12-01 1987-12-01 Circuito di polarizzazione e precarica per linea di bit di celle di memoria eprom in tecnologia cmos

Publications (2)

Publication Number Publication Date
IT8722828A0 IT8722828A0 (it) 1987-12-01
IT1232974B true IT1232974B (it) 1992-03-11

Family

ID=11200915

Family Applications (1)

Application Number Title Priority Date Filing Date
IT8722828A IT1232974B (it) 1987-12-01 1987-12-01 Circuito di polarizzazione e precarica per linea di bit di celle di memoria eprom in tecnologia cmos

Country Status (4)

Country Link
EP (1) EP0319066B1 (it)
JP (1) JPH0758596B2 (it)
DE (1) DE3887658T2 (it)
IT (1) IT1232974B (it)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2667193B1 (fr) * 1990-09-25 1993-07-02 Sgs Thomson Microelectronics Circuit de precharge pour la lecture de memoires.
JP3587542B2 (ja) * 1992-06-19 2004-11-10 インテル・コーポレーション 電力消費を節減する方法および装置
EP0806771B1 (en) * 1996-04-30 2004-02-18 STMicroelectronics S.r.l. UPROM cell for low voltage supply
FR2801419B1 (fr) * 1999-11-18 2003-07-25 St Microelectronics Sa Procede et dispositif de lecture pour memoire en circuit integre

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4289982A (en) * 1979-06-28 1981-09-15 Motorola, Inc. Apparatus for programming a dynamic EPROM
JPS5930297A (ja) * 1982-08-09 1984-02-17 インタ−ナショナル ビジネス マシ−ンズ コ−ポレ−ション 自己整合された前充電特性を持つ読出し専用メモリ
JPS61184794A (ja) * 1985-02-13 1986-08-18 Toshiba Corp 半導体記憶装置
JPH079758B2 (ja) * 1985-02-15 1995-02-01 株式会社リコー センス回路

Also Published As

Publication number Publication date
EP0319066A2 (en) 1989-06-07
JPH023190A (ja) 1990-01-08
DE3887658T2 (de) 1994-06-30
EP0319066A3 (en) 1990-03-28
IT8722828A0 (it) 1987-12-01
EP0319066B1 (en) 1994-02-02
DE3887658D1 (de) 1994-03-17
JPH0758596B2 (ja) 1995-06-21

Similar Documents

Publication Publication Date Title
DE68920699D1 (de) Speicherzelle und Leseschaltung.
DE3483541D1 (de) Datenverarbeitungszelle und datenverarbeitungseinrichtungen mit solchen zellen.
EP0300467A3 (en) Semiconductur memory device with redundant memory cell array
BR8502074A (pt) Dispositivo de picada e de injecao
KR890004434A (ko) 불휘발성 반도체기억장치 및 그 제조방법
IT8423479A0 (it) Matrice di memoria eprom con celle elementari simmetriche mos e suo metodo di scrittura.
NO863209L (no) Fremgangsmaate for fremstilling av en elektrode og dens bruk i elektrokjemiske prosesser.
GB2209858B (en) Semiconductor memory device with redundant memory cells
DE3568911D1 (en) A semiconductor memory device comprising a matrix of six-transistor memory cells with a pair of cmos inverters
DE69228399D1 (de) Speicherzellenmatrix der Multiporthalbleiterspeicheranordnungstype
IT8819254A0 (it) Circuito di rilevamento dello stato di celle di matrice in memorie eprom in tecnologia mos.
DE3160505D1 (en) Semi-conductor floating gate memory cell with write and erase electrodes
DE3462727D1 (en) Non-volatile ram memory cell with common floating gate cmos transistors
IT1213343B (it) Circuito di rilevamento dello stato di celle di matrice in memorie eprom in tecnologia mos.
IT1232974B (it) Circuito di polarizzazione e precarica per linea di bit di celle di memoria eprom in tecnologia cmos
GB8605387D0 (en) Verification of memory cells
EP0431911A3 (en) Memory cell having floating gate and semiconductor memory using the same
EP0282137A3 (en) Eprom memory cell with two symmetrical half-cells and separate floating gates
BR8401795A (pt) Celulas e dispositivo de memoria com linhas de acesso compartilhadas
KR960008843A (ko) 레이머-드랩 효과를 이용하는 비-파괴성 판독 강유전성 메모리 셀과 데이타 저장 및 복구 방법
NO861194L (no) Elektrode for reversibel lagring av hydrogen og anvendelse av elektroden.
ITMI911485A1 (it) Circuito di precarica di bit line per la lettura di una cella di memoria eprom.
DK389083A (da) 5-phenylcarbamoylbarbitursyrederivater med anthelmintisk og insekticid virkning
DE3887180D1 (de) Halbleiter-Speichereinrichtung mit Schutzzellen.
DK136185D0 (da) Elektrokemisk element med stor specifik energi og reduceret begyndelsesimpedans

Legal Events

Date Code Title Description
TA Fee payment date (situation as of event date), data collected since 19931001

Effective date: 19961227