FR2763424B1 - Processus de damasquinage double - Google Patents

Processus de damasquinage double

Info

Publication number
FR2763424B1
FR2763424B1 FR9705992A FR9705992A FR2763424B1 FR 2763424 B1 FR2763424 B1 FR 2763424B1 FR 9705992 A FR9705992 A FR 9705992A FR 9705992 A FR9705992 A FR 9705992A FR 2763424 B1 FR2763424 B1 FR 2763424B1
Authority
FR
France
Prior art keywords
damascination
double
double damascination
damascination process
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
FR9705992A
Other languages
English (en)
Other versions
FR2763424A1 (fr
Inventor
Tri Rung Yew
Mong Chung Liu
Water Lur
Shih Wei Sun
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
United Microelectronics Corp
Original Assignee
United Microelectronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to GB9709431A priority Critical patent/GB2325083B/en
Priority to DE19719909A priority patent/DE19719909A1/de
Priority to FR9705992A priority patent/FR2763424B1/fr
Application filed by United Microelectronics Corp filed Critical United Microelectronics Corp
Priority to NL1006162A priority patent/NL1006162C2/nl
Priority to JP9140353A priority patent/JPH10335456A/ja
Priority to US08/873,500 priority patent/US5801094A/en
Priority claimed from US08/873,500 external-priority patent/US5801094A/en
Publication of FR2763424A1 publication Critical patent/FR2763424A1/fr
Application granted granted Critical
Publication of FR2763424B1 publication Critical patent/FR2763424B1/fr
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • H01L21/76807Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
    • H01L21/7681Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving one or more buried masks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • H01L21/76804Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics by forming tapered via holes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Electrodes Of Semiconductors (AREA)
FR9705992A 1997-02-28 1997-05-15 Processus de damasquinage double Expired - Fee Related FR2763424B1 (fr)

Priority Applications (6)

Application Number Priority Date Filing Date Title
GB9709431A GB2325083B (en) 1997-05-09 1997-05-09 A dual damascene process
DE19719909A DE19719909A1 (de) 1997-05-09 1997-05-13 Zweifaches Damaszierverfahren
FR9705992A FR2763424B1 (fr) 1997-05-09 1997-05-15 Processus de damasquinage double
JP9140353A JPH10335456A (ja) 1997-05-09 1997-05-29 集積回路の製造方法
NL1006162A NL1006162C2 (nl) 1997-05-09 1997-05-29 Werkwijze voor het vervaardigen van een geïntegreerde keten met geleiderstructuren.
US08/873,500 US5801094A (en) 1997-02-28 1997-06-12 Dual damascene process

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
GB9709431A GB2325083B (en) 1997-05-09 1997-05-09 A dual damascene process
DE19719909A DE19719909A1 (de) 1997-05-09 1997-05-13 Zweifaches Damaszierverfahren
FR9705992A FR2763424B1 (fr) 1997-05-09 1997-05-15 Processus de damasquinage double
JP9140353A JPH10335456A (ja) 1997-05-09 1997-05-29 集積回路の製造方法
NL1006162A NL1006162C2 (nl) 1997-05-09 1997-05-29 Werkwijze voor het vervaardigen van een geïntegreerde keten met geleiderstructuren.
US08/873,500 US5801094A (en) 1997-02-28 1997-06-12 Dual damascene process

Publications (2)

Publication Number Publication Date
FR2763424A1 FR2763424A1 (fr) 1998-11-20
FR2763424B1 true FR2763424B1 (fr) 2003-06-27

Family

ID=27545067

Family Applications (1)

Application Number Title Priority Date Filing Date
FR9705992A Expired - Fee Related FR2763424B1 (fr) 1997-02-28 1997-05-15 Processus de damasquinage double

Country Status (5)

Country Link
JP (1) JPH10335456A (fr)
DE (1) DE19719909A1 (fr)
FR (1) FR2763424B1 (fr)
GB (1) GB2325083B (fr)
NL (1) NL1006162C2 (fr)

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6346454B1 (en) * 1999-01-12 2002-02-12 Agere Systems Guardian Corp. Method of making dual damascene interconnect structure and metal electrode capacitor
JP2000216247A (ja) * 1999-01-22 2000-08-04 Nec Corp 半導体装置及びその製造方法
JP3502288B2 (ja) * 1999-03-19 2004-03-02 富士通株式会社 半導体装置およびその製造方法
US6313025B1 (en) * 1999-08-30 2001-11-06 Agere Systems Guardian Corp. Process for manufacturing an integrated circuit including a dual-damascene structure and an integrated circuit
JP4858895B2 (ja) * 2000-07-21 2012-01-18 富士通セミコンダクター株式会社 半導体装置の製造方法
KR100368320B1 (ko) * 2000-12-28 2003-01-24 주식회사 하이닉스반도체 반도체 소자의 금속 배선 형성 방법
JP2011077468A (ja) * 2009-10-02 2011-04-14 Panasonic Corp 半導体装置の製造方法および半導体装置
JP5104924B2 (ja) * 2010-08-23 2012-12-19 富士通セミコンダクター株式会社 半導体装置
JP5891846B2 (ja) * 2012-02-24 2016-03-23 富士通セミコンダクター株式会社 半導体装置の製造方法
JP6853663B2 (ja) * 2015-12-28 2021-03-31 株式会社半導体エネルギー研究所 半導体装置

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4789648A (en) * 1985-10-28 1988-12-06 International Business Machines Corporation Method for producing coplanar multi-level metal/insulator films on a substrate and for forming patterned conductive lines simultaneously with stud vias
JPH03198327A (ja) * 1989-12-26 1991-08-29 Fujitsu Ltd 半導体装置の製造方法
US5246883A (en) * 1992-02-06 1993-09-21 Sgs-Thomson Microelectronics, Inc. Semiconductor contact via structure and method
US5466639A (en) * 1994-10-06 1995-11-14 Micron Semiconductor, Inc. Double mask process for forming trenches and contacts during the formation of a semiconductor memory device
US5635423A (en) * 1994-10-11 1997-06-03 Advanced Micro Devices, Inc. Simplified dual damascene process for multi-level metallization and interconnection structure
US5801094A (en) * 1997-02-28 1998-09-01 United Microelectronics Corporation Dual damascene process

Also Published As

Publication number Publication date
JPH10335456A (ja) 1998-12-18
GB2325083B (en) 1999-04-14
FR2763424A1 (fr) 1998-11-20
GB2325083A (en) 1998-11-11
GB9709431D0 (en) 1997-07-02
NL1006162C2 (nl) 1998-12-01
DE19719909A1 (de) 1998-11-19

Similar Documents

Publication Publication Date Title
DE69814070D1 (de) Sterilisationsverfahren
DE69627026D1 (de) Osteosynthesevorrichtung
DE59608254D1 (de) Osteosynthesevorrichtung
DE69626151D1 (de) Endoskop
DE19681437T1 (de) Endoskop
BR9609682A (pt) Foto-desinfetantes de baixa nuança
DE59804367D1 (de) Sterilisierbehälter
FI950715A0 (fi) Ytmikromekanisk, symmetrisk tryckskillnadsgivare
FI951018A0 (fi) Hoeghastighetsdataoeverfoering i mobiltelesystem
DE59804331D1 (de) Desinfektionsverfahren
ATE225190T1 (de) Desinfektionsgerät
DE69628218D1 (de) Capnometer
DK0825860T3 (da) Præpart
FR2763424B1 (fr) Processus de damasquinage double
NO20003079D0 (no) Polymerisasjon-oppstartningsprosess
MA24472A1 (fr) Procede
DK0874814T3 (da) 25-hydroxy-16-en-26,27-bishomo-cholecalciferoler
NO20003080D0 (no) Polymerisasjon-oppstartningsprosess
MA24470A1 (fr) Procede
DE69606248D1 (de) Blutdruckmessgerät
DE69629510D1 (de) Kapnometer
PT839024E (pt) Formulacoes de monensina
KR960026478U (ko) 골절기
NL1000591C2 (nl) Weefsel.
FR2741795B1 (fr) Resectoscope

Legal Events

Date Code Title Description
ST Notification of lapse

Effective date: 20150130