EP2562290A2 - Wafer carrier with varying thermal resistance - Google Patents
Wafer carrier with varying thermal resistance Download PDFInfo
- Publication number
- EP2562290A2 EP2562290A2 EP12193897A EP12193897A EP2562290A2 EP 2562290 A2 EP2562290 A2 EP 2562290A2 EP 12193897 A EP12193897 A EP 12193897A EP 12193897 A EP12193897 A EP 12193897A EP 2562290 A2 EP2562290 A2 EP 2562290A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- wafer
- wafer carrier
- carrier
- floor
- top surface
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
- 230000004888 barrier function Effects 0.000 claims description 12
- 239000000463 material Substances 0.000 claims description 11
- 230000002401 inhibitory effect Effects 0.000 claims description 2
- 235000012431 wafers Nutrition 0.000 abstract description 381
- 238000010438 heat treatment Methods 0.000 abstract description 44
- 238000012546 transfer Methods 0.000 abstract description 30
- 238000005229 chemical vapour deposition Methods 0.000 abstract description 7
- 239000007789 gas Substances 0.000 description 43
- 238000000034 method Methods 0.000 description 34
- 230000002093 peripheral effect Effects 0.000 description 27
- 238000006243 chemical reaction Methods 0.000 description 19
- 238000009826 distribution Methods 0.000 description 19
- 239000004065 semiconductor Substances 0.000 description 19
- 230000008569 process Effects 0.000 description 18
- 230000000694 effects Effects 0.000 description 12
- 238000000151 deposition Methods 0.000 description 8
- 238000012545 processing Methods 0.000 description 8
- 239000000969 carrier Substances 0.000 description 7
- 230000008021 deposition Effects 0.000 description 7
- 229910002601 GaN Inorganic materials 0.000 description 5
- 239000000203 mixture Substances 0.000 description 5
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 4
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical group [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 4
- 150000001875 compounds Chemical class 0.000 description 4
- 229910052738 indium Inorganic materials 0.000 description 4
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 4
- 230000008901 benefit Effects 0.000 description 3
- 229910021478 group 5 element Inorganic materials 0.000 description 3
- 229910052751 metal Inorganic materials 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- 229910052594 sapphire Inorganic materials 0.000 description 3
- 239000010980 sapphire Substances 0.000 description 3
- 239000000758 substrate Substances 0.000 description 3
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 229910021529 ammonia Inorganic materials 0.000 description 2
- 239000011248 coating agent Substances 0.000 description 2
- 238000000576 coating method Methods 0.000 description 2
- 230000002301 combined effect Effects 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 238000005137 deposition process Methods 0.000 description 2
- 229910052733 gallium Inorganic materials 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- 238000003754 machining Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 150000002902 organometallic compounds Chemical class 0.000 description 2
- 239000000376 reactant Substances 0.000 description 2
- 239000011819 refractory material Substances 0.000 description 2
- 239000011343 solid material Substances 0.000 description 2
- 238000012360 testing method Methods 0.000 description 2
- 229910052580 B4C Inorganic materials 0.000 description 1
- 229910052582 BN Inorganic materials 0.000 description 1
- PZNSFCLAULLKQX-UHFFFAOYSA-N Boron nitride Chemical compound N#B PZNSFCLAULLKQX-UHFFFAOYSA-N 0.000 description 1
- 230000001133 acceleration Effects 0.000 description 1
- 238000007792 addition Methods 0.000 description 1
- 239000000654 additive Substances 0.000 description 1
- 230000000996 additive effect Effects 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 229910052787 antimony Inorganic materials 0.000 description 1
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- NWAIGJYBQQYSPW-UHFFFAOYSA-N azanylidyneindigane Chemical compound [In]#N NWAIGJYBQQYSPW-UHFFFAOYSA-N 0.000 description 1
- INAHAJYZKVIDIZ-UHFFFAOYSA-N boron carbide Chemical compound B12B3B4C32B41 INAHAJYZKVIDIZ-UHFFFAOYSA-N 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 239000012159 carrier gas Substances 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 239000002826 coolant Substances 0.000 description 1
- PMHQVHHXPFUNSP-UHFFFAOYSA-M copper(1+);methylsulfanylmethane;bromide Chemical compound Br[Cu].CSC PMHQVHHXPFUNSP-UHFFFAOYSA-M 0.000 description 1
- 239000002178 crystalline material Substances 0.000 description 1
- 230000000994 depressogenic effect Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 229910002804 graphite Inorganic materials 0.000 description 1
- 239000010439 graphite Substances 0.000 description 1
- 150000004678 hydrides Chemical class 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 238000003780 insertion Methods 0.000 description 1
- 230000037431 insertion Effects 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 238000002488 metal-organic chemical vapour deposition Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 229910052757 nitrogen Inorganic materials 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- 230000005693 optoelectronics Effects 0.000 description 1
- -1 organo gallium compound Chemical class 0.000 description 1
- 238000010944 pre-mature reactiony Methods 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/687—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches
- H01L21/68714—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support
- H01L21/68735—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support characterised by edge profile or support profile
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C16/00—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
- C23C16/44—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating
- C23C16/458—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating characterised by the method used for supporting substrates in the reaction chamber
- C23C16/4582—Rigid and flat substrates, e.g. plates or discs
- C23C16/4583—Rigid and flat substrates, e.g. plates or discs the substrate being supported substantially horizontally
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C16/00—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
- C23C16/44—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating
- C23C16/458—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating characterised by the method used for supporting substrates in the reaction chamber
- C23C16/4582—Rigid and flat substrates, e.g. plates or discs
- C23C16/4583—Rigid and flat substrates, e.g. plates or discs the substrate being supported substantially horizontally
- C23C16/4584—Rigid and flat substrates, e.g. plates or discs the substrate being supported substantially horizontally the substrate being rotated
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C16/00—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
- C23C16/44—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating
- C23C16/46—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating characterised by the method used for heating the substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/687—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches
- H01L21/68714—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support
- H01L21/68764—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support characterised by a movable susceptor, stage or support, others than those only rotating on their own vertical axis, e.g. susceptors on a rotating caroussel
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/687—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches
- H01L21/68714—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support
- H01L21/68771—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support characterised by supporting more than one semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67011—Apparatus for manufacture or treatment
- H01L21/67098—Apparatus for thermal treatment
- H01L21/67103—Apparatus for thermal treatment mainly by conduction
Definitions
- the present invention relates to wafer processing apparatus, to wafer carriers for use in such processing apparatus, and to methods of wafer processing.
- semiconductor devices are formed by epitaxial growth of a semiconductor material on a substrate.
- the substrate typically is a crystalline material in the form of a disc, commonly referred to as a "wafer.”
- devices formed from compound semiconductors such as III-V semiconductors typically are formed by growing successive layers of the compound semiconductor using metal organic chemical vapor deposition or "MOCVD.” In this process, the wafers are exposed to a combination of gases, typically including a metal organic compound and a source of a group V element which flow over the surface of the wafer while the wafer is maintained at an elevated temperature.
- gallium nitride which can be formed by reaction of an organo gallium compound and ammonia on a substrate having a suitable crystal lattice spacing, as for example, a sapphire wafer.
- the wafer is maintained at a temperature on the order of 500-1100°C during deposition of gallium nitride and related compounds.
- Composite devices can be fabricated by depositing numerous layers in succession on the surface of the wafer under slightly different reaction conditions, as for example, additions of other group III or group V elements to vary the crystal structure and bandgap of the semiconductor.
- group III or group V elements for example, indium, aluminum or both can be used in varying proportion to vary the bandgap of the semiconductor.
- p-type or n-type dopants can be added to control the conductivity of each layer.
- a wafer carrier In a typical chemical vapor deposition process, numerous wafers are held on a device commonly referred to as a wafer carrier so that a top surface of each wafer is exposed at the top surface of the wafer carrier.
- the wafer carrier is then placed into a reaction chamber and maintained at the desired temperature while the gas mixture flows over the surface of the wafer carrier. It is important to maintain uniform conditions at all points on the top surfaces of the various wafers on the carrier during the process. Minor variations in composition of the reactive gases and in the temperature of the wafer surfaces cause undesired variations in the properties of the resulting semiconductor device. For example, if a gallium and indium nitride layer is deposited, variations in wafer surface temperature will cause variations in the composition and bandgap of the deposited layer.
- the deposited layer will have a lower proportion of indium and a greater bandgap in those regions of the wafer where the surface temperature is higher. If the deposited layer is an active, light-emitting layer of an LED structure, the emission wavelength of the LEDs formed from the wafer will also vary. Thus, considerable effort has been devoted in the art heretofore towards maintaining uniform conditions.
- One type of CVD apparatus which has been widely accepted in the industry uses a wafer carrier in the form of a large disc with numerous wafer-holding regions, each adapted to hold one wafer.
- the wafer carrier is supported on a spindle within the reaction chamber so that the top surface of the wafer carrier having the exposed surfaces of the wafers faces upwardly toward a gas distribution element. While the spindle is rotated, the gas is directed downwardly onto the top surface of the wafer carrier and flows across the top surface toward the periphery of the wafer carrier.
- the used gas is evacuated from the reaction chamber through ports disposed below the wafer carrier.
- the wafer carrier is maintained at the desired elevated temperature by heating elements, typically electrical resistive heating elements disposed below the bottom surface of the wafer carrier.
- heating elements are maintained at a temperature above the desired temperature of the wafer surfaces, whereas the gas distribution element typically is maintained at a temperature well below the desired reaction temperature so as to prevent premature reaction of the gases. Therefore, heat is transferred from the resistive heating element to the bottom surface of the wafer carrier and flows upwardly through the wafer carrier to the individual wafers.
- Apparatus according to this aspect of the invention desirably includes a reaction chamber, a gas inlet structure communicating with the reaction chamber, and a heating element mounted within the reaction chamber.
- the apparatus according to this aspect of the invention desirably also includes a wafer carrier comprising a body having oppositely-facing top and bottom surfaces.
- the wafer carrier preferably is mounted in the reaction chamber so that heat evolved in the heating element will be transferred principally by radiant heat transfer from the heating element to the bottom surface of the wafer carrier.
- the wafer carrier may be mounted above the heating element with the bottom surface of the body directly confronting the heating element.
- the body of the wafer carrier desirably has a plurality of wafer-holding regions and a wafer support in each wafer-holding region.
- Each wafer support is adapted to hold a wafer with a top surface of the wafer exposed at the top surface of the body.
- the bottom surface of the body is non-planar so that the body varies in thickness.
- the differences in thickness cause differences in resistance to heat conduction in the vertical direction through the wafer carrier.
- an aggregate thermal resistance between the heating element and an arbitrary location on the top surface of the wafer carrier varies directly with the thickness of the body at that location.
- thermal resistance can be used to compensate for factors such as bowing of the wafers which cause non-uniformity in heat transfer between the wafer carrier and the wafer.
- the non-planar bottom surface and related difference in thermal resistance can also be used to counteract other causes of non-uniform temperature distribution in the wafers and in the top surface of the wafer carrier.
- a further aspect of the invention provides methods of processing wafers.
- a method according to this aspect of the invention desirably includes the steps of mounting one or more wafers on a wafer carrier so that each wafer is disposed within a wafer-holding region of the carrier and exposed at a top surface of the carrier, the carrier having varying thermal conductance within each wafer-holding region.
- the method desirably also includes the step of heating a bottom surface of the wafer carrier so that heat transmitted through the wafer carrier maintains the wafers at an elevated temperature. While the wafers are at the elevated temperature, reactive gasses may be applied to affect the exposed surfaces of the wafers as, for example, by forming a deposit on the exposed surfaces.
- the wafers may be bowed during the step of applying reactive gasses.
- the bowing causes non-uniformity in heat transfer from the wafer carrier to the wafer within each wafer.
- the varying thermal conductance of the wafer carrier at least partially compensates for the non-uniformity in heat transfer caused by the bowing.
- a wafer carrier desirably includes a body having oppositely-facing top and bottom surfaces and a central axis extending between the top and bottom surfaces.
- the top surface of the body typically has a plurality of pockets, each such pocket having a peripheral wall.
- the peripheral wall of each pocket most preferably has a plurality of spaced-apart projections in a region of the peripheral wall remote from the central axis of the wafer carrier, the projections being adapted to engage spaced-apart portions of an edge of a wafer disposed in the pocket.
- such projections help to minimize contact between the edge of the wafer and the peripheral wall, and help to hold the wafer centered in the pocket. These effects in turn tend to promote better temperature uniformity across the top surface of each wafer.
- FIG. 1 is a simplified, schematic sectional view depicting chemical vapor deposition apparatus in accordance with one embodiment of the invention.
- FIG. 2 is a diagrammatic top plan view of a wafer carrier used in the apparatus of FIG. 1 .
- FIG. 3 is a fragmentary, diagrammatic sectional view taken along line 3-3 in FIG. 2 , depicting the wafer carrier in conjunction with a wafer.
- FIGS. 4-7 are views similar to FIG. 3 but depicting wafer carriers according to further embodiments of the invention.
- FIG. 8 is fragmentary, diagrammatic top plan view depicting a portion of a wafer carrier in accordance with yet another embodiment of the invention.
- FIG. 9 is a fragmentary sectional view taken along line 9-9 in FIG. 8 .
- FIGS. 10, 11 and 12 are fragmentary, diagrammatic sectional views depicting wafer carriers according to additional embodiments of the invention.
- FIG. 13 is a fragmentary, diagrammatic top plan view of the wafer carrier shown in FIG. 12 .
- FIG. 14 is a fragmentary, diagrammatic top plan view on an enlarged scale, depicting the area indicated in FIG. 13 .
- FIG. 15 is a fragmentary, diagrammatic sectional views depicting a wafer carriers according to a still further embodiment of the invention.
- Chemical vapor deposition apparatus in accordance with one embodiment of the invention includes a reaction chamber 10 having a gas distribution element 12 arranged at one end of the chamber.
- the end having the gas distribution element 12 is referred to herein as the "top" end of the chamber 10.
- This end of the chamber typically, but not necessarily, is disposed at the top of the chamber in the normal gravitational frame of reference.
- the downward direction as used herein refers to the direction away from the gas distribution element 12; whereas the upward direction refers to the direction within the chamber, toward the gas distribution element 12, regardless of whether these directions are aligned with the gravitational upward and downward directions.
- the "top" and “bottom” surfaces of elements are described herein with reference to the frame of reference of chamber 10 and element 12.
- Gas distribution element 12 is connected to sources 14 of gases to be used in the CVD process, such as a carrier gas and reactant gases such as a source of a group III metal, typically a metalorganic compound, and a source of a group V element as, for example, ammonia or other group V hydride.
- the gas distribution element is arranged to receive the various gases and direct a flow of gasses generally in the downward direction.
- the gas distribution element 12 desirably is also connected to a coolant system 16 arranged to circulate a liquid through the gas distribution element so as to maintain the temperature of the element at a desired temperature during operation.
- Chamber 10 is also.equipped with an exhaust system 18 arranged to remove spent gases from the interior of the chamber through ports (not shown) at or near the bottom of the chamber so as to permit continuous flow of gas in the downward direction from the gas distribution element.
- a spindle 20 is arranged within the chamber so that the central axis 22 of the spindle extends in the upward and downward directions.
- the spindle has a fitting 24 at its top end, i.e., at the end of the spindle closest to the gas distribution element 12.
- the fitting 24 is a generally conical element.
- Spindle 20 is connected to a rotary drive mechanism 26 such as an electric motor drive, which is arranged to rotate the spindle about axis 22.
- a heating element 28 is mounted within the chamber and surrounds spindle 20 below fitting 24.
- the chamber is also provided with an openable port 30 for insertion and removal of wafer carriers.
- suitable reaction chambers are sold commercially under the registered trademark TURBODISC by the Veeco Instruments, Inc. of Plainview, New York, USA, assignee of the present application.
- a wafer carrier 32 is mounted on the fitting 24 of the spindle.
- the wafer carrier has a structure which includes a body generally in the form of a circular disc.
- the body desirably is formed as a monolithic slab of a non-metallic refractory material as, for example, a material selected from the group consisting of silicon carbide, boron nitride, boron carbide, aluminum nitride, alumina, sapphire, quartz, graphite, and combinations thereof, with or without a refractory coating as, for example, a carbide, nitride or oxide.
- the body of the wafer carrier has a first major surface, referred to herein as the "top” surface 34, and a second major surface, referred to herein as the "bottom” surface 36.
- the structure of the wafer carrier also has a fitting 38 arranged to engage the fitting 24 of the spindle and to hold the body of the wafer carrier on the spindle with the top surface 34 facing upwardly toward the gas distribution element 12, and with the bottom surface 36 facing downwardly toward heating element 28 and away from the gas distribution element.
- the wafer carrier body may be about 465 mm in diameter, and the thickness of the carrier between top surface 34 and bottom surface 32 may be on the order of 15.9 mm.
- the fitting 38 is formed as a frustoconical depression in the bottom surface of the body 32.
- the structure may include a hub formed separately from the body and the fitting may be incorporated in such a hub.
- the configuration of the fitting will depend on the configuration of the spindle.
- Wafer carrier 32 has numerous individual wafer-holding regions 40 denoted by broken lines in FIGS. 1-3 . Although the wafer-holding regions are demarcated by broken lines in FIGS. 1-3 for clarity of illustration, there typically is no discernable physical boundary between adjacent wafer holding regions.
- the top surface 34 of the wafer carrier includes a continuous main portion 35 extending into the various wafer-holding regions. Main portion 35 may be generally planar.
- Each wafer-holding region includes a wafer support adapted to hold an individual wafer 42. In the particular embodiment depicted in FIGS.
- the wafer support in each wafer-holding region includes a circular pocket 44 extending into the body of the wafer carrier from the main portion 35 of top surface 34, each such pocket having a floor surface 46 recessed below the general level of top surface 34 defined by the main portion 35.
- floor surface 46 is nominally a flat surface, and ideally would be exactly flat. However, practical manufacturing tolerances typically limit its flatness to about 0.0005 inches (13 ⁇ m) maximum deviation from a perfectly flat plane, with any such deviation being such as to make the floor surface concave. As used in this disclosure, the term "substantially flat” should be understood as referring to a surface which is flat to within about 30 ⁇ m or less.
- Floor surface 46 is in the form of a circle having a central axis 48 substantially perpendicular to the general plane of top surface 34.
- a support ledge 50 surrounds floor surface 46, the support ledge 50 having an upwardly facing surface which is elevated slightly above floor surface 46.
- the support ledge 50 is in the form of a loop encircling the floor surface and concentric with the central axis 48.
- each pocket is arranged to receive a wafer about 2 inches (50.8 mm) in diameter.
- the upwardly facing surface of support ledge 50 is at a distance D 46 on the order of about 20 ⁇ m to about 100 ⁇ m, and desirably about 20-50 ⁇ m above floor surface 46 and the width W 50 of the ledge may be about 0.5-0.7 mm. For larger pockets intended to hold larger wafers, these dimensions typically would be greater.
- the surface of the support ledge 50 desirably is disposed in a plane parallel to the plane of floor surface 46. Support ledge 50 is also recessed below the main portion 35 of the wafer carrier top surface 34.
- the distance D 50 from the top surface 34 to the upwardly facing surface of the support ledge is about 75-175 ⁇ m more than the thickness of a wafer to be processed.
- D 50 may be about 500-600 ⁇ m.
- a wall 52 extends upwardly from the support ledge 50 to the top surface 34 of the wafer carrier around the entire periphery of the support ledge, and hence around the entire periphery of pocket 44.
- Wall 52 is inclined inwardly toward the central axis 48 at an angle A, typically about 10 degrees.
- wall 52 is in the form of a frustum of a cone.
- the bottom surface 36 of the wafer carrier body 32 is generally planar, except that within each wafer-holding region 40, the bottom surface has a nonplanarity which, in this embodiment, is a generally conical depression 54 extending into the wafer carrier body 32 from the bottom surface.
- each depression has an included angle ⁇ of about 120° and is on the order of 3-6 mm deep, more typically about 4-5 mm deep.
- the depression 54 in each wafer-holding region 40 is coaxial with the central axis 48 of the floor surface 46 in that region, so that the depression 54 is aligned with the center of the floor surface.
- the thickness t of the wafer carrier body 32 varies within the region aligned with floor 46.
- the thickness is at a minimum t min at the center of the floor, at axis 48, and increases progressively to a maximum t max outside of depression 54, near the periphery of the floor.
- the wafer carrier body 32 desirably is a monolithic element of substantially uniform composition.
- the material constituting the wafer carrier body has substantially uniform thermal conductivity.
- the thermal conductance of the wafer carrier body in the vertical direction is inversely proportional to the thickness of the wafer carrier body at any location.
- the thermal resistivity of the wafer carrier body with respect to heat flowing in the vertical direction varies directly with the thickness t of the wafer carrier body.
- the thermal resistivity is relatively low; whereas, at the periphery of the floor surface, the thermal resistivity of the wafer carrier body is relatively high.
- the wafer carrier is loaded with wafers 42 and placed on the spindle 20 ( FIG. 1 ) in the operative position shown.
- the periphery of each wafer 42 rests on the support ledge 50.
- the overlap between the wafer and the support ledge is at a minimum, as for example, about 1 mm or less.
- the top surface 43 of each wafer is nearly coplanar with the main portion 35 of the wafer carrier top surface 34 surrounding each pocket.
- the bottom surface 45 of each wafer faces downwardly toward the floor surface 46, but is spaced above the floor surface.
- the gas supply apparatus 14 and gas supply element 12 are operated to supply the reaction gasses, and spindle 20 is rotated so as to rotate the wafer carrier about the axis 22 of the spindle.
- heating element 20 heats the bottom surface 36 of the wafer carrier principally by radiant heat transfer, with some convection and conduction through the gas intervening between the heating element and the bottom surface of the wafer carrier.
- the radiant heat is symbolically shown at 56 in FIG. 3 .
- the heat transferred to the bottom surface of the wafer carrier flows upwardly toward the top surface 34 and towards the wafers 42 disposed in the pockets 44 on the top surface. Heat is continually transferred from the top surface of the wafer carrier and from the exposed upwardly facing or top surface 43 of each wafer 42 to the surroundings, and particularly to the relatively cool gas inlet structure 12.
- the bottom surface 36 of the wafer carrier directly confronts the heating element 28.
- the term "directly confronts” means that there is a direct line of sight between the heating element and the bottom surface of the wafer carrier, which is unobstructed by any solid element intervening between the heating element and the wafer carrier.
- the bottom surface 36 of the wafer carrier desirably is disposed at a distance H above the heating element 28. This distance is greater within depressions 54; it is at a maximum H max at the deepest point of each depression 54, and at a minimum H min outside of the depressions. Distance H varies oppositely to thickness t.
- vertical thermal resistance refers to the resistance to heat flow in the upward direction per unit of area in a horizontal plane.
- a “horizontal” plane is a plane perpendicular to the upward direction.
- the vertical thermal resistance R 36-34 of the wafer carrier body to heat flow through the body, between bottom surface 36 and top surface 34, varies directly with the thickness t of the wafer carrier body. In theory, because the distance H is smaller where the wafer carrier is thicker, the resistance to radiant heat transfer between the heating element 28 and the bottom surface of the wafer carrier body is slightly less at those locations where the wafer carrier is thicker. In practice, this difference is negligible.
- the resistance to convective and conductive heat transfer from the heating element 28 to the wafer carrier bottom surface via the gas in the reaction chamber may be less where the wafer carrier is thicker and H is smaller.
- convective and conductive heat transfer at all of the locations is small in comparison to radiant heat transfer.
- the variation in vertical thermal resistance R 28-36 between heating element 28 and bottom surface 36 is small in comparison to the variation in vertical thermal resistance between the bottom surface of the body and top surface of the body.
- the vertical thermal resistance R 28-34 to heat flow between the heating element 28 and a particular location on the top surface 34 of the wafer carrier varies directly with the thickness of the wafer carrier beneath that location. For example, for a location on the floor 46 of the pocket ( FIG.
- the thickness t of the wafer carrier body is equal to t min and therefore R 28-34 is also small.
- the thickness t t max and therefore R 28-34 is grater.
- the deposition process builds up the compound semiconductor on the exposed top surface 43 of each wafer 42.
- the first semiconductor layers deposited are in the nature of a base or buffer layer which may be on the order of 1-10 ⁇ m thick, followed by very thin active layers which form the active layers of the device.
- the light-emitting layers of the MQW structure may be on the order of 20-30 Angstroms (2-3 nm) thick.
- the active layers may, in turn, be followed by additional layers for purposes such as carrier confinement, electrical injection, current distribution and physical protection.
- wafers 42 tend to bow in a relatively predictable manner.
- the bowing typically arises from the difference in lattice constants between the deposited semiconductor material and the wafer, and from the thermal gradient imposed across the wafer.
- the bowing makes the wafer convex in the upward direction, i.e., makes the top surface 43 of the wafer convex .
- the degree of bowing is greatly exaggerated in FIG. 3 for clarity of illustration.
- such bowing D w typically is on the order of about 5 ⁇ m, although greater bowing, on the order of a few tens of ⁇ m may occur in some processes with wafers of this diameter.
- the bowing D w tends to vary with the square of the wafer diameter.
- a wafer of 6 inch nominal diameter will exhibit 9 times as much bowing as a wafer of 2 inch nominal diameter.
- the temperature prevailing at the top surface 43 of each wafer depends upon the total thermal resistance between the heating element 28 ( FIG. 1 ) and the top surface 43 of the wafer.
- the total thermal resistance is the sum of the resistance to radiant heat transfer between the heating element 28 and the bottom surface of the wafer carrier; the thermal resistance associated with conduction between the bottom surface and the floor surface 46; the resistance to heat conduction across the gap 60 between the bottom surface 45 of the wafer and the floor surface 46; and the resistance to conduction through the wafer itself.
- the resistance to radiant heat transfer between the heating element 28 and the bottom surface 36 is substantially uniform across the entire wafer carrier.
- the surface of depression 54 is at a slightly greater distance from the heating element than the surrounding portions of bottom surface 36, there is a slight increase in resistance to radiant heat transfer associated with the depressions. In practice, this difference is negligible.
- the resistance to conduction through the wafer 42 is also substantially uniform across the entire wafer. However, the resistance to heat transfer from floor surface 46 to the bottom surface 45 of the wafer, across gap 60, varies because of the bowing in the wafer.
- Gap 60 typically is filled with a stagnant layer of process gas. This gas has relatively low thermal conductivity, and hence, the resistance to heat transfer across the gap provides an appreciable portion of the total resistance to heat transfer between the heating element and the wafer top surface.
- the thermal resistance of gap 60 is directly related to the height of the gap.
- the height of the gap is simply the height of the support ledge 50 above the floor surface, i.e., D46.
- the height of gap 60 is increased by the bowing distance D w of the wafer.
- the thermal resistance of the gap is at a maximum near the central axis 48.
- the varying thickness, and hence varying thermal resistance of the wafer carrier body 32 provided by depressions 54 counteracts the effect of the varying thermal resistance to gap 60.
- the wafer carrier body adjacent the central axis 48, the wafer carrier body has minimum thermal resistance; whereas, remote from the central axis 48, the wafer carrier body has greater thermal resistance.
- the total thermal resistance from the heating element to the top surface of the wafer is R 28-34 (the thermal resistance between the heating element and a point on the wafer top surface 34 within floor 46), the resistance of the gap 60 and the resistance through the wafer itself. Where the thermal resistance of gap 60 is larger, R 28-34 is smaller.
- the difference in thickness of the wafer carrier in the regions aligned with the floor 46 of each wafer-holding region is selected to optimize the counter-balancing effect of the differing thermal conductivity in the wafer carrier at that stage of the process where the most critical layers of the device are formed.
- the bowing distance D w progressively increases during deposition of the first layers, such as buffer layers, on the wafer top surface.
- the predicted bowing D w used to select the difference in thickness between t min and t max should be selected to correspond to the value of D w prevailing after deposition of the buffer layers, and during deposition of the most critical layers in the device to be fabricated.
- the thermal conductivity of the solid material in wafer carrier 32 is many times greater than the thermal conductivity of the stagnant gas in gap 60. Therefore, the difference in thickness (t max -t min ) required to counteract the effect of a given bowing D w is many times D w .
- the difference in thickness (t max -t min ) desirably is about 3 to about 6 mm.
- the exact difference (t max -t min ) required for a given application can be derived by heat transfer calculations.
- the optimum value of (t max -t min ) and hence the optimum depth for depressions 54 can be determined by actual testing using a test wafer carrier having depressions of different depth and observing the effects of these on uniformity of the deposition. For example, in one process for forming of GaN-based LEDs, wafers processed on a first carrier without any depressions 54 show a "bullseye" pattern.
- LED's formed from the center of the wafer have a relatively long emission wavelength, whereas LED's formed from the periphery of the wafer have a relatively short emission wavelength, indicating that the wafer top surface 43 in the center was appreciably cooler than the wafer top surface at the periphery of the wafer during deposition of the layers which control the emission wavelength.
- the distribution of emission wavelengths is relatively broad, with more than 5% of the wafers having emission wavelengths more than 3nm from the mean emission wavelength.
- a second wafer carrier having relatively deep conical depressions 54 yields a reversed bullseye pattern, with LEDs from the center of each wafer having substantially shorter emission wavelengths than LEDs from the periphery, and with a similarly broad wavelength distribution.
- a third carrier with conical depressions about of lesser depth yields a narrower wavelength distribution than either the first or the second carrier.
- depressions as used in the second carrier are used for further carriers in production operations.
- the tolerance on the depth of recess 54 can be on the order of about ⁇ 10 ⁇ m ( ⁇ 0.0005 inches), which provides a practical machining tolerance. It would be possible to achieve the same compensation for bowing of the wafer by making floor surface 46 convex in an amount equal to the expected value of D w . However, such an arrangement would require tolerances considerably less than 1 ⁇ m, and would require a complex machining process to form the floor surface in a deliberately convex shape.
- a wafer carrier 132 in accordance with a further embodiment of the invention has pockets 144 with a floor surface 146 and a support ledge 150 similar to the features discussed above with respect to FIGS. 1-3 .
- the bottom surface 140 of the wafer carrier according to this embodiment has nonplanarities in the form of depressions 154 aligned with the central axis 148 of each floor surface. These features operate in substantially the same manner as discussed above with respect to FIGS. 1-3 .
- the wafer carrier 132 of FIG. 4 has further nonplanarity in the form of projections or increased thickness areas 170 aligned with the support ledge 146 of each wafer-holding area.
- each area of increased thickness 170 is in the form of a loop concentric with the central axis 148 of the floor surface, and hence, concentric with the support ledge 150.
- the periphery of the wafer 142 within each pocket 144 rests on the support ledge 150.
- This provides a more direct path for heat transfer to the periphery of the wafer.
- the direct contact between the support ledge 150 and the periphery of the wafer provides thermal resistance less than that provided by heat transfer through the gap 160 between the floor surface 146 and the bottom surface of the wafer.
- the increased thickness provided by the projection 170 increases the thermal resistance of the wafer carrier body 132 in the areas aligned with the support ledge, and thus counteracts this difference. This helps to minimize differences in surface temperature between the periphery of the wafer and the adjacent areas.
- the bottom surface of wafer carrier 132 has further projections 172 aligned with those regions 134a of the carrier top surface between pockets 144. This provides still higher thermal resistance in these areas of the wafer carrier.
- the interface between the wafer carrier and the wafer 142 introduces appreciable thermal resistance. This tends to reduce the temperature of wafer top surface 143 below the temperature of the surrounding areas defined by the main portion 135 of the wafer carrier top surface 134. It is desirable to minimize differences between these temperatures.
- the increased thermal resistivity provided by projections 172 counteracts the effect of the additional interfaces, and thus maintains the temperatures of the main portion 135 close to the temperature of the wafer top surface 143.
- the emissivity of the main portion 135 of the wafer carrier typically will differ from the emissivity of the wafer top surfaces 143.
- the difference in emissivity will influence the temperature difference between the main portion 135 and the wafer top surfaces.
- the main portion may tend to run at a lower temperature than the wafer top surfaces.
- the wafer carrier may have depressions, rather than projections, in those portions of the bottom surface aligned with the main portion of the top surface.
- the portions of the wafer carrier aligned with the main portion of the wafer carrier top surface will be thinner, and have lower thermal resistance, than the portions of the wafer carrier aligned with the pockets and wafers.
- the wafer carrier 232 depicted in FIG. 5 is similar to the wafer carrier 32 of FIGS. 1-3 .
- the depressions 254 in the bottom surface 240 have a generally dome-like shape rather than the conical shape discussed above.
- each depression 354 is in the shape of a frustum of a cone and has a flat surface 355 extending across the central axis 348 of the pocket 344.
- the wafer carrier 432 of FIG. 7 is arranged for use in processes where the bowing is in reverse of that discussed above, and hence, makes the wafer 442 convex downwardly, i.e., such that the bottom surface 445 of the wafer curves downwardly toward the floor surface 446 adjacent the central axis 448 of the pocket.
- the gap 460 between the carrier and the wafer has minimum thickness and hence minimum thermal resistivity adjacent the central axis 448.
- the nonplanarities in the wafer carrier bottom surface 440 are arranged to provide a relatively large thickness t max adjacent the central axis, and a relatively small thickness t min near the periphery of the wafer.
- a wafer carrier 532 has a pocket 544 formed in the top surface 532 of the carrier within each wafer-holding area in substantially the same way as discussed above.
- Each pocket 544 has a flat floor surface 546.
- each pocket is provided with a support ledge to engage the periphery of a wafer and hold the wafer above the floor surface 546.
- the support ledge for each pocket is provided as a plurality of ledge regions 550 spaced apart from one another around the periphery of the floor, and hence around the central axis 548 of the pocket. This minimizes contact between the periphery of the wafer and the support ledge, and hence minimizes inequality in heat transfer between the wafer carrier and the wafer resulting from such contact.
- each pocket is bounded by a wall 552 extending upwardly from the interior of the pocket to the top surface 534 of the wafer carrier.
- the peripheral wall 552 is inclined inwardly as shown in FIG. 9 , so that the peripheral surface slopes inwardly toward the central axis 548 of the pocket in the upward direction toward the top surface 534 of the wafer carrier.
- the peripheral wall 552 is interrupted by a recess 570 along a portion of the pocket furthest from the central axis 522 of the wafer carrier, i.e., furthest from the fitting 538 which holds the wafer carrier on the spindle and furthest from the axis of rotation of the wafer carrier as a whole.
- the peripheral wall and recess defines a non-circular shape as seen from above, as in FIG. 8 .
- the non-circular shape includes a pair of projections 553 at the intersection of the circular peripheral wall and recess. These projections are spaced apart from one another and disposed on opposite sides of a radial line 555 extending from the central axis 522 of the wafer carrier through the central axis 548 of the pocket.
- a radial line 555 extending from the central axis 522 of the wafer carrier through the central axis 548 of the pocket.
- the recess 570 tends to maximize the force of contact between the periphery of the wafer and the inwardly sloping peripheral wall and thus maximizes the downward forces exerted on the wafer, tending to hold the wafer in engagement with the support ledge 550.
- a circular wafer disposed in the pocket will engage the wafer carrier at the projections 553, and remain slightly spaced from the peripheral wall at other locations. Because the wafer engages the peripheral wall only at the projections, heat transfer through the edge of the wafer will be minimized. This tends to minimize temperature variations within the wafer.
- a wafer carrier having the pocket configuration discussed above with reference to FIGS. 8 and 9 may be made with or without non-planar features on its bottom surface as discussed herein.
- a wafer carrier body 732 depicted in FIG. 10 is generally similar to the wafer carrier body 32 discussed above with reference to FIGS. 1-3 .
- the carrier body 632 has floor surfaces 646 which are deliberately made concave.
- the central portion of each floor surface at the central axis 648 of the pocket is depressed by a distance C f below the peripheral portion of the floor surface, remote from axis 648.
- the concave floor surface makes the gap 660 between the wafer and the floor surface larger at the central axis 648 than at the periphery of the wafer.
- the floor surface 746 is convex.
- the curvature C f of the floor surface reduces the size of the gap 760 near the central axis 748 of the pocket.
- the wafer has upward bowing, which tends to increase the size of gap 760 near the central axis 748.
- the convex curvature C f is greater than the bowing D w , so that the size of gap 760 is at a minimum near the central axis 748, and the thermal resistance of the gap is also at a minimum near the central axis.
- the wafer carrier body has nonplanarities 754 arranged so that the thickness and hence thermal resistance of the body is greater near axis 748 than remote from the axis.
- a wafer carrier shown in FIGS. 12-14 has a top surface 834 including a main portion 835 and pockets 844 similar to those discussed above with reference to FIGS. 1-3 .
- each pocket includes a floor 846, support ledged 850 and a peripheral wall 852 projecting upwardly from the support ledge to the main portion 835 of the top surface.
- the wafer carrier has a central axis 822 and the wafer carrier is adapted for mounting to a spindle so that the wafer carrier will rotate about such axis during operation.
- Each pocket also has a central axis 848 at the geometric center of the pocket.
- the peripheral wall 852 includes an arcuate portion extending almost entirely around the pocket central axis 848.
- the region of the peripheral wall furthest from the central axis 822 of the wafer carrier has a non-circular shape.
- This region of the peripheral wall has a pair of projections 853 projecting inwardly from the arcuate portion of the peripheral wall.
- Projections 853 are spaced apart from one another on opposite sides of a radial line 855 extending from the wafer carrier central axis through the central axis 848 of the pocket.
- each projection 853 has an abutment surface 857 facing inwardly, toward the pocket central axis 848.
- Each abutment surface 857 slopes inwardly, toward the pocket central axis, in the upward direction from ledge 850 to main portion 835.
- circular wafers 842 are disposed in the pockets and with the bottom surfaces of each wafer in engagement with the ledge 850 of the corresponding pocket.
- the centrifugal force arising from rotation of the wafer carrier about central axis 822 tends to force each wafer outwardly away from the central axis.
- Each wafer will rest against the abutment surfaces 857 of the two projections 853 in the pocket.
- the projections are dimensioned so that when the edge of a wafer rests against the projections, the wafer is concentric with the axis 848 of the pocket.
- the wafer overlaps the ledge 850 equally around the entire periphery of the wafer. Stated another way, the overlap distance D o ( FIGS.
- a wafer carrier according to yet another embodiment of the invention has a configuration generally similar to the wafer carrier discussed above with reference to FIGS. 1-3 .
- each depression 954 in the bottom surface is offset in a horizontal direction from the center 948 of the pocket.
- the thinnest portion of the wafer carrier with the highest heat conductance and lowest thermal resistance, underlies a portion 946a of the pocket floor 946 offset from the center of the floor.
- This configuration can be used to counteract the effects of unequal heat transfer from the wafer caused by process conditions such as process gas flow patterns.
- the portion of each wafer closest to the axis of rotation of the wafer carrier may be cooled to a greater degree than the portion furthest from the axis of rotation as the process gasses flow over the wafers with a component of motion in the away from the axis of rotation.
- the process gasses flowing across different wafers or different portions of the same wafer may be at different temperatures. For example, where the main surface of the wafer carrier is cooler than the surfaces of the wafer, the temperature of the process gas will depend on the path which the gas takes before reaching a wafer at the periphery of the wafer carrier.
- the gas will be at one temperature. If a large part of the path extends over the wafer carrier main surface, the gas will be at a lower temperature.
- the techniques discussed herein can be used to compensate for these effects and maintain the top surfaces of the various wafers at uniform temperatures. In a further variant, these techniques can be applied to deliberately create non-uniform wafer surface temperatures. Such non-uniform temperatures can be used, for example, to counteract the effects of non-uniform reactant concentrations in the process gasses flowing along different paths.
- the wafer carrier of FIG. 15 also includes thermal barriers 970.
- the thermal barriers inhibit heat conduction within the body of the wafer carrier in horizontal directions. Such barriers provide thermal isolation between portions of the wafer carrier having different thermal conductance in the vertical direction. Such isolation reinforces the effect of different thermal conductance.
- the thermal barriers may include thin, vertically-extending layers of material having lower thermal conductivity than the surrounding material of the wafer carrier.
- the thermal barriers may be formed by fabricating the wafer carrier as separate pieces and providing interfaces between the pieces at surfaces which extend vertically within the wafer carrier.
- the carrier of FIG. 15 includes a major portion 901 defining the main portion of the top surface and part of pocket floor 946, as well as a minor portion 902 defining part 946 of the floor of each pocket.
- the interface or barrier 970 may be in the form of a cylindrical surface surrounding the minor portion.
- the minor portion may define the entire floor of each pocket.
- the invention can be applied to processing of essentially any semiconductor.
- III-V semiconductors containing one or more of gallium, indium, and aluminum in combination with one or more of nitrogen, phosphorous, antimony and arsenic can be formed.
- II-VI semiconductors and group IV semiconductors such as silicon and diamond-like carbon can be processed in similar ways.
- the invention can be applied in processing operations other than deposition.
- the composition of the body can vary within the area occupied by each wafer so as to provide differing thermal resistance.
- a wafer carrier may have depressions in its bottom surface which are filled with a metal or other material having substantially higher or lower thermal conductivity than the surrounding material of the carrier body.
- such an embodiment can have additional thermal resistance at the interfaces between materials, and such interfaces will influence the thermal resistance.
- the embodiment discussed above with reference to FIG. 1 is a "susceptorless" treatment apparatus, in which heat is transferred from the heating element 28 directly to the bottom surface 36 of the carrier. Similar principles can be applied in apparatus where the heat is transferred from the heating element to an intermediate element, commonly referred to as a "susceptor,” and transferred from the susceptor to the carrier. However, such heat transfer desirably does not include transfer through a space filled with stagnant process gas between the susceptor and the bottom surface of the wafer carrier.
Landscapes
- Chemical & Material Sciences (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Metallurgy (AREA)
- Organic Chemistry (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Mechanical Engineering (AREA)
- Materials Engineering (AREA)
- Chemical Vapour Deposition (AREA)
- Container, Conveyance, Adherence, Positioning, Of Wafer (AREA)
Abstract
Description
- The present application claims the benefit of the filing date of
U.S. Provisional Patent Application No. 61/190,494, filed August 29, 2008 - The present invention relates to wafer processing apparatus, to wafer carriers for use in such processing apparatus, and to methods of wafer processing.
- Many semiconductor devices are formed by epitaxial growth of a semiconductor material on a substrate. The substrate typically is a crystalline material in the form of a disc, commonly referred to as a "wafer." For example, devices formed from compound semiconductors such as III-V semiconductors typically are formed by growing successive layers of the compound semiconductor using metal organic chemical vapor deposition or "MOCVD." In this process, the wafers are exposed to a combination of gases, typically including a metal organic compound and a source of a group V element which flow over the surface of the wafer while the wafer is maintained at an elevated temperature. One example of a III-V semiconductor is gallium nitride, which can be formed by reaction of an organo gallium compound and ammonia on a substrate having a suitable crystal lattice spacing, as for example, a sapphire wafer. Typically, the wafer is maintained at a temperature on the order of 500-1100°C during deposition of gallium nitride and related compounds.
- Composite devices can be fabricated by depositing numerous layers in succession on the surface of the wafer under slightly different reaction conditions, as for example, additions of other group III or group V elements to vary the crystal structure and bandgap of the semiconductor. For example, in a gallium nitride based semiconductor, indium, aluminum or both can be used in varying proportion to vary the bandgap of the semiconductor. Also, p-type or n-type dopants can be added to control the conductivity of each layer. After all of the semiconductor layers have been formed and, typically, after appropriate electric contacts have been applied, the wafer is cut into individual devices. Devices such as light-emitting diodes ("LEDs"), lasers, and other electronic and optoelectronic devices can be fabricated in this way.
- In a typical chemical vapor deposition process, numerous wafers are held on a device commonly referred to as a wafer carrier so that a top surface of each wafer is exposed at the top surface of the wafer carrier. The wafer carrier is then placed into a reaction chamber and maintained at the desired temperature while the gas mixture flows over the surface of the wafer carrier. It is important to maintain uniform conditions at all points on the top surfaces of the various wafers on the carrier during the process. Minor variations in composition of the reactive gases and in the temperature of the wafer surfaces cause undesired variations in the properties of the resulting semiconductor device. For example, if a gallium and indium nitride layer is deposited, variations in wafer surface temperature will cause variations in the composition and bandgap of the deposited layer. Because indium has a relatively high vapor pressure, the deposited layer will have a lower proportion of indium and a greater bandgap in those regions of the wafer where the surface temperature is higher. If the deposited layer is an active, light-emitting layer of an LED structure, the emission wavelength of the LEDs formed from the wafer will also vary. Thus, considerable effort has been devoted in the art heretofore towards maintaining uniform conditions.
- One type of CVD apparatus which has been widely accepted in the industry uses a wafer carrier in the form of a large disc with numerous wafer-holding regions, each adapted to hold one wafer. The wafer carrier is supported on a spindle within the reaction chamber so that the top surface of the wafer carrier having the exposed surfaces of the wafers faces upwardly toward a gas distribution element. While the spindle is rotated, the gas is directed downwardly onto the top surface of the wafer carrier and flows across the top surface toward the periphery of the wafer carrier. The used gas is evacuated from the reaction chamber through ports disposed below the wafer carrier. The wafer carrier is maintained at the desired elevated temperature by heating elements, typically electrical resistive heating elements disposed below the bottom surface of the wafer carrier. These heating elements are maintained at a temperature above the desired temperature of the wafer surfaces, whereas the gas distribution element typically is maintained at a temperature well below the desired reaction temperature so as to prevent premature reaction of the gases. Therefore, heat is transferred from the resistive heating element to the bottom surface of the wafer carrier and flows upwardly through the wafer carrier to the individual wafers.
- Although considerable effort has been devoted in the art heretofore to design an optimization of such systems, still further improvement would be desirable. In particular, it would be desirable to provide better uniformity of temperature across the surface of each wafer, and better temperature uniformity across the entire wafer carrier.
- One aspect of the invention provides chemical vapor deposition apparatus. Apparatus according to this aspect of the invention desirably includes a reaction chamber, a gas inlet structure communicating with the reaction chamber, and a heating element mounted within the reaction chamber. The apparatus according to this aspect of the invention desirably also includes a wafer carrier comprising a body having oppositely-facing top and bottom surfaces. The wafer carrier preferably is mounted in the reaction chamber so that heat evolved in the heating element will be transferred principally by radiant heat transfer from the heating element to the bottom surface of the wafer carrier. For example, the wafer carrier may be mounted above the heating element with the bottom surface of the body directly confronting the heating element. The body of the wafer carrier desirably has a plurality of wafer-holding regions and a wafer support in each wafer-holding region. Each wafer support is adapted to hold a wafer with a top surface of the wafer exposed at the top surface of the body. Most preferably, the bottom surface of the body is non-planar so that the body varies in thickness. As further explained below, the differences in thickness cause differences in resistance to heat conduction in the vertical direction through the wafer carrier. Desirably, an aggregate thermal resistance between the heating element and an arbitrary location on the top surface of the wafer carrier varies directly with the thickness of the body at that location.
- As further discussed below, these differences in thermal resistance can be used to compensate for factors such as bowing of the wafers which cause non-uniformity in heat transfer between the wafer carrier and the wafer. The non-planar bottom surface and related difference in thermal resistance can also be used to counteract other causes of non-uniform temperature distribution in the wafers and in the top surface of the wafer carrier.
- A further aspect of the invention provides methods of processing wafers. A method according to this aspect of the invention desirably includes the steps of mounting one or more wafers on a wafer carrier so that each wafer is disposed within a wafer-holding region of the carrier and exposed at a top surface of the carrier, the carrier having varying thermal conductance within each wafer-holding region. The method desirably also includes the step of heating a bottom surface of the wafer carrier so that heat transmitted through the wafer carrier maintains the wafers at an elevated temperature. While the wafers are at the elevated temperature, reactive gasses may be applied to affect the exposed surfaces of the wafers as, for example, by forming a deposit on the exposed surfaces. In the method according to this aspect of the invention, the wafers may be bowed during the step of applying reactive gasses. The bowing causes non-uniformity in heat transfer from the wafer carrier to the wafer within each wafer. Most preferably, the varying thermal conductance of the wafer carrier at least partially compensates for the non-uniformity in heat transfer caused by the bowing.
- Yet another aspect of the invention provides a wafer carrier. A wafer carrier according to this aspect of the invention desirably includes a body having oppositely-facing top and bottom surfaces and a central axis extending between the top and bottom surfaces. The top surface of the body typically has a plurality of pockets, each such pocket having a peripheral wall. The peripheral wall of each pocket most preferably has a plurality of spaced-apart projections in a region of the peripheral wall remote from the central axis of the wafer carrier, the projections being adapted to engage spaced-apart portions of an edge of a wafer disposed in the pocket. As further explained below, such projections help to minimize contact between the edge of the wafer and the peripheral wall, and help to hold the wafer centered in the pocket. These effects in turn tend to promote better temperature uniformity across the top surface of each wafer.
- These and other features and advantages will be more readily apparent from the detailed description set forth below, taken in conjunction with the drawings.
-
FIG. 1 is a simplified, schematic sectional view depicting chemical vapor deposition apparatus in accordance with one embodiment of the invention. -
FIG. 2 is a diagrammatic top plan view of a wafer carrier used in the apparatus ofFIG. 1 . -
FIG. 3 is a fragmentary, diagrammatic sectional view taken along line 3-3 inFIG. 2 , depicting the wafer carrier in conjunction with a wafer. -
FIGS. 4-7 are views similar toFIG. 3 but depicting wafer carriers according to further embodiments of the invention. -
FIG. 8 is fragmentary, diagrammatic top plan view depicting a portion of a wafer carrier in accordance with yet another embodiment of the invention. -
FIG. 9 is a fragmentary sectional view taken along line 9-9 inFIG. 8 . -
FIGS. 10, 11 and12 are fragmentary, diagrammatic sectional views depicting wafer carriers according to additional embodiments of the invention. -
FIG. 13 is a fragmentary, diagrammatic top plan view of the wafer carrier shown inFIG. 12 . -
FIG. 14 is a fragmentary, diagrammatic top plan view on an enlarged scale, depicting the area indicated inFIG. 13 . -
FIG. 15 is a fragmentary, diagrammatic sectional views depicting a wafer carriers according to a still further embodiment of the invention. - Chemical vapor deposition apparatus in accordance with one embodiment of the invention includes a
reaction chamber 10 having a gas distribution element 12 arranged at one end of the chamber. The end having the gas distribution element 12 is referred to herein as the "top" end of thechamber 10. This end of the chamber typically, but not necessarily, is disposed at the top of the chamber in the normal gravitational frame of reference. Thus, the downward direction as used herein refers to the direction away from the gas distribution element 12; whereas the upward direction refers to the direction within the chamber, toward the gas distribution element 12, regardless of whether these directions are aligned with the gravitational upward and downward directions. Similarly, the "top" and "bottom" surfaces of elements are described herein with reference to the frame of reference ofchamber 10 and element 12. Gas distribution element 12 is connected tosources 14 of gases to be used in the CVD process, such as a carrier gas and reactant gases such as a source of a group III metal, typically a metalorganic compound, and a source of a group V element as, for example, ammonia or other group V hydride. The gas distribution element is arranged to receive the various gases and direct a flow of gasses generally in the downward direction. The gas distribution element 12 desirably is also connected to acoolant system 16 arranged to circulate a liquid through the gas distribution element so as to maintain the temperature of the element at a desired temperature during operation.Chamber 10 is also.equipped with anexhaust system 18 arranged to remove spent gases from the interior of the chamber through ports (not shown) at or near the bottom of the chamber so as to permit continuous flow of gas in the downward direction from the gas distribution element. - A
spindle 20 is arranged within the chamber so that thecentral axis 22 of the spindle extends in the upward and downward directions. The spindle has a fitting 24 at its top end, i.e., at the end of the spindle closest to the gas distribution element 12. In the particular embodiment depicted, the fitting 24 is a generally conical element.Spindle 20 is connected to a rotary drive mechanism 26 such as an electric motor drive, which is arranged to rotate the spindle aboutaxis 22. Aheating element 28 is mounted within the chamber and surroundsspindle 20 below fitting 24. The chamber is also provided with anopenable port 30 for insertion and removal of wafer carriers. The foregoing elements may be of conventional construction. For example, suitable reaction chambers are sold commercially under the registered trademark TURBODISC by the Veeco Instruments, Inc. of Plainview, New York, USA, assignee of the present application. - In the operative condition depicted in
FIG. 1 , awafer carrier 32 is mounted on the fitting 24 of the spindle. The wafer carrier has a structure which includes a body generally in the form of a circular disc. The body desirably is formed as a monolithic slab of a non-metallic refractory material as, for example, a material selected from the group consisting of silicon carbide, boron nitride, boron carbide, aluminum nitride, alumina, sapphire, quartz, graphite, and combinations thereof, with or without a refractory coating as, for example, a carbide, nitride or oxide. The body of the wafer carrier has a first major surface, referred to herein as the "top"surface 34, and a second major surface, referred to herein as the "bottom"surface 36. The structure of the wafer carrier also has a fitting 38 arranged to engage the fitting 24 of the spindle and to hold the body of the wafer carrier on the spindle with thetop surface 34 facing upwardly toward the gas distribution element 12, and with thebottom surface 36 facing downwardly towardheating element 28 and away from the gas distribution element. Merely by way of example, the wafer carrier body may be about 465 mm in diameter, and the thickness of the carrier betweentop surface 34 andbottom surface 32 may be on the order of 15.9 mm. In the particular embodiment illustrated, the fitting 38 is formed as a frustoconical depression in the bottom surface of thebody 32. However, as described in copending, commonly assignedU.S. Patent Publication No. 2009-0155028 A1 , the disclosure of which is hereby incorporated by reference herein, the structure may include a hub formed separately from the body and the fitting may be incorporated in such a hub. Also, the configuration of the fitting will depend on the configuration of the spindle. -
Wafer carrier 32 has numerous individual wafer-holdingregions 40 denoted by broken lines inFIGS. 1-3 . Although the wafer-holding regions are demarcated by broken lines inFIGS. 1-3 for clarity of illustration, there typically is no discernable physical boundary between adjacent wafer holding regions. Thetop surface 34 of the wafer carrier includes a continuousmain portion 35 extending into the various wafer-holding regions.Main portion 35 may be generally planar. Each wafer-holding region includes a wafer support adapted to hold anindividual wafer 42. In the particular embodiment depicted inFIGS. 1-3 , the wafer support in each wafer-holding region includes acircular pocket 44 extending into the body of the wafer carrier from themain portion 35 oftop surface 34, each such pocket having afloor surface 46 recessed below the general level oftop surface 34 defined by themain portion 35. In this embodiment,floor surface 46 is nominally a flat surface, and ideally would be exactly flat. However, practical manufacturing tolerances typically limit its flatness to about 0.0005 inches (13 µm) maximum deviation from a perfectly flat plane, with any such deviation being such as to make the floor surface concave. As used in this disclosure, the term "substantially flat" should be understood as referring to a surface which is flat to within about 30 µm or less.Floor surface 46 is in the form of a circle having acentral axis 48 substantially perpendicular to the general plane oftop surface 34. A support ledge 50 surroundsfloor surface 46, the support ledge 50 having an upwardly facing surface which is elevated slightly abovefloor surface 46. The support ledge 50 is in the form of a loop encircling the floor surface and concentric with thecentral axis 48. In the embodiment shown, each pocket is arranged to receive a wafer about 2 inches (50.8 mm) in diameter. For a nominal 2-inch (5cm) wafer diameter, the upwardly facing surface of support ledge 50 is at a distance D46 on the order of about 20 µm to about 100 µm, and desirably about 20-50 µm abovefloor surface 46 and the width W50 of the ledge may be about 0.5-0.7 mm. For larger pockets intended to hold larger wafers, these dimensions typically would be greater. The surface of the support ledge 50 desirably is disposed in a plane parallel to the plane offloor surface 46. Support ledge 50 is also recessed below themain portion 35 of the wafercarrier top surface 34. Desirably, the distance D50 from thetop surface 34 to the upwardly facing surface of the support ledge is about 75-175 µm more than the thickness of a wafer to be processed. For example, in a wafer carrier arranged to process sapphire wafers of 2 inch nominal diameter and 430 nm nominal thickness, D50 may be about 500-600 µm. - A
wall 52 extends upwardly from the support ledge 50 to thetop surface 34 of the wafer carrier around the entire periphery of the support ledge, and hence around the entire periphery ofpocket 44.Wall 52 is inclined inwardly toward thecentral axis 48 at an angle A, typically about 10 degrees. Thus,wall 52 is in the form of a frustum of a cone. - The
bottom surface 36 of thewafer carrier body 32 is generally planar, except that within each wafer-holdingregion 40, the bottom surface has a nonplanarity which, in this embodiment, is a generallyconical depression 54 extending into thewafer carrier body 32 from the bottom surface. In this embodiment, each depression has an included angle α of about 120° and is on the order of 3-6 mm deep, more typically about 4-5 mm deep. Thedepression 54 in each wafer-holdingregion 40 is coaxial with thecentral axis 48 of thefloor surface 46 in that region, so that thedepression 54 is aligned with the center of the floor surface. Thus, the thickness t of thewafer carrier body 32 varies within the region aligned withfloor 46. The thickness is at a minimum tmin at the center of the floor, ataxis 48, and increases progressively to a maximum tmax outside ofdepression 54, near the periphery of the floor. As mentioned above, thewafer carrier body 32 desirably is a monolithic element of substantially uniform composition. Thus, the material constituting the wafer carrier body has substantially uniform thermal conductivity. The thermal conductance of the wafer carrier body in the vertical direction is inversely proportional to the thickness of the wafer carrier body at any location. The thermal resistivity of the wafer carrier body with respect to heat flowing in the vertical direction varies directly with the thickness t of the wafer carrier body. Thus, at the central axis, the thermal resistivity is relatively low; whereas, at the periphery of the floor surface, the thermal resistivity of the wafer carrier body is relatively high. - In operation, the wafer carrier is loaded with
wafers 42 and placed on the spindle 20 (FIG. 1 ) in the operative position shown. As best seen inFIG. 3 , the periphery of eachwafer 42 rests on the support ledge 50. Preferably, the overlap between the wafer and the support ledge is at a minimum, as for example, about 1 mm or less. Thetop surface 43 of each wafer is nearly coplanar with themain portion 35 of the wafercarrier top surface 34 surrounding each pocket. Thebottom surface 45 of each wafer faces downwardly toward thefloor surface 46, but is spaced above the floor surface. Thegas supply apparatus 14 and gas supply element 12 are operated to supply the reaction gasses, andspindle 20 is rotated so as to rotate the wafer carrier about theaxis 22 of the spindle. - As the spindle and wafer carrier rotate,
heating element 20 heats thebottom surface 36 of the wafer carrier principally by radiant heat transfer, with some convection and conduction through the gas intervening between the heating element and the bottom surface of the wafer carrier. The radiant heat is symbolically shown at 56 inFIG. 3 . The heat transferred to the bottom surface of the wafer carrier flows upwardly toward thetop surface 34 and towards thewafers 42 disposed in thepockets 44 on the top surface. Heat is continually transferred from the top surface of the wafer carrier and from the exposed upwardly facing ortop surface 43 of eachwafer 42 to the surroundings, and particularly to the relatively cool gas inlet structure 12. - In the operative position shown in
FIGS. 1 and3 , thebottom surface 36 of the wafer carrier directly confronts theheating element 28. As used in this disclosure, the term "directly confronts" means that there is a direct line of sight between the heating element and the bottom surface of the wafer carrier, which is unobstructed by any solid element intervening between the heating element and the wafer carrier. Thebottom surface 36 of the wafer carrier desirably is disposed at a distance H above theheating element 28. This distance is greater withindepressions 54; it is at a maximum Hmax at the deepest point of eachdepression 54, and at a minimum Hmin outside of the depressions. Distance H varies oppositely to thickness t. - Unless otherwise specified, as used in this disclosure the term "vertical thermal resistance" refers to the resistance to heat flow in the upward direction per unit of area in a horizontal plane. A "horizontal" plane is a plane perpendicular to the upward direction. The vertical thermal resistance R36-34 of the wafer carrier body to heat flow through the body, between
bottom surface 36 andtop surface 34, varies directly with the thickness t of the wafer carrier body. In theory, because the distance H is smaller where the wafer carrier is thicker, the resistance to radiant heat transfer between theheating element 28 and the bottom surface of the wafer carrier body is slightly less at those locations where the wafer carrier is thicker. In practice, this difference is negligible. Also, the resistance to convective and conductive heat transfer from theheating element 28 to the wafer carrier bottom surface via the gas in the reaction chamber may be less where the wafer carrier is thicker and H is smaller. However, convective and conductive heat transfer at all of the locations is small in comparison to radiant heat transfer. Thus, the variation in vertical thermal resistance R28-36 betweenheating element 28 andbottom surface 36 is small in comparison to the variation in vertical thermal resistance between the bottom surface of the body and top surface of the body. The vertical thermal resistance R28-34 to heat flow between theheating element 28 and a particular location on thetop surface 34 of the wafer carrier varies directly with the thickness of the wafer carrier beneath that location. For example, for a location on thefloor 46 of the pocket (FIG. 3 ) near thecentral axis 48 and aligned withdepression 54 in the bottom surface, the thickness t of the wafer carrier body is equal to tmin and therefore R28-34 is also small. At locations on thefloor 46 near the periphery, the thickness t=tmax and therefore R28-34 is grater. - The deposition process builds up the compound semiconductor on the exposed
top surface 43 of eachwafer 42. Typically, the first semiconductor layers deposited are in the nature of a base or buffer layer which may be on the order of 1-10 µm thick, followed by very thin active layers which form the active layers of the device. For example, in an LED which incorporates a multiple quantum well ("MQW") structure, the light-emitting layers of the MQW structure may be on the order of 20-30 Angstroms (2-3 nm) thick. The active layers may, in turn, be followed by additional layers for purposes such as carrier confinement, electrical injection, current distribution and physical protection. During the deposition process,wafers 42 tend to bow in a relatively predictable manner. The bowing typically arises from the difference in lattice constants between the deposited semiconductor material and the wafer, and from the thermal gradient imposed across the wafer. In the example shown, the bowing makes the wafer convex in the upward direction, i.e., makes thetop surface 43 of the wafer convex . The degree of bowing is greatly exaggerated inFIG. 3 for clarity of illustration. Typically, for wafers of about 50 mm diameter, such bowing Dw typically is on the order of about 5 µm, although greater bowing, on the order of a few tens of µm may occur in some processes with wafers of this diameter. For a given process, the bowing Dw tends to vary with the square of the wafer diameter. Thus, if all other factors are equal, a wafer of 6 inch nominal diameter will exhibit 9 times as much bowing as a wafer of 2 inch nominal diameter. - The temperature prevailing at the
top surface 43 of each wafer depends upon the total thermal resistance between the heating element 28 (FIG. 1 ) and thetop surface 43 of the wafer. At any point on the wafer aligned with thefloor 46, the total thermal resistance is the sum of the resistance to radiant heat transfer between theheating element 28 and the bottom surface of the wafer carrier; the thermal resistance associated with conduction between the bottom surface and thefloor surface 46; the resistance to heat conduction across thegap 60 between thebottom surface 45 of the wafer and thefloor surface 46; and the resistance to conduction through the wafer itself. As discussed above, the resistance to radiant heat transfer between theheating element 28 and thebottom surface 36 is substantially uniform across the entire wafer carrier. In theory, because the surface ofdepression 54 is at a slightly greater distance from the heating element than the surrounding portions ofbottom surface 36, there is a slight increase in resistance to radiant heat transfer associated with the depressions. In practice, this difference is negligible. The resistance to conduction through thewafer 42 is also substantially uniform across the entire wafer. However, the resistance to heat transfer fromfloor surface 46 to thebottom surface 45 of the wafer, acrossgap 60, varies because of the bowing in the wafer.Gap 60 typically is filled with a stagnant layer of process gas. This gas has relatively low thermal conductivity, and hence, the resistance to heat transfer across the gap provides an appreciable portion of the total resistance to heat transfer between the heating element and the wafer top surface. The thermal resistance ofgap 60 is directly related to the height of the gap. For those portions of the wafer close to the periphery of the wafer, the height of the gap is simply the height of the support ledge 50 above the floor surface, i.e., D46. However, adjacent thecentral axis 48, the height ofgap 60 is increased by the bowing distance Dw of the wafer. Thus, the thermal resistance of the gap is at a maximum near thecentral axis 48. - The varying thickness, and hence varying thermal resistance of the
wafer carrier body 32 provided bydepressions 54, counteracts the effect of the varying thermal resistance togap 60. Thus, adjacent thecentral axis 48, the wafer carrier body has minimum thermal resistance; whereas, remote from thecentral axis 48, the wafer carrier body has greater thermal resistance. Stated another way, the total thermal resistance from the heating element to the top surface of the wafer is R28-34 (the thermal resistance between the heating element and a point on thewafer top surface 34 within floor 46), the resistance of thegap 60 and the resistance through the wafer itself. Where the thermal resistance ofgap 60 is larger, R28-34 is smaller. - The difference in thickness of the wafer carrier in the regions aligned with the
floor 46 of each wafer-holding region is selected to optimize the counter-balancing effect of the differing thermal conductivity in the wafer carrier at that stage of the process where the most critical layers of the device are formed. Thus, the bowing distance Dw progressively increases during deposition of the first layers, such as buffer layers, on the wafer top surface. The predicted bowing Dw used to select the difference in thickness between tmin and tmax should be selected to correspond to the value of Dw prevailing after deposition of the buffer layers, and during deposition of the most critical layers in the device to be fabricated. - The thermal conductivity of the solid material in
wafer carrier 32 is many times greater than the thermal conductivity of the stagnant gas ingap 60. Therefore, the difference in thickness (tmax-tmin) required to counteract the effect of a given bowing Dw is many times Dw. For example, to counteract expected bowing of about 5-7 µm, the difference in thickness (tmax-tmin) desirably is about 3 to about 6 mm. The exact difference (tmax-tmin) required for a given application can be derived by heat transfer calculations. More preferably, however, the optimum value of (tmax-tmin) and hence the optimum depth fordepressions 54 can be determined by actual testing using a test wafer carrier having depressions of different depth and observing the effects of these on uniformity of the deposition. For example, in one process for forming of GaN-based LEDs, wafers processed on a first carrier without anydepressions 54 show a "bullseye" pattern. LED's formed from the center of the wafer have a relatively long emission wavelength, whereas LED's formed from the periphery of the wafer have a relatively short emission wavelength, indicating that thewafer top surface 43 in the center was appreciably cooler than the wafer top surface at the periphery of the wafer during deposition of the layers which control the emission wavelength. The distribution of emission wavelengths is relatively broad, with more than 5% of the wafers having emission wavelengths more than 3nm from the mean emission wavelength. A second wafer carrier having relatively deepconical depressions 54 yields a reversed bullseye pattern, with LEDs from the center of each wafer having substantially shorter emission wavelengths than LEDs from the periphery, and with a similarly broad wavelength distribution. This indicates that thedepressions 54 are overcompensating for the bowing. A third carrier with conical depressions about of lesser depth yields a narrower wavelength distribution than either the first or the second carrier. Thus, depressions as used in the second carrier, are used for further carriers in production operations. - Providing differing thermal conductance by varying the thickness of the solid material having relatively high thermal conductivity provides a fundamental advantage, in that minor deviations from the ideal difference in thickness (tmax-tmin) have only trivial effects on the heat transfer. For example, the tolerance on the depth of
recess 54 can be on the order of about ± 10 µm (± 0.0005 inches), which provides a practical machining tolerance. It would be possible to achieve the same compensation for bowing of the wafer by makingfloor surface 46 convex in an amount equal to the expected value of Dw. However, such an arrangement would require tolerances considerably less than 1 µm, and would require a complex machining process to form the floor surface in a deliberately convex shape. - A
wafer carrier 132 in accordance with a further embodiment of the invention (FIG. 4 ) haspockets 144 with afloor surface 146 and asupport ledge 150 similar to the features discussed above with respect toFIGS. 1-3 . The bottom surface 140 of the wafer carrier according to this embodiment has nonplanarities in the form ofdepressions 154 aligned with thecentral axis 148 of each floor surface. These features operate in substantially the same manner as discussed above with respect toFIGS. 1-3 . Additionally, thewafer carrier 132 ofFIG. 4 has further nonplanarity in the form of projections or increasedthickness areas 170 aligned with thesupport ledge 146 of each wafer-holding area. Thus, each area of increasedthickness 170 is in the form of a loop concentric with thecentral axis 148 of the floor surface, and hence, concentric with thesupport ledge 150. In operation, the periphery of thewafer 142 within eachpocket 144 rests on thesupport ledge 150. This provides a more direct path for heat transfer to the periphery of the wafer. Stated another way, the direct contact between thesupport ledge 150 and the periphery of the wafer provides thermal resistance less than that provided by heat transfer through thegap 160 between thefloor surface 146 and the bottom surface of the wafer. The increased thickness provided by theprojection 170 increases the thermal resistance of thewafer carrier body 132 in the areas aligned with the support ledge, and thus counteracts this difference. This helps to minimize differences in surface temperature between the periphery of the wafer and the adjacent areas. - Additionally, the bottom surface of
wafer carrier 132 hasfurther projections 172 aligned with those regions 134a of the carrier top surface between pockets 144. This provides still higher thermal resistance in these areas of the wafer carrier. The interface between the wafer carrier and thewafer 142 introduces appreciable thermal resistance. This tends to reduce the temperature of wafertop surface 143 below the temperature of the surrounding areas defined by themain portion 135 of the wafercarrier top surface 134. It is desirable to minimize differences between these temperatures. The increased thermal resistivity provided byprojections 172 counteracts the effect of the additional interfaces, and thus maintains the temperatures of themain portion 135 close to the temperature of thewafer top surface 143. In this regard, the emissivity of themain portion 135 of the wafer carrier typically will differ from the emissivity of the wafer top surfaces 143. The difference in emissivity will influence the temperature difference between themain portion 135 and the wafer top surfaces. Where the emissivity of the main portion is significantly higher than the emissivity of the wafer, the main portion may tend to run at a lower temperature than the wafer top surfaces. In this case, the wafer carrier may have depressions, rather than projections, in those portions of the bottom surface aligned with the main portion of the top surface. In this case (not shown) the portions of the wafer carrier aligned with the main portion of the wafer carrier top surface will be thinner, and have lower thermal resistance, than the portions of the wafer carrier aligned with the pockets and wafers. - The
wafer carrier 232 depicted inFIG. 5 is similar to thewafer carrier 32 ofFIGS. 1-3 . However, thedepressions 254 in thebottom surface 240 have a generally dome-like shape rather than the conical shape discussed above. - In the wafer carrier'332 of
FIG. 6 , eachdepression 354 is in the shape of a frustum of a cone and has aflat surface 355 extending across thecentral axis 348 of thepocket 344. - The
wafer carrier 432 ofFIG. 7 is arranged for use in processes where the bowing is in reverse of that discussed above, and hence, makes thewafer 442 convex downwardly, i.e., such that thebottom surface 445 of the wafer curves downwardly toward thefloor surface 446 adjacent thecentral axis 448 of the pocket. In this situation, thegap 460 between the carrier and the wafer has minimum thickness and hence minimum thermal resistivity adjacent thecentral axis 448. Thus, the nonplanarities in the wafercarrier bottom surface 440 are arranged to provide a relatively large thickness tmax adjacent the central axis, and a relatively small thickness tmin near the periphery of the wafer. - A
wafer carrier 532 according to a further embodiment of the invention has apocket 544 formed in thetop surface 532 of the carrier within each wafer-holding area in substantially the same way as discussed above. Eachpocket 544 has aflat floor surface 546. Here again, each pocket is provided with a support ledge to engage the periphery of a wafer and hold the wafer above thefloor surface 546. However, in this embodiment, the support ledge for each pocket is provided as a plurality ofledge regions 550 spaced apart from one another around the periphery of the floor, and hence around thecentral axis 548 of the pocket. This minimizes contact between the periphery of the wafer and the support ledge, and hence minimizes inequality in heat transfer between the wafer carrier and the wafer resulting from such contact. - In this embodiment as well, each pocket is bounded by a
wall 552 extending upwardly from the interior of the pocket to thetop surface 534 of the wafer carrier. Here again, theperipheral wall 552 is inclined inwardly as shown inFIG. 9 , so that the peripheral surface slopes inwardly toward thecentral axis 548 of the pocket in the upward direction toward thetop surface 534 of the wafer carrier. In this embodiment, however, theperipheral wall 552 is interrupted by arecess 570 along a portion of the pocket furthest from thecentral axis 522 of the wafer carrier, i.e., furthest from the fitting 538 which holds the wafer carrier on the spindle and furthest from the axis of rotation of the wafer carrier as a whole. Thus, the peripheral wall and recess defines a non-circular shape as seen from above, as inFIG. 8 . The non-circular shape includes a pair ofprojections 553 at the intersection of the circular peripheral wall and recess. These projections are spaced apart from one another and disposed on opposite sides of aradial line 555 extending from thecentral axis 522 of the wafer carrier through thecentral axis 548 of the pocket. During operation, the acceleration due to rotation or "centrifugal force" acting on the wafer will tend to force the wafer toward the peripheral wall in the regions furthest from thecentral axis 522. Therecess 570 tends to maximize the force of contact between the periphery of the wafer and the inwardly sloping peripheral wall and thus maximizes the downward forces exerted on the wafer, tending to hold the wafer in engagement with thesupport ledge 550. A circular wafer disposed in the pocket will engage the wafer carrier at theprojections 553, and remain slightly spaced from the peripheral wall at other locations. Because the wafer engages the peripheral wall only at the projections, heat transfer through the edge of the wafer will be minimized. This tends to minimize temperature variations within the wafer. - A wafer carrier having the pocket configuration discussed above with reference to
FIGS. 8 and9 may be made with or without non-planar features on its bottom surface as discussed herein. - In the wafer carriers discussed above with reference to
FIGS. 1-7 , the floor surfaces are substantially flat. However, this is not essential as the invention can be practiced using curved floor surfaces. For example, awafer carrier body 732 depicted inFIG. 10 is generally similar to thewafer carrier body 32 discussed above with reference toFIGS. 1-3 . However, thecarrier body 632 has floor surfaces 646 which are deliberately made concave. The central portion of each floor surface at thecentral axis 648 of the pocket is depressed by a distance Cf below the peripheral portion of the floor surface, remote fromaxis 648. The concave floor surface makes thegap 660 between the wafer and the floor surface larger at thecentral axis 648 than at the periphery of the wafer. This increases the thermal resistance of thegap 660 nearaxis 648, in the same manner as the upward bowing Dw of the wafer. Stated another way, the effects of the floor surface curvature Cf and the upward bowing Dw are additive. The combined effects of floor surface curvature and bowing of the wafer are counteracted by a nonplanarity in the form of adepression 654.Depression 654 provides the carrier body with minimum thickness and hence minimum thermal resistance near thecentral axis 648, where thegap 660 has maximum thermal resistance. - In the embodiment of
FIG. 11 , thefloor surface 746 is convex. Thus, the curvature Cf of the floor surface reduces the size of thegap 760 near thecentral axis 748 of the pocket. In the embodiment depicted, the wafer has upward bowing, which tends to increase the size ofgap 760 near thecentral axis 748. However, the convex curvature Cf is greater than the bowing Dw, so that the size ofgap 760 is at a minimum near thecentral axis 748, and the thermal resistance of the gap is also at a minimum near the central axis. To counteract the combined effects of bowing and floor surface curvature, the wafer carrier body hasnonplanarities 754 arranged so that the thickness and hence thermal resistance of the body is greater nearaxis 748 than remote from the axis. - A wafer carrier shown in
FIGS. 12-14 has atop surface 834 including amain portion 835 and pockets 844 similar to those discussed above with reference toFIGS. 1-3 . Here again, each pocket includes afloor 846, support ledged 850 and aperipheral wall 852 projecting upwardly from the support ledge to themain portion 835 of the top surface. Here again, the wafer carrier has acentral axis 822 and the wafer carrier is adapted for mounting to a spindle so that the wafer carrier will rotate about such axis during operation. Each pocket also has acentral axis 848 at the geometric center of the pocket. Theperipheral wall 852 includes an arcuate portion extending almost entirely around the pocketcentral axis 848. However, the region of the peripheral wall furthest from thecentral axis 822 of the wafer carrier has a non-circular shape. This region of the peripheral wall has a pair ofprojections 853 projecting inwardly from the arcuate portion of the peripheral wall. One such projection is shown in detail inFIG. 14 .Projections 853 are spaced apart from one another on opposite sides of aradial line 855 extending from the wafer carrier central axis through thecentral axis 848 of the pocket. As best seen inFIG. 12 , eachprojection 853 has anabutment surface 857 facing inwardly, toward the pocketcentral axis 848. Eachabutment surface 857 slopes inwardly, toward the pocket central axis, in the upward direction fromledge 850 tomain portion 835. - In operation,
circular wafers 842 are disposed in the pockets and with the bottom surfaces of each wafer in engagement with theledge 850 of the corresponding pocket. The centrifugal force arising from rotation of the wafer carrier aboutcentral axis 822 tends to force each wafer outwardly away from the central axis. Each wafer will rest against the abutment surfaces 857 of the twoprojections 853 in the pocket. The projections are dimensioned so that when the edge of a wafer rests against the projections, the wafer is concentric with theaxis 848 of the pocket. Thus, the wafer overlaps theledge 850 equally around the entire periphery of the wafer. Stated another way, the overlap distance Do (FIGS. 12 and 13 ) between the inner edge ofledge 850 and the edge of the wafer is constant. This tends to equalize heat transfer between the bottom of the wafer and the ledge around the periphery of the wafer. Moreover, because the edge of the wafer contacts only the small, spaced-apart projections 853, heat transfer between the edge of the wafer and theperipheral wall 852 is minimized. - A wafer carrier according to yet another embodiment of the invention (
FIG. 15 ) has a configuration generally similar to the wafer carrier discussed above with reference toFIGS. 1-3 . However, in the wafer carrier ofFIG. 15 , eachdepression 954 in the bottom surface is offset in a horizontal direction from thecenter 948 of the pocket. Thus, the thinnest portion of the wafer carrier, with the highest heat conductance and lowest thermal resistance, underlies aportion 946a of thepocket floor 946 offset from the center of the floor. This configuration can be used to counteract the effects of unequal heat transfer from the wafer caused by process conditions such as process gas flow patterns. For example, in a reactor with a rotating wafer carrier, the portion of each wafer closest to the axis of rotation of the wafer carrier may be cooled to a greater degree than the portion furthest from the axis of rotation as the process gasses flow over the wafers with a component of motion in the away from the axis of rotation. Also, the process gasses flowing across different wafers or different portions of the same wafer may be at different temperatures. For example, where the main surface of the wafer carrier is cooler than the surfaces of the wafer, the temperature of the process gas will depend on the path which the gas takes before reaching a wafer at the periphery of the wafer carrier. If a large part of the path extends over wafer surfaces and only a small portion of path extends over the wafer carrier main surface, the gas will be at one temperature. If a large part of the path extends over the wafer carrier main surface, the gas will be at a lower temperature. The techniques discussed herein can be used to compensate for these effects and maintain the top surfaces of the various wafers at uniform temperatures. In a further variant, these techniques can be applied to deliberately create non-uniform wafer surface temperatures. Such non-uniform temperatures can be used, for example, to counteract the effects of non-uniform reactant concentrations in the process gasses flowing along different paths. - The wafer carrier of
FIG. 15 also includesthermal barriers 970. The thermal barriers inhibit heat conduction within the body of the wafer carrier in horizontal directions. Such barriers provide thermal isolation between portions of the wafer carrier having different thermal conductance in the vertical direction. Such isolation reinforces the effect of different thermal conductance. The thermal barriers may include thin, vertically-extending layers of material having lower thermal conductivity than the surrounding material of the wafer carrier. Alternatively, the thermal barriers may be formed by fabricating the wafer carrier as separate pieces and providing interfaces between the pieces at surfaces which extend vertically within the wafer carrier. For example, the carrier ofFIG. 15 includes amajor portion 901 defining the main portion of the top surface and part ofpocket floor 946, as well as aminor portion 902defining part 946 of the floor of each pocket. The interface orbarrier 970 may be in the form of a cylindrical surface surrounding the minor portion. In a further variant, the minor portion may define the entire floor of each pocket. - Numerous variations and combinations of the features discussed above can be utilized without departing from the present invention. Merely by way of example, although the invention has been described with reference to processing of gallium nitride-based semiconductors, the invention can be applied to processing of essentially any semiconductor. Thus, III-V semiconductors containing one or more of gallium, indium, and aluminum in combination with one or more of nitrogen, phosphorous, antimony and arsenic can be formed. Also, II-VI semiconductors and group IV semiconductors such as silicon and diamond-like carbon can be processed in similar ways. Further, the invention can be applied in processing operations other than deposition.
- Numerous other variations and combinations of the features discussed above can be utilized. For example, instead of varying the thickness of the wafer carrier body, the composition of the body can vary within the area occupied by each wafer so as to provide differing thermal resistance. Merely by way of example, a wafer carrier may have depressions in its bottom surface which are filled with a metal or other material having substantially higher or lower thermal conductivity than the surrounding material of the carrier body. However, such an embodiment can have additional thermal resistance at the interfaces between materials, and such interfaces will influence the thermal resistance.
- The embodiment discussed above with reference to
FIG. 1 is a "susceptorless" treatment apparatus, in which heat is transferred from theheating element 28 directly to thebottom surface 36 of the carrier. Similar principles can be applied in apparatus where the heat is transferred from the heating element to an intermediate element, commonly referred to as a "susceptor," and transferred from the susceptor to the carrier. However, such heat transfer desirably does not include transfer through a space filled with stagnant process gas between the susceptor and the bottom surface of the wafer carrier. - Although the invention herein has been described with reference to particular embodiments, it is to be understood that these embodiments are merely illustrative of the principles and applications of the present invention. It is therefore to be understood that numerous modifications may be made to the illustrative embodiments and that other arrangements may be devised without departing from the spirit and scope of the present invention as defined by the appended claims.
The following numbered clauses set out specific embodiments that may be useful in understanding the present invention: -
- 1. A chemical vapor deposition apparatus comprising:
- (a) a reaction chamber;
- (b) a gas inlet structure communicating with the reaction chamber;
- (c) a heating element mounted within the reaction chamber; and
- (d) a wafer carrier comprising a body having oppositely-facing top and bottom surfaces, the wafer carrier being mounted in the reaction chamber so that heat evolved in the heating element will be transferred from the heating element to the bottom surface of the body principally by radiation, the body having a plurality of wafer-holding regions, the body defining a wafer support in each wafer-holding region, each such wafer support being adapted to hold a wafer with a top surface of the wafer exposed at the top surface of the body, the bottom surface of the body being non-planar so that the body varies in thickness, an aggregate thermal resistance between the heating element and an arbitrary location on the top surface of the wafer carrier varying directly with the thickness of the body at that location.
- 2. Apparatus as claimed in
clause 1 wherein the body of the wafer carrier is disposed above the heating element with the bottom surface of the body directly confronting the heating element, - 3. Apparatus as claimed in
clause 1 wherein the gas inlet structure is disposed above the wafer carrier and arranged to direct gas downwardly towards the wafer carrier. - 4. Apparatus as claimed in
clause 3 further comprising a spindle mounted in the reaction chamber for rotation about a vertical axis, the wafer carrier being mounted the spindle for rotation therewith. - 5. Apparatus as recited in
clause 1 wherein each wafer support is arranged to engage a peripheral portion of a wafer and to hold the wafer so that a main portion of the wafer is spaced from the body of the carrier. - 6. Apparatus as recited in
clause 1 wherein each wafer support includes a floor and a support ledge disposed above the floor at the periphery of the floor. - 7. Apparatus as recited in clause 6 wherein the nonplanarities in the bottom surface are arranged so that within each wafer-holding region the body has a non-uniform thickness within a region aligned with the floor.
- 8. Apparatus as recited in clause 7 wherein within each wafer-holding region, the thickness of the body is at a local minimum at a location aligned with the center of the floor.
- 9. Apparatus as recited in clause 7 wherein within each wafer-holding region, the thickness of the body is at a local minimum at a location offset from the center of the floor.
- 10. Apparatus as recited in clause 7 wherein within each wafer-holding region, the thickness of the body is at a local maximum at a location aligned with the center of the floor.
- 11. Apparatus as recited in clause 7 wherein each said floor is substantially planar.
- 12. Apparatus as recited in clause 6 wherein the top surface of the body includes a main portion extending between the wafer-holding regions and each wafer support includes a pocket, the floor and support ledge of each wafer support being recessed from the main portion of the top surface within the pocket so that the floor forms a bottom surface of the pocket.
- 13. Apparatus as recited in clause 12 wherein the thickness of the body beneath at least a part of the main portion of the top surface is greater than the thickness of the body beneath the floors of the wafer supports.
- 14. Apparatus as recited in any one of clauses 6-13 wherein each support ledge is substantially continuous and encircles the floor.
- 15. Apparatus as recited in any one of clauses 6-13 wherein each support ledge includes a plurality of ledge regions spaced apart from one another around the periphery of the floor.
- 16. Apparatus as recited in any one of clauses 6-13 wherein, within each wafer-holding region, the body has a greater thickness in a region aligned with the support ledge than in an immediately adjacent region aligned with the floor.
- 17. Apparatus as recited in any one of clauses 1-13 in which the body consists of a substantially monolithic slab of a refractory material with or without a coating on the slab.
- 18. A method of processing wafers comprising the steps of:
- (a) mounting one or more wafers on a wafer carrier so that each wafer is disposed within a wafer-holding region of the carrier and exposed at a top surface of the carrier, the carrier having varying thermal conductance within each wafer-holding region;
- (b) heating a bottom surface of the wafer carrier so that heat transmitted through the wafer carrier maintains the wafers at an elevated temperature;
- (c) while the wafers are at the elevated temperature, applying reactive gasses to affect the exposed surfaces of the wafers;
- 19. A method as recited in
clause 18 wherein the step of applying reactive gasses includes applying the reactive gasses to form a deposit on an exposed surface of each wafer. - 20. A method as recited in
clause 18 or clause 19 wherein the step of mounting the wafers is performed so as to position each wafer on or above a substantially flat, upwardly-facing floor surface of the wafer carrier. - 21. A method as recited in
clause 20 wherein the step of mounting the wafers is performed so as to position each wafer above the floor surface. - 22. A method as recited in
clause 18 wherein a bottom surface of the wafer carrier has one or more nonplanarities in the bottom surface within each wafer-holding region so that the thickness of the wafer carrier varies within each wafer-holding region, and wherein the step of heating the bottom surface includes operating a heating element while maintaining the heating element directly confronting the bottom surface of the wafer carrier. - 23. A method as recited in
clause 22 further comprising the step of moving the wafer carrier during the heating and applying steps. - 24. A method as recited in
clause 18 wherein the step of mounting each wafer on the wafer carrier includes engaging a peripheral region of the wafer with a support ledge on the wafer carrier so that the support ledge holds a main portion of the wafer elevated above a floor surface of the carrier. - 25. A method as recited in
clause 24 wherein in each wafer-holding region the wafer carrier has a nonplanarity in its bottom surface such that the wafer carrier has greater thickness and lesser thermal conductivity in a region aligned with the support ledge than in an immediately adjacent region aligned with the floor surface. - 26. A method as recited in clause 25 wherein the step of mounting each wafer on the wafer carrier includes engaging the peripheral portion of the wafer with spaced-apart elements of the wafer carrier cooperatively constituting the support ledge.
- 27. A wafer carrier comprising a body having oppositely-facing top and bottom surfaces extending in horizontal directions, the body having a plurality of wafer-holding regions, the body defining a wafer support in each wafer-holding region, each such wafer support being adapted to hold a wafer with a top surface of the wafer exposed at the top surface of the body, the body having one or more thermal barriers inhibiting conduction of heat in horizontal directions.
- 28. A wafer carrier as claimed in clause 27 wherein the wafer carrier has regions of different thermal conductance in the vertical direction and the thermal barriers are disposed between the regions of different conductance.
- 29. A wafer carrier comprising a body having oppositely-facing top and bottom surfaces and a central axis extending between the top and bottom surfaces, the top surface of the body having a plurality of pockets, each such pocket having a peripheral wall, the peripheral wall of each pocket having a plurality of spaced-apart projections in a region of the peripheral wall remote from the central axis of the wafer carrier, the projections being adapted to engage spaced-apart portions of an edge of a wafer disposed in the pocket.
- 30. A wafer carrier as claimed in clause 29 wherein each pocket has a central axis and the projections of the peripheral wall of each pocket include two projections spaced apart from one another and disposed on opposite sides of a radial line extending from the central axis of the wafer carrier through the central axis of the pocket.
Claims (7)
- A wafer carrier comprising a body having oppositely- facing top and bottom surfaces extending in horizontal directions, the body having a plurality of wafer-holding regions, the body defining a wafer support in each wafer- holding region, each such wafer support being adapted to hold a wafer with a top surface of the wafer exposed at the top surface of the body, the body having one or more thermal barriers inhibiting conduction of heat in horizontal directions.
- A wafer carrier as claimed in claim 1 wherein the wafer carrier has regions of different thermal conductance in the vertical direction and the thermal barriers are disposed between the regions of different conductance.
- A wafer carrier as claimed in claim 1 or 2 wherein the thermal barriers include thin, vertically-extending layers of material having lower thermal conductivity than surrounding material of the wafer carrier.
- A wafer carrier as claimed in claim 1 wherein the thermal barriers are formed by fabricating wafer carrier as separate pieces, the pieces forming interfaces at surfaces which extend vertically within the wafer carrier.
- A wafer carrier as claimed in claim 4 wherein the wafer support includes a floor.
- A wafer carrier as claimed in claim 5 wherein a major portion defines a main portion of the top surface and a part of the floor, the wafer carrier further having a minor portion defining another part of the floor.
- A wafer carrier as claimed in claim 6 wherein the minor portion defines the entire floor.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US19049408P | 2008-08-29 | 2008-08-29 | |
EP09810392A EP2338164A4 (en) | 2008-08-29 | 2009-08-28 | Wafer carrier with varying thermal resistance |
Related Parent Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP09810392A Division EP2338164A4 (en) | 2008-08-29 | 2009-08-28 | Wafer carrier with varying thermal resistance |
EP09810392.2 Division | 2009-08-28 |
Publications (2)
Publication Number | Publication Date |
---|---|
EP2562290A2 true EP2562290A2 (en) | 2013-02-27 |
EP2562290A3 EP2562290A3 (en) | 2016-10-19 |
Family
ID=41722191
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP12193897.1A Withdrawn EP2562290A3 (en) | 2008-08-29 | 2009-08-28 | Wafer carrier with varying thermal resistance |
EP12193898A Withdrawn EP2562291A1 (en) | 2008-08-29 | 2009-08-28 | Wafer carrier with varying thermal resistance |
EP09810392A Withdrawn EP2338164A4 (en) | 2008-08-29 | 2009-08-28 | Wafer carrier with varying thermal resistance |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP12193898A Withdrawn EP2562291A1 (en) | 2008-08-29 | 2009-08-28 | Wafer carrier with varying thermal resistance |
EP09810392A Withdrawn EP2338164A4 (en) | 2008-08-29 | 2009-08-28 | Wafer carrier with varying thermal resistance |
Country Status (7)
Country | Link |
---|---|
US (1) | US20100055318A1 (en) |
EP (3) | EP2562290A3 (en) |
JP (3) | JP5200171B2 (en) |
KR (1) | KR101294129B1 (en) |
CN (2) | CN105810630A (en) |
TW (1) | TWI397113B (en) |
WO (1) | WO2010024943A2 (en) |
Families Citing this family (317)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2011500961A (en) | 2007-10-11 | 2011-01-06 | バレンス プロセス イクウィップメント,インコーポレイテッド | Chemical vapor deposition reactor |
US9394608B2 (en) | 2009-04-06 | 2016-07-19 | Asm America, Inc. | Semiconductor processing reactor and components thereof |
US20110049779A1 (en) * | 2009-08-28 | 2011-03-03 | Applied Materials, Inc. | Substrate carrier design for improved photoluminescence uniformity |
WO2011106064A1 (en) | 2010-02-24 | 2011-09-01 | Veeco Instruments Inc. | Processing methods and apparatus with temperature distribution control |
KR20130007594A (en) * | 2010-03-03 | 2013-01-18 | 비코 인스트루먼츠 인코포레이티드 | Wafer carrier with sloped edge |
CN102959140B (en) * | 2010-04-30 | 2016-01-20 | 佳能安内华股份有限公司 | Epitaxial film formation method, vacuum treatment device, semiconductor light-emitting elements manufacture method, semiconductor light-emitting elements and lighting device |
US8535445B2 (en) * | 2010-08-13 | 2013-09-17 | Veeco Instruments Inc. | Enhanced wafer carrier |
JP5615102B2 (en) * | 2010-08-31 | 2014-10-29 | 株式会社ニューフレアテクノロジー | Semiconductor manufacturing method and semiconductor manufacturing apparatus |
US9076827B2 (en) | 2010-09-14 | 2015-07-07 | Applied Materials, Inc. | Transfer chamber metrology for improved device yield |
US20120227667A1 (en) * | 2011-03-10 | 2012-09-13 | Applied Materials, Inc. | Substrate carrier with multiple emissivity coefficients for thin film processing |
US20120234229A1 (en) * | 2011-03-16 | 2012-09-20 | Applied Materials, Inc. | Substrate support assembly for thin film deposition systems |
US8958061B2 (en) * | 2011-05-31 | 2015-02-17 | Veeco Instruments Inc. | Heated wafer carrier profiling |
CN102828169A (en) * | 2011-06-13 | 2012-12-19 | 北京北方微电子基地设备工艺研究中心有限责任公司 | Tray of slide glass, tray apparatus and growth equipment of crystal film |
US20130023129A1 (en) | 2011-07-20 | 2013-01-24 | Asm America, Inc. | Pressure transmitter for a semiconductor processing environment |
WO2013033315A2 (en) * | 2011-09-01 | 2013-03-07 | Veeco Instruments Inc. | Wafer carrier with thermal features |
DE102011055061A1 (en) * | 2011-11-04 | 2013-05-08 | Aixtron Se | CVD reactor or substrate holder for a CVD reactor |
JP2013131614A (en) * | 2011-12-21 | 2013-07-04 | Bridgestone Corp | Wafer holder |
KR101928356B1 (en) * | 2012-02-16 | 2018-12-12 | 엘지이노텍 주식회사 | Apparatus for manufacturing semiconductor |
CN103074607A (en) * | 2012-02-22 | 2013-05-01 | 光达光电设备科技(嘉兴)有限公司 | Graphite plate and reaction chamber with graphite plate |
US9816184B2 (en) * | 2012-03-20 | 2017-11-14 | Veeco Instruments Inc. | Keyed wafer carrier |
KR20130111029A (en) * | 2012-03-30 | 2013-10-10 | 삼성전자주식회사 | Susceptor for chemical vapor deposition apparatus and chemical vapor deposition apparatus having the same |
US10316412B2 (en) * | 2012-04-18 | 2019-06-11 | Veeco Instruments Inc. | Wafter carrier for chemical vapor deposition systems |
JP5794194B2 (en) * | 2012-04-19 | 2015-10-14 | 東京エレクトロン株式会社 | Substrate processing equipment |
US20140084529A1 (en) * | 2012-09-26 | 2014-03-27 | Chae Hon KIM | Wafer carrier with pocket |
US20140102372A1 (en) * | 2012-10-11 | 2014-04-17 | Epistar Corporation | Wafer carrier |
US10714315B2 (en) | 2012-10-12 | 2020-07-14 | Asm Ip Holdings B.V. | Semiconductor reaction chamber showerhead |
JP2016015353A (en) * | 2012-11-20 | 2016-01-28 | サンケン電気株式会社 | Semiconductor manufacturing apparatus, semiconductor device and semiconductor device manufacturing method |
CN102983093B (en) * | 2012-12-03 | 2016-04-20 | 安徽三安光电有限公司 | A kind of graphite carrier for LED epitaxial wafer processing procedure |
KR102017744B1 (en) | 2012-12-12 | 2019-10-15 | 삼성디스플레이 주식회사 | Deposition apparatus, method for forming thin film using the same and method for manufacturing organic light emitting display apparatus |
CN103938186B (en) * | 2013-01-23 | 2016-12-07 | 北京北方微电子基地设备工艺研究中心有限责任公司 | Pallet, MOCVD reaction chamber and MOCVD device |
US20160376700A1 (en) | 2013-02-01 | 2016-12-29 | Asm Ip Holding B.V. | System for treatment of deposition reactor |
US9929310B2 (en) | 2013-03-14 | 2018-03-27 | Applied Materials, Inc. | Oxygen controlled PVD aluminum nitride buffer for gallium nitride-based optoelectronic and electronic devices |
US9273413B2 (en) | 2013-03-14 | 2016-03-01 | Veeco Instruments Inc. | Wafer carrier with temperature distribution control |
US10167571B2 (en) * | 2013-03-15 | 2019-01-01 | Veeco Instruments Inc. | Wafer carrier having provisions for improving heating uniformity in chemical vapor deposition systems |
CN104183532B (en) * | 2013-05-24 | 2017-04-12 | 理想晶延半导体设备(上海)有限公司 | Pedestal used for bearing substrate and substrate processing method thereof |
US9814099B2 (en) * | 2013-08-02 | 2017-11-07 | Applied Materials, Inc. | Substrate support with surface feature for reduced reflection and manufacturing techniques for producing same |
KR101477142B1 (en) * | 2013-09-13 | 2014-12-29 | (주)티티에스 | Substrate supporting unit and Substrate supporting apparatus having the same |
CN103614709B (en) * | 2013-12-12 | 2015-10-07 | 济南大学 | For the combination base type electromagnetic heater of MOCVD reaction chamber |
TWI650832B (en) * | 2013-12-26 | 2019-02-11 | 維克儀器公司 | Wafer carrier having thermal cover for chemical vapor deposition systems |
CN103824796B (en) * | 2014-01-07 | 2017-04-12 | 苏州新纳晶光电有限公司 | Graphite bearing disc for LED epitaxial process, and matching substrate thereof |
EP3100298B1 (en) * | 2014-01-27 | 2020-07-15 | Veeco Instruments Inc. | Wafer carrier having retention pockets with compound radii for chemical vapor deposition systems |
KR102181390B1 (en) * | 2014-02-07 | 2020-11-20 | 엘지이노텍 주식회사 | Apparatus for manufacturing semiconductor |
US11015245B2 (en) | 2014-03-19 | 2021-05-25 | Asm Ip Holding B.V. | Gas-phase reactor and system having exhaust plenum and components thereof |
DE102014114947A1 (en) * | 2014-05-16 | 2015-11-19 | Aixtron Se | Device for depositing semiconductor layers and a susceptor for use in such a device |
JP2015222802A (en) * | 2014-05-23 | 2015-12-10 | 株式会社東芝 | Wafer holder and vapor deposition device |
US10858737B2 (en) | 2014-07-28 | 2020-12-08 | Asm Ip Holding B.V. | Showerhead assembly and components thereof |
US10941490B2 (en) | 2014-10-07 | 2021-03-09 | Asm Ip Holding B.V. | Multiple temperature range susceptor, assembly, reactor and system including the susceptor, and methods of using the same |
US10276355B2 (en) | 2015-03-12 | 2019-04-30 | Asm Ip Holding B.V. | Multi-zone reactor, system including the reactor, and method of using the same |
JP6449074B2 (en) | 2015-03-25 | 2019-01-09 | 住友化学株式会社 | Substrate processing apparatus and substrate processing method |
US10438795B2 (en) * | 2015-06-22 | 2019-10-08 | Veeco Instruments, Inc. | Self-centering wafer carrier system for chemical vapor deposition |
US10458018B2 (en) | 2015-06-26 | 2019-10-29 | Asm Ip Holding B.V. | Structures including metal carbide material, devices including the structures, and methods of forming same |
US20170032992A1 (en) | 2015-07-31 | 2017-02-02 | Infineon Technologies Ag | Substrate carrier, a method and a processing device |
US10211308B2 (en) | 2015-10-21 | 2019-02-19 | Asm Ip Holding B.V. | NbMC layers |
DE102016209012A1 (en) * | 2015-12-18 | 2017-06-22 | E.G.O. Elektro-Gerätebau GmbH | heater |
US11139308B2 (en) | 2015-12-29 | 2021-10-05 | Asm Ip Holding B.V. | Atomic layer deposition of III-V compounds to form V-NAND devices |
KR102441734B1 (en) * | 2016-01-19 | 2022-09-07 | 인테벡, 인코포레이티드 | Pattern chuck for substrate processing |
US10529554B2 (en) | 2016-02-19 | 2020-01-07 | Asm Ip Holding B.V. | Method for forming silicon nitride film selectively on sidewalls or flat surfaces of trenches |
US10190213B2 (en) | 2016-04-21 | 2019-01-29 | Asm Ip Holding B.V. | Deposition of metal borides |
US10367080B2 (en) | 2016-05-02 | 2019-07-30 | Asm Ip Holding B.V. | Method of forming a germanium oxynitride film |
US11453943B2 (en) | 2016-05-25 | 2022-09-27 | Asm Ip Holding B.V. | Method for forming carbon-containing silicon/metal oxide or nitride film by ALD using silicon precursor and hydrocarbon precursor |
US9859151B1 (en) | 2016-07-08 | 2018-01-02 | Asm Ip Holding B.V. | Selective film deposition method to form air gaps |
US10612137B2 (en) | 2016-07-08 | 2020-04-07 | Asm Ip Holdings B.V. | Organic reactants for atomic layer deposition |
US9812320B1 (en) | 2016-07-28 | 2017-11-07 | Asm Ip Holding B.V. | Method and apparatus for filling a gap |
KR102532607B1 (en) | 2016-07-28 | 2023-05-15 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus and method of operating the same |
US9887082B1 (en) | 2016-07-28 | 2018-02-06 | Asm Ip Holding B.V. | Method and apparatus for filling a gap |
US10643826B2 (en) | 2016-10-26 | 2020-05-05 | Asm Ip Holdings B.V. | Methods for thermally calibrating reaction chambers |
US11532757B2 (en) | 2016-10-27 | 2022-12-20 | Asm Ip Holding B.V. | Deposition of charge trapping layers |
US10714350B2 (en) | 2016-11-01 | 2020-07-14 | ASM IP Holdings, B.V. | Methods for forming a transition metal niobium nitride film on a substrate by atomic layer deposition and related semiconductor device structures |
KR102546317B1 (en) | 2016-11-15 | 2023-06-21 | 에이에스엠 아이피 홀딩 비.브이. | Gas supply unit and substrate processing apparatus including the same |
KR20180068582A (en) | 2016-12-14 | 2018-06-22 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US11581186B2 (en) | 2016-12-15 | 2023-02-14 | Asm Ip Holding B.V. | Sequential infiltration synthesis apparatus |
US11447861B2 (en) | 2016-12-15 | 2022-09-20 | Asm Ip Holding B.V. | Sequential infiltration synthesis apparatus and a method of forming a patterned structure |
KR102700194B1 (en) | 2016-12-19 | 2024-08-28 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US10269558B2 (en) | 2016-12-22 | 2019-04-23 | Asm Ip Holding B.V. | Method of forming a structure on a substrate |
US10867788B2 (en) | 2016-12-28 | 2020-12-15 | Asm Ip Holding B.V. | Method of forming a structure on a substrate |
US11390950B2 (en) | 2017-01-10 | 2022-07-19 | Asm Ip Holding B.V. | Reactor system and method to reduce residue buildup during a film deposition process |
US10629416B2 (en) | 2017-01-23 | 2020-04-21 | Infineon Technologies Ag | Wafer chuck and processing arrangement |
US10468261B2 (en) | 2017-02-15 | 2019-11-05 | Asm Ip Holding B.V. | Methods for forming a metallic film on a substrate by cyclical deposition and related semiconductor device structures |
CN110520553A (en) * | 2017-02-28 | 2019-11-29 | 西格里碳素欧洲公司 | Substrate-carrier structure |
US10529563B2 (en) | 2017-03-29 | 2020-01-07 | Asm Ip Holdings B.V. | Method for forming doped metal oxide films on a substrate by cyclical deposition and related semiconductor device structures |
US10829866B2 (en) | 2017-04-03 | 2020-11-10 | Infineon Technologies Americas Corp. | Wafer carrier and method |
KR102457289B1 (en) | 2017-04-25 | 2022-10-21 | 에이에스엠 아이피 홀딩 비.브이. | Method for depositing a thin film and manufacturing a semiconductor device |
US10892156B2 (en) | 2017-05-08 | 2021-01-12 | Asm Ip Holding B.V. | Methods for forming a silicon nitride film on a substrate and related semiconductor device structures |
US10770286B2 (en) | 2017-05-08 | 2020-09-08 | Asm Ip Holdings B.V. | Methods for selectively forming a silicon nitride film on a substrate and related semiconductor device structures |
US10886123B2 (en) | 2017-06-02 | 2021-01-05 | Asm Ip Holding B.V. | Methods for forming low temperature semiconductor layers and related semiconductor device structures |
US12040200B2 (en) | 2017-06-20 | 2024-07-16 | Asm Ip Holding B.V. | Semiconductor processing apparatus and methods for calibrating a semiconductor processing apparatus |
US11306395B2 (en) | 2017-06-28 | 2022-04-19 | Asm Ip Holding B.V. | Methods for depositing a transition metal nitride film on a substrate by atomic layer deposition and related deposition apparatus |
KR20190009245A (en) | 2017-07-18 | 2019-01-28 | 에이에스엠 아이피 홀딩 비.브이. | Methods for forming a semiconductor device structure and related semiconductor device structures |
US10541333B2 (en) | 2017-07-19 | 2020-01-21 | Asm Ip Holding B.V. | Method for depositing a group IV semiconductor and related semiconductor device structures |
US11374112B2 (en) | 2017-07-19 | 2022-06-28 | Asm Ip Holding B.V. | Method for depositing a group IV semiconductor and related semiconductor device structures |
US11018002B2 (en) | 2017-07-19 | 2021-05-25 | Asm Ip Holding B.V. | Method for selectively depositing a Group IV semiconductor and related semiconductor device structures |
US10590535B2 (en) | 2017-07-26 | 2020-03-17 | Asm Ip Holdings B.V. | Chemical treatment, deposition and/or infiltration apparatus and method for using the same |
US10770336B2 (en) | 2017-08-08 | 2020-09-08 | Asm Ip Holding B.V. | Substrate lift mechanism and reactor including same |
US10692741B2 (en) | 2017-08-08 | 2020-06-23 | Asm Ip Holdings B.V. | Radiation shield |
US11769682B2 (en) | 2017-08-09 | 2023-09-26 | Asm Ip Holding B.V. | Storage apparatus for storing cassettes for substrates and processing apparatus equipped therewith |
US11139191B2 (en) | 2017-08-09 | 2021-10-05 | Asm Ip Holding B.V. | Storage apparatus for storing cassettes for substrates and processing apparatus equipped therewith |
US11830730B2 (en) | 2017-08-29 | 2023-11-28 | Asm Ip Holding B.V. | Layer forming method and apparatus |
KR102491945B1 (en) | 2017-08-30 | 2023-01-26 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US11056344B2 (en) | 2017-08-30 | 2021-07-06 | Asm Ip Holding B.V. | Layer forming method |
US11295980B2 (en) | 2017-08-30 | 2022-04-05 | Asm Ip Holding B.V. | Methods for depositing a molybdenum metal film over a dielectric surface of a substrate by a cyclical deposition process and related semiconductor device structures |
KR102401446B1 (en) | 2017-08-31 | 2022-05-24 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
KR102630301B1 (en) | 2017-09-21 | 2024-01-29 | 에이에스엠 아이피 홀딩 비.브이. | Method of sequential infiltration synthesis treatment of infiltrateable material and structures and devices formed using same |
US10844484B2 (en) | 2017-09-22 | 2020-11-24 | Asm Ip Holding B.V. | Apparatus for dispensing a vapor phase reactant to a reaction chamber and related methods |
US10658205B2 (en) | 2017-09-28 | 2020-05-19 | Asm Ip Holdings B.V. | Chemical dispensing apparatus and methods for dispensing a chemical to a reaction chamber |
US10403504B2 (en) | 2017-10-05 | 2019-09-03 | Asm Ip Holding B.V. | Method for selectively depositing a metallic film on a substrate |
US10923344B2 (en) | 2017-10-30 | 2021-02-16 | Asm Ip Holding B.V. | Methods for forming a semiconductor structure and related semiconductor structures |
US10910262B2 (en) | 2017-11-16 | 2021-02-02 | Asm Ip Holding B.V. | Method of selectively depositing a capping layer structure on a semiconductor device structure |
US11022879B2 (en) | 2017-11-24 | 2021-06-01 | Asm Ip Holding B.V. | Method of forming an enhanced unexposed photoresist layer |
JP7214724B2 (en) | 2017-11-27 | 2023-01-30 | エーエスエム アイピー ホールディング ビー.ブイ. | Storage device for storing wafer cassettes used in batch furnaces |
WO2019103610A1 (en) | 2017-11-27 | 2019-05-31 | Asm Ip Holding B.V. | Apparatus including a clean mini environment |
USD860146S1 (en) | 2017-11-30 | 2019-09-17 | Veeco Instruments Inc. | Wafer carrier with a 33-pocket configuration |
US10872771B2 (en) | 2018-01-16 | 2020-12-22 | Asm Ip Holding B. V. | Method for depositing a material film on a substrate within a reaction chamber by a cyclical deposition process and related device structures |
TWI799494B (en) | 2018-01-19 | 2023-04-21 | 荷蘭商Asm 智慧財產控股公司 | Deposition method |
CN111630203A (en) | 2018-01-19 | 2020-09-04 | Asm Ip私人控股有限公司 | Method for depositing gap filling layer by plasma auxiliary deposition |
US11018047B2 (en) | 2018-01-25 | 2021-05-25 | Asm Ip Holding B.V. | Hybrid lift pin |
USD880437S1 (en) | 2018-02-01 | 2020-04-07 | Asm Ip Holding B.V. | Gas supply plate for semiconductor manufacturing apparatus |
US11081345B2 (en) | 2018-02-06 | 2021-08-03 | Asm Ip Holding B.V. | Method of post-deposition treatment for silicon oxide film |
JP7124098B2 (en) | 2018-02-14 | 2022-08-23 | エーエスエム・アイピー・ホールディング・ベー・フェー | Method for depositing a ruthenium-containing film on a substrate by a cyclical deposition process |
US10896820B2 (en) | 2018-02-14 | 2021-01-19 | Asm Ip Holding B.V. | Method for depositing a ruthenium-containing film on a substrate by a cyclical deposition process |
KR102636427B1 (en) | 2018-02-20 | 2024-02-13 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing method and apparatus |
US10975470B2 (en) | 2018-02-23 | 2021-04-13 | Asm Ip Holding B.V. | Apparatus for detecting or monitoring for a chemical precursor in a high temperature environment |
US11473195B2 (en) | 2018-03-01 | 2022-10-18 | Asm Ip Holding B.V. | Semiconductor processing apparatus and a method for processing a substrate |
US11629406B2 (en) | 2018-03-09 | 2023-04-18 | Asm Ip Holding B.V. | Semiconductor processing apparatus comprising one or more pyrometers for measuring a temperature of a substrate during transfer of the substrate |
US11114283B2 (en) | 2018-03-16 | 2021-09-07 | Asm Ip Holding B.V. | Reactor, system including the reactor, and methods of manufacturing and using same |
USD863239S1 (en) | 2018-03-26 | 2019-10-15 | Veeco Instruments Inc. | Chemical vapor deposition wafer carrier with thermal cover |
USD854506S1 (en) | 2018-03-26 | 2019-07-23 | Veeco Instruments Inc. | Chemical vapor deposition wafer carrier with thermal cover |
USD860147S1 (en) | 2018-03-26 | 2019-09-17 | Veeco Instruments Inc. | Chemical vapor deposition wafer carrier with thermal cover |
USD858469S1 (en) | 2018-03-26 | 2019-09-03 | Veeco Instruments Inc. | Chemical vapor deposition wafer carrier with thermal cover |
USD866491S1 (en) | 2018-03-26 | 2019-11-12 | Veeco Instruments Inc. | Chemical vapor deposition wafer carrier with thermal cover |
KR102646467B1 (en) | 2018-03-27 | 2024-03-11 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming an electrode on a substrate and a semiconductor device structure including an electrode |
US11230766B2 (en) | 2018-03-29 | 2022-01-25 | Asm Ip Holding B.V. | Substrate processing apparatus and method |
US11088002B2 (en) | 2018-03-29 | 2021-08-10 | Asm Ip Holding B.V. | Substrate rack and a substrate processing system and method |
KR102501472B1 (en) | 2018-03-30 | 2023-02-20 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing method |
TWI843623B (en) | 2018-05-08 | 2024-05-21 | 荷蘭商Asm Ip私人控股有限公司 | Methods for depositing an oxide film on a substrate by a cyclical deposition process and related device structures |
US12025484B2 (en) | 2018-05-08 | 2024-07-02 | Asm Ip Holding B.V. | Thin film forming method |
KR20190129718A (en) | 2018-05-11 | 2019-11-20 | 에이에스엠 아이피 홀딩 비.브이. | Methods for forming a doped metal carbide film on a substrate and related semiconductor device structures |
CN108642477A (en) * | 2018-05-24 | 2018-10-12 | 济南大学 | A kind of heating device for electromagnetic heating MOCVD reative cells |
JP6826554B2 (en) * | 2018-05-25 | 2021-02-03 | 日機装株式会社 | Suceptors, semiconductor manufacturing methods, and semiconductor manufacturing equipment |
KR102596988B1 (en) | 2018-05-28 | 2023-10-31 | 에이에스엠 아이피 홀딩 비.브이. | Method of processing a substrate and a device manufactured by the same |
CN108987539A (en) * | 2018-05-31 | 2018-12-11 | 华灿光电(浙江)有限公司 | A kind of graphite base suitable for LED epitaxial slice growth |
US11718913B2 (en) | 2018-06-04 | 2023-08-08 | Asm Ip Holding B.V. | Gas distribution system and reactor system including same |
TWI840362B (en) | 2018-06-04 | 2024-05-01 | 荷蘭商Asm Ip私人控股有限公司 | Wafer handling chamber with moisture reduction |
US11286562B2 (en) | 2018-06-08 | 2022-03-29 | Asm Ip Holding B.V. | Gas-phase chemical reactor and method of using same |
KR102568797B1 (en) | 2018-06-21 | 2023-08-21 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing system |
US10797133B2 (en) | 2018-06-21 | 2020-10-06 | Asm Ip Holding B.V. | Method for depositing a phosphorus doped silicon arsenide film and related semiconductor device structures |
WO2020003000A1 (en) | 2018-06-27 | 2020-01-02 | Asm Ip Holding B.V. | Cyclic deposition methods for forming metal-containing material and films and structures including the metal-containing material |
TW202409324A (en) | 2018-06-27 | 2024-03-01 | 荷蘭商Asm Ip私人控股有限公司 | Cyclic deposition processes for forming metal-containing material |
US10612136B2 (en) | 2018-06-29 | 2020-04-07 | ASM IP Holding, B.V. | Temperature-controlled flange and reactor system including same |
KR102686758B1 (en) | 2018-06-29 | 2024-07-18 | 에이에스엠 아이피 홀딩 비.브이. | Method for depositing a thin film and manufacturing a semiconductor device |
US10755922B2 (en) | 2018-07-03 | 2020-08-25 | Asm Ip Holding B.V. | Method for depositing silicon-free carbon-containing film as gap-fill layer by pulse plasma-assisted deposition |
US10388513B1 (en) | 2018-07-03 | 2019-08-20 | Asm Ip Holding B.V. | Method for depositing silicon-free carbon-containing film as gap-fill layer by pulse plasma-assisted deposition |
US11053591B2 (en) | 2018-08-06 | 2021-07-06 | Asm Ip Holding B.V. | Multi-port gas injection system and reactor system including same |
US10883175B2 (en) | 2018-08-09 | 2021-01-05 | Asm Ip Holding B.V. | Vertical furnace for processing substrates and a liner for use therein |
US11430674B2 (en) | 2018-08-22 | 2022-08-30 | Asm Ip Holding B.V. | Sensor array, apparatus for dispensing a vapor phase reactant to a reaction chamber and related methods |
US11024523B2 (en) | 2018-09-11 | 2021-06-01 | Asm Ip Holding B.V. | Substrate processing apparatus and method |
KR102707956B1 (en) | 2018-09-11 | 2024-09-19 | 에이에스엠 아이피 홀딩 비.브이. | Method for deposition of a thin film |
US11049751B2 (en) | 2018-09-14 | 2021-06-29 | Asm Ip Holding B.V. | Cassette supply system to store and handle cassettes and processing apparatus equipped therewith |
TWI844567B (en) | 2018-10-01 | 2024-06-11 | 荷蘭商Asm Ip私人控股有限公司 | Substrate retaining apparatus, system including the apparatus, and method of using same |
US11232963B2 (en) | 2018-10-03 | 2022-01-25 | Asm Ip Holding B.V. | Substrate processing apparatus and method |
JP1648519S (en) | 2018-10-04 | 2019-12-23 | ||
CN112789719A (en) * | 2018-10-04 | 2021-05-11 | 东洋炭素株式会社 | Base seat |
KR102592699B1 (en) | 2018-10-08 | 2023-10-23 | 에이에스엠 아이피 홀딩 비.브이. | Substrate support unit and apparatuses for depositing thin film and processing the substrate including the same |
KR102605121B1 (en) | 2018-10-19 | 2023-11-23 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus and substrate processing method |
KR102546322B1 (en) | 2018-10-19 | 2023-06-21 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus and substrate processing method |
USD948463S1 (en) | 2018-10-24 | 2022-04-12 | Asm Ip Holding B.V. | Susceptor for semiconductor substrate supporting apparatus |
US11087997B2 (en) | 2018-10-31 | 2021-08-10 | Asm Ip Holding B.V. | Substrate processing apparatus for processing substrates |
KR20200051105A (en) | 2018-11-02 | 2020-05-13 | 에이에스엠 아이피 홀딩 비.브이. | Substrate support unit and substrate processing apparatus including the same |
US11572620B2 (en) | 2018-11-06 | 2023-02-07 | Asm Ip Holding B.V. | Methods for selectively depositing an amorphous silicon film on a substrate |
US11031242B2 (en) | 2018-11-07 | 2021-06-08 | Asm Ip Holding B.V. | Methods for depositing a boron doped silicon germanium film |
US10818758B2 (en) | 2018-11-16 | 2020-10-27 | Asm Ip Holding B.V. | Methods for forming a metal silicate film on a substrate in a reaction chamber and related semiconductor device structures |
US10847366B2 (en) | 2018-11-16 | 2020-11-24 | Asm Ip Holding B.V. | Methods for depositing a transition metal chalcogenide film on a substrate by a cyclical deposition process |
CN109666922B (en) * | 2018-11-23 | 2021-04-27 | 华灿光电(浙江)有限公司 | Graphite base |
US12040199B2 (en) | 2018-11-28 | 2024-07-16 | Asm Ip Holding B.V. | Substrate processing apparatus for processing substrates |
US11217444B2 (en) | 2018-11-30 | 2022-01-04 | Asm Ip Holding B.V. | Method for forming an ultraviolet radiation responsive metal oxide-containing film |
KR102636428B1 (en) | 2018-12-04 | 2024-02-13 | 에이에스엠 아이피 홀딩 비.브이. | A method for cleaning a substrate processing apparatus |
US11158513B2 (en) | 2018-12-13 | 2021-10-26 | Asm Ip Holding B.V. | Methods for forming a rhenium-containing film on a substrate by a cyclical deposition process and related semiconductor device structures |
JP7504584B2 (en) | 2018-12-14 | 2024-06-24 | エーエスエム・アイピー・ホールディング・ベー・フェー | Method and system for forming device structures using selective deposition of gallium nitride - Patents.com |
TWI819180B (en) | 2019-01-17 | 2023-10-21 | 荷蘭商Asm 智慧財產控股公司 | Methods of forming a transition metal containing film on a substrate by a cyclical deposition process |
KR20200091543A (en) | 2019-01-22 | 2020-07-31 | 에이에스엠 아이피 홀딩 비.브이. | Semiconductor processing device |
PT3689543T (en) * | 2019-01-30 | 2022-12-07 | Zeiss Carl Vision Int Gmbh | Device and method for inserting an optical lens into a turning device |
CN111524788B (en) | 2019-02-01 | 2023-11-24 | Asm Ip私人控股有限公司 | Method for topologically selective film formation of silicon oxide |
KR20200102357A (en) | 2019-02-20 | 2020-08-31 | 에이에스엠 아이피 홀딩 비.브이. | Apparatus and methods for plug fill deposition in 3-d nand applications |
KR102626263B1 (en) | 2019-02-20 | 2024-01-16 | 에이에스엠 아이피 홀딩 비.브이. | Cyclical deposition method including treatment step and apparatus for same |
JP2020136678A (en) | 2019-02-20 | 2020-08-31 | エーエスエム・アイピー・ホールディング・ベー・フェー | Method for filing concave part formed inside front surface of base material, and device |
TWI845607B (en) | 2019-02-20 | 2024-06-21 | 荷蘭商Asm Ip私人控股有限公司 | Cyclical deposition method and apparatus for filling a recess formed within a substrate surface |
TWI842826B (en) | 2019-02-22 | 2024-05-21 | 荷蘭商Asm Ip私人控股有限公司 | Substrate processing apparatus and method for processing substrate |
KR20200108242A (en) | 2019-03-08 | 2020-09-17 | 에이에스엠 아이피 홀딩 비.브이. | Method for Selective Deposition of Silicon Nitride Layer and Structure Including Selectively-Deposited Silicon Nitride Layer |
KR20200108243A (en) | 2019-03-08 | 2020-09-17 | 에이에스엠 아이피 홀딩 비.브이. | Structure Including SiOC Layer and Method of Forming Same |
US11742198B2 (en) | 2019-03-08 | 2023-08-29 | Asm Ip Holding B.V. | Structure including SiOCN layer and method of forming same |
KR20200116033A (en) | 2019-03-28 | 2020-10-08 | 에이에스엠 아이피 홀딩 비.브이. | Door opener and substrate processing apparatus provided therewith |
KR20200116855A (en) | 2019-04-01 | 2020-10-13 | 에이에스엠 아이피 홀딩 비.브이. | Method of manufacturing semiconductor device |
KR20200123380A (en) | 2019-04-19 | 2020-10-29 | 에이에스엠 아이피 홀딩 비.브이. | Layer forming method and apparatus |
KR20200125453A (en) | 2019-04-24 | 2020-11-04 | 에이에스엠 아이피 홀딩 비.브이. | Gas-phase reactor system and method of using same |
KR20200130121A (en) | 2019-05-07 | 2020-11-18 | 에이에스엠 아이피 홀딩 비.브이. | Chemical source vessel with dip tube |
KR20200130118A (en) | 2019-05-07 | 2020-11-18 | 에이에스엠 아이피 홀딩 비.브이. | Method for Reforming Amorphous Carbon Polymer Film |
KR20200130652A (en) | 2019-05-10 | 2020-11-19 | 에이에스엠 아이피 홀딩 비.브이. | Method of depositing material onto a surface and structure formed according to the method |
JP2020188255A (en) | 2019-05-16 | 2020-11-19 | エーエスエム アイピー ホールディング ビー.ブイ. | Wafer boat handling device, vertical batch furnace, and method |
JP2020188254A (en) | 2019-05-16 | 2020-11-19 | エーエスエム アイピー ホールディング ビー.ブイ. | Wafer boat handling device, vertical batch furnace, and method |
USD975665S1 (en) | 2019-05-17 | 2023-01-17 | Asm Ip Holding B.V. | Susceptor shaft |
USD947913S1 (en) | 2019-05-17 | 2022-04-05 | Asm Ip Holding B.V. | Susceptor shaft |
USD935572S1 (en) | 2019-05-24 | 2021-11-09 | Asm Ip Holding B.V. | Gas channel plate |
USD922229S1 (en) | 2019-06-05 | 2021-06-15 | Asm Ip Holding B.V. | Device for controlling a temperature of a gas supply unit |
KR20200141003A (en) | 2019-06-06 | 2020-12-17 | 에이에스엠 아이피 홀딩 비.브이. | Gas-phase reactor system including a gas detector |
KR20200143254A (en) | 2019-06-11 | 2020-12-23 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming an electronic structure using an reforming gas, system for performing the method, and structure formed using the method |
USD944946S1 (en) | 2019-06-14 | 2022-03-01 | Asm Ip Holding B.V. | Shower plate |
USD931978S1 (en) | 2019-06-27 | 2021-09-28 | Asm Ip Holding B.V. | Showerhead vacuum transport |
KR20210005515A (en) | 2019-07-03 | 2021-01-14 | 에이에스엠 아이피 홀딩 비.브이. | Temperature control assembly for substrate processing apparatus and method of using same |
JP7499079B2 (en) | 2019-07-09 | 2024-06-13 | エーエスエム・アイピー・ホールディング・ベー・フェー | Plasma device using coaxial waveguide and substrate processing method |
CN112216646A (en) | 2019-07-10 | 2021-01-12 | Asm Ip私人控股有限公司 | Substrate supporting assembly and substrate processing device comprising same |
KR20210010307A (en) | 2019-07-16 | 2021-01-27 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
KR20210010816A (en) | 2019-07-17 | 2021-01-28 | 에이에스엠 아이피 홀딩 비.브이. | Radical assist ignition plasma system and method |
KR20210010820A (en) | 2019-07-17 | 2021-01-28 | 에이에스엠 아이피 홀딩 비.브이. | Methods of forming silicon germanium structures |
US11643724B2 (en) | 2019-07-18 | 2023-05-09 | Asm Ip Holding B.V. | Method of forming structures using a neutral beam |
TWI839544B (en) | 2019-07-19 | 2024-04-21 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming topology-controlled amorphous carbon polymer film |
KR20210010817A (en) | 2019-07-19 | 2021-01-28 | 에이에스엠 아이피 홀딩 비.브이. | Method of Forming Topology-Controlled Amorphous Carbon Polymer Film |
CN112309843A (en) | 2019-07-29 | 2021-02-02 | Asm Ip私人控股有限公司 | Selective deposition method for achieving high dopant doping |
CN112309900A (en) | 2019-07-30 | 2021-02-02 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
CN112309899A (en) | 2019-07-30 | 2021-02-02 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
US11587815B2 (en) | 2019-07-31 | 2023-02-21 | Asm Ip Holding B.V. | Vertical batch furnace assembly |
US11227782B2 (en) | 2019-07-31 | 2022-01-18 | Asm Ip Holding B.V. | Vertical batch furnace assembly |
US11587814B2 (en) | 2019-07-31 | 2023-02-21 | Asm Ip Holding B.V. | Vertical batch furnace assembly |
CN118422165A (en) | 2019-08-05 | 2024-08-02 | Asm Ip私人控股有限公司 | Liquid level sensor for chemical source container |
USD965524S1 (en) | 2019-08-19 | 2022-10-04 | Asm Ip Holding B.V. | Susceptor support |
USD965044S1 (en) | 2019-08-19 | 2022-09-27 | Asm Ip Holding B.V. | Susceptor shaft |
JP2021031769A (en) | 2019-08-21 | 2021-03-01 | エーエスエム アイピー ホールディング ビー.ブイ. | Production apparatus of mixed gas of film deposition raw material and film deposition apparatus |
USD930782S1 (en) | 2019-08-22 | 2021-09-14 | Asm Ip Holding B.V. | Gas distributor |
USD979506S1 (en) | 2019-08-22 | 2023-02-28 | Asm Ip Holding B.V. | Insulator |
KR20210024423A (en) | 2019-08-22 | 2021-03-05 | 에이에스엠 아이피 홀딩 비.브이. | Method for forming a structure with a hole |
USD949319S1 (en) | 2019-08-22 | 2022-04-19 | Asm Ip Holding B.V. | Exhaust duct |
USD940837S1 (en) | 2019-08-22 | 2022-01-11 | Asm Ip Holding B.V. | Electrode |
KR20210024420A (en) | 2019-08-23 | 2021-03-05 | 에이에스엠 아이피 홀딩 비.브이. | Method for depositing silicon oxide film having improved quality by peald using bis(diethylamino)silane |
US11286558B2 (en) | 2019-08-23 | 2022-03-29 | Asm Ip Holding B.V. | Methods for depositing a molybdenum nitride film on a surface of a substrate by a cyclical deposition process and related semiconductor device structures including a molybdenum nitride film |
KR20210029090A (en) | 2019-09-04 | 2021-03-15 | 에이에스엠 아이피 홀딩 비.브이. | Methods for selective deposition using a sacrificial capping layer |
KR20210029663A (en) | 2019-09-05 | 2021-03-16 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US11562901B2 (en) | 2019-09-25 | 2023-01-24 | Asm Ip Holding B.V. | Substrate processing method |
CN112593212B (en) | 2019-10-02 | 2023-12-22 | Asm Ip私人控股有限公司 | Method for forming topologically selective silicon oxide film by cyclic plasma enhanced deposition process |
KR20210042810A (en) | 2019-10-08 | 2021-04-20 | 에이에스엠 아이피 홀딩 비.브이. | Reactor system including a gas distribution assembly for use with activated species and method of using same |
TWI846953B (en) | 2019-10-08 | 2024-07-01 | 荷蘭商Asm Ip私人控股有限公司 | Substrate processing device |
KR20210043460A (en) | 2019-10-10 | 2021-04-21 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming a photoresist underlayer and structure including same |
US12009241B2 (en) | 2019-10-14 | 2024-06-11 | Asm Ip Holding B.V. | Vertical batch furnace assembly with detector to detect cassette |
TWI834919B (en) | 2019-10-16 | 2024-03-11 | 荷蘭商Asm Ip私人控股有限公司 | Method of topology-selective film formation of silicon oxide |
US11637014B2 (en) | 2019-10-17 | 2023-04-25 | Asm Ip Holding B.V. | Methods for selective deposition of doped semiconductor material |
KR20210047808A (en) | 2019-10-21 | 2021-04-30 | 에이에스엠 아이피 홀딩 비.브이. | Apparatus and methods for selectively etching films |
KR20210050453A (en) | 2019-10-25 | 2021-05-07 | 에이에스엠 아이피 홀딩 비.브이. | Methods for filling a gap feature on a substrate surface and related semiconductor structures |
US11646205B2 (en) | 2019-10-29 | 2023-05-09 | Asm Ip Holding B.V. | Methods of selectively forming n-type doped material on a surface, systems for selectively forming n-type doped material, and structures formed using same |
KR20210054983A (en) | 2019-11-05 | 2021-05-14 | 에이에스엠 아이피 홀딩 비.브이. | Structures with doped semiconductor layers and methods and systems for forming same |
US11501968B2 (en) | 2019-11-15 | 2022-11-15 | Asm Ip Holding B.V. | Method for providing a semiconductor device with silicon filled gaps |
KR20210062561A (en) | 2019-11-20 | 2021-05-31 | 에이에스엠 아이피 홀딩 비.브이. | Method of depositing carbon-containing material on a surface of a substrate, structure formed using the method, and system for forming the structure |
KR20210065848A (en) | 2019-11-26 | 2021-06-04 | 에이에스엠 아이피 홀딩 비.브이. | Methods for selectivley forming a target film on a substrate comprising a first dielectric surface and a second metallic surface |
CN112951697A (en) | 2019-11-26 | 2021-06-11 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
CN112885692A (en) | 2019-11-29 | 2021-06-01 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
CN112885693A (en) | 2019-11-29 | 2021-06-01 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
JP7527928B2 (en) | 2019-12-02 | 2024-08-05 | エーエスエム・アイピー・ホールディング・ベー・フェー | Substrate processing apparatus and substrate processing method |
KR20210070898A (en) | 2019-12-04 | 2021-06-15 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
TW202125596A (en) | 2019-12-17 | 2021-07-01 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming vanadium nitride layer and structure including the vanadium nitride layer |
US11527403B2 (en) | 2019-12-19 | 2022-12-13 | Asm Ip Holding B.V. | Methods for filling a gap feature on a substrate surface and related semiconductor structures |
WO2021120189A1 (en) * | 2019-12-20 | 2021-06-24 | 苏州晶湛半导体有限公司 | Wafer susceptor and chemical vapor deposition equipment |
KR20210089079A (en) | 2020-01-06 | 2021-07-15 | 에이에스엠 아이피 홀딩 비.브이. | Channeled lift pin |
TW202140135A (en) | 2020-01-06 | 2021-11-01 | 荷蘭商Asm Ip私人控股有限公司 | Gas supply assembly and valve plate assembly |
US11993847B2 (en) | 2020-01-08 | 2024-05-28 | Asm Ip Holding B.V. | Injector |
KR102675856B1 (en) | 2020-01-20 | 2024-06-17 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming thin film and method of modifying surface of thin film |
TW202130846A (en) | 2020-02-03 | 2021-08-16 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming structures including a vanadium or indium layer |
TW202146882A (en) | 2020-02-04 | 2021-12-16 | 荷蘭商Asm Ip私人控股有限公司 | Method of verifying an article, apparatus for verifying an article, and system for verifying a reaction chamber |
US11776846B2 (en) | 2020-02-07 | 2023-10-03 | Asm Ip Holding B.V. | Methods for depositing gap filling fluids and related systems and devices |
US11781243B2 (en) | 2020-02-17 | 2023-10-10 | Asm Ip Holding B.V. | Method for depositing low temperature phosphorous-doped silicon |
TW202203344A (en) | 2020-02-28 | 2022-01-16 | 荷蘭商Asm Ip控股公司 | System dedicated for parts cleaning |
KR20210116249A (en) | 2020-03-11 | 2021-09-27 | 에이에스엠 아이피 홀딩 비.브이. | lockout tagout assembly and system and method of using same |
KR20210116240A (en) | 2020-03-11 | 2021-09-27 | 에이에스엠 아이피 홀딩 비.브이. | Substrate handling device with adjustable joints |
CN113394086A (en) | 2020-03-12 | 2021-09-14 | Asm Ip私人控股有限公司 | Method for producing a layer structure having a target topological profile |
KR20210124042A (en) | 2020-04-02 | 2021-10-14 | 에이에스엠 아이피 홀딩 비.브이. | Thin film forming method |
TW202146689A (en) | 2020-04-03 | 2021-12-16 | 荷蘭商Asm Ip控股公司 | Method for forming barrier layer and method for manufacturing semiconductor device |
TW202145344A (en) | 2020-04-08 | 2021-12-01 | 荷蘭商Asm Ip私人控股有限公司 | Apparatus and methods for selectively etching silcon oxide films |
KR20210128343A (en) | 2020-04-15 | 2021-10-26 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming chromium nitride layer and structure including the chromium nitride layer |
US11821078B2 (en) | 2020-04-15 | 2023-11-21 | Asm Ip Holding B.V. | Method for forming precoat film and method for forming silicon-containing film |
US11996289B2 (en) | 2020-04-16 | 2024-05-28 | Asm Ip Holding B.V. | Methods of forming structures including silicon germanium and silicon layers, devices formed using the methods, and systems for performing the methods |
JP2021172884A (en) | 2020-04-24 | 2021-11-01 | エーエスエム・アイピー・ホールディング・ベー・フェー | Method of forming vanadium nitride-containing layer and structure comprising vanadium nitride-containing layer |
KR20210132600A (en) | 2020-04-24 | 2021-11-04 | 에이에스엠 아이피 홀딩 비.브이. | Methods and systems for depositing a layer comprising vanadium, nitrogen, and a further element |
TW202146831A (en) | 2020-04-24 | 2021-12-16 | 荷蘭商Asm Ip私人控股有限公司 | Vertical batch furnace assembly, and method for cooling vertical batch furnace |
KR20210134226A (en) | 2020-04-29 | 2021-11-09 | 에이에스엠 아이피 홀딩 비.브이. | Solid source precursor vessel |
KR20210134869A (en) | 2020-05-01 | 2021-11-11 | 에이에스엠 아이피 홀딩 비.브이. | Fast FOUP swapping with a FOUP handler |
TW202147543A (en) | 2020-05-04 | 2021-12-16 | 荷蘭商Asm Ip私人控股有限公司 | Semiconductor processing system |
KR20210141379A (en) | 2020-05-13 | 2021-11-23 | 에이에스엠 아이피 홀딩 비.브이. | Laser alignment fixture for a reactor system |
TW202146699A (en) | 2020-05-15 | 2021-12-16 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming a silicon germanium layer, semiconductor structure, semiconductor device, method of forming a deposition layer, and deposition system |
KR20210143653A (en) | 2020-05-19 | 2021-11-29 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
KR20210145078A (en) | 2020-05-21 | 2021-12-01 | 에이에스엠 아이피 홀딩 비.브이. | Structures including multiple carbon layers and methods of forming and using same |
KR102702526B1 (en) | 2020-05-22 | 2024-09-03 | 에이에스엠 아이피 홀딩 비.브이. | Apparatus for depositing thin films using hydrogen peroxide |
TW202201602A (en) | 2020-05-29 | 2022-01-01 | 荷蘭商Asm Ip私人控股有限公司 | Substrate processing device |
TW202212620A (en) | 2020-06-02 | 2022-04-01 | 荷蘭商Asm Ip私人控股有限公司 | Apparatus for processing substrate, method of forming film, and method of controlling apparatus for processing substrate |
TW202218133A (en) | 2020-06-24 | 2022-05-01 | 荷蘭商Asm Ip私人控股有限公司 | Method for forming a layer provided with silicon |
TW202217953A (en) | 2020-06-30 | 2022-05-01 | 荷蘭商Asm Ip私人控股有限公司 | Substrate processing method |
KR102707957B1 (en) | 2020-07-08 | 2024-09-19 | 에이에스엠 아이피 홀딩 비.브이. | Method for processing a substrate |
TW202219628A (en) | 2020-07-17 | 2022-05-16 | 荷蘭商Asm Ip私人控股有限公司 | Structures and methods for use in photolithography |
TW202204662A (en) | 2020-07-20 | 2022-02-01 | 荷蘭商Asm Ip私人控股有限公司 | Method and system for depositing molybdenum layers |
DE102020120449A1 (en) * | 2020-08-03 | 2022-02-03 | OSRAM Opto Semiconductors Gesellschaft mit beschränkter Haftung | WAFER CARRIER AND SYSTEM FOR AN EPITAXY DEVICE |
US12040177B2 (en) | 2020-08-18 | 2024-07-16 | Asm Ip Holding B.V. | Methods for forming a laminate film by cyclical plasma-enhanced deposition processes |
KR20220027026A (en) | 2020-08-26 | 2022-03-07 | 에이에스엠 아이피 홀딩 비.브이. | Method and system for forming metal silicon oxide and metal silicon oxynitride |
TW202229601A (en) | 2020-08-27 | 2022-08-01 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming patterned structures, method of manipulating mechanical property, device structure, and substrate processing system |
USD990534S1 (en) | 2020-09-11 | 2023-06-27 | Asm Ip Holding B.V. | Weighted lift pin |
USD1012873S1 (en) | 2020-09-24 | 2024-01-30 | Asm Ip Holding B.V. | Electrode for semiconductor processing apparatus |
US12009224B2 (en) | 2020-09-29 | 2024-06-11 | Asm Ip Holding B.V. | Apparatus and method for etching metal nitrides |
KR20220045900A (en) | 2020-10-06 | 2022-04-13 | 에이에스엠 아이피 홀딩 비.브이. | Deposition method and an apparatus for depositing a silicon-containing material |
CN114293174A (en) | 2020-10-07 | 2022-04-08 | Asm Ip私人控股有限公司 | Gas supply unit and substrate processing apparatus including the same |
TW202229613A (en) | 2020-10-14 | 2022-08-01 | 荷蘭商Asm Ip私人控股有限公司 | Method of depositing material on stepped structure |
KR20220053482A (en) | 2020-10-22 | 2022-04-29 | 에이에스엠 아이피 홀딩 비.브이. | Method of depositing vanadium metal, structure, device and a deposition assembly |
TW202223136A (en) | 2020-10-28 | 2022-06-16 | 荷蘭商Asm Ip私人控股有限公司 | Method for forming layer on substrate, and semiconductor processing system |
TW202235649A (en) | 2020-11-24 | 2022-09-16 | 荷蘭商Asm Ip私人控股有限公司 | Methods for filling a gap and related systems and devices |
TW202235675A (en) | 2020-11-30 | 2022-09-16 | 荷蘭商Asm Ip私人控股有限公司 | Injector, and substrate processing apparatus |
US11946137B2 (en) | 2020-12-16 | 2024-04-02 | Asm Ip Holding B.V. | Runout and wobble measurement fixtures |
TW202231903A (en) | 2020-12-22 | 2022-08-16 | 荷蘭商Asm Ip私人控股有限公司 | Transition metal deposition method, transition metal layer, and deposition assembly for depositing transition metal on substrate |
CN113278953B (en) * | 2021-03-26 | 2022-06-17 | 华灿光电(苏州)有限公司 | Graphite substrate |
CN113278952B (en) * | 2021-03-26 | 2022-12-06 | 华灿光电(苏州)有限公司 | Graphite substrate |
USD1023959S1 (en) | 2021-05-11 | 2024-04-23 | Asm Ip Holding B.V. | Electrode for substrate processing apparatus |
USD980813S1 (en) | 2021-05-11 | 2023-03-14 | Asm Ip Holding B.V. | Gas flow control plate for substrate processing apparatus |
USD980814S1 (en) | 2021-05-11 | 2023-03-14 | Asm Ip Holding B.V. | Gas distributor for substrate processing apparatus |
USD981973S1 (en) | 2021-05-11 | 2023-03-28 | Asm Ip Holding B.V. | Reactor wall for substrate processing apparatus |
USD990441S1 (en) | 2021-09-07 | 2023-06-27 | Asm Ip Holding B.V. | Gas flow control plate |
CN117089926B (en) * | 2023-10-20 | 2024-01-16 | 杭州海乾半导体有限公司 | Carrier for improving uniformity of silicon carbide epitaxial wafer and use method thereof |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090155028A1 (en) | 2007-12-12 | 2009-06-18 | Veeco Instruments Inc. | Wafer carrier with hub |
Family Cites Families (59)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
NL7103019A (en) * | 1971-03-06 | 1972-09-08 | ||
NL7209297A (en) * | 1972-07-01 | 1974-01-03 | ||
US3993018A (en) * | 1975-11-12 | 1976-11-23 | International Business Machines Corporation | Centrifugal support for workpieces |
US5242501A (en) * | 1982-09-10 | 1993-09-07 | Lam Research Corporation | Susceptor in chemical vapor deposition reactors |
JPS60173852A (en) * | 1984-02-20 | 1985-09-07 | Wakomu:Kk | Substrate holder for wafer treatment |
US4512841A (en) * | 1984-04-02 | 1985-04-23 | International Business Machines Corporation | RF Coupling techniques |
JPS6396912A (en) * | 1986-10-14 | 1988-04-27 | Toshiba Ceramics Co Ltd | Substrate holder |
JPS63186422A (en) * | 1987-01-28 | 1988-08-02 | Tadahiro Omi | Wafer susceptor |
JPH01256118A (en) * | 1988-04-05 | 1989-10-12 | Sumitomo Metal Ind Ltd | Vapor phase reaction equipment |
JPH04123265U (en) * | 1991-04-15 | 1992-11-06 | 昭和電工株式会社 | Wafer mounting table for vapor phase growth equipment |
US5155652A (en) * | 1991-05-02 | 1992-10-13 | International Business Machines Corporation | Temperature cycling ceramic electrostatic chuck |
US5195729A (en) * | 1991-05-17 | 1993-03-23 | National Semiconductor Corporation | Wafer carrier |
JPH05275355A (en) * | 1992-03-27 | 1993-10-22 | Toshiba Corp | Vapor growth device |
JPH05335253A (en) * | 1992-06-01 | 1993-12-17 | Toshiba Corp | Vapor growth device |
JPH0610140A (en) * | 1992-06-24 | 1994-01-18 | Fuji Film Micro Device Kk | Thin film deposition device |
NL9300389A (en) * | 1993-03-04 | 1994-10-03 | Xycarb Bv | Substrate carrier. |
JP2652759B2 (en) * | 1993-09-03 | 1997-09-10 | コマツ電子金属株式会社 | Wafer pocket of barrel type susceptor for vapor phase growth equipment |
EP0664347A3 (en) * | 1994-01-25 | 1997-05-14 | Applied Materials Inc | Apparatus for depositing a uniform layer of material on a substrate. |
US6074696A (en) * | 1994-09-16 | 2000-06-13 | Kabushiki Kaisha Toshiba | Substrate processing method which utilizes a rotary member coupled to a substrate holder which holds a target substrate |
JPH0936049A (en) * | 1995-07-21 | 1997-02-07 | Mitsubishi Electric Corp | Vapor phase growth device and compound semiconductor device manufactured with said device |
US5761023A (en) * | 1996-04-25 | 1998-06-02 | Applied Materials, Inc. | Substrate support with pressure zones having reduced contact area and temperature feedback |
US6001183A (en) * | 1996-06-10 | 1999-12-14 | Emcore Corporation | Wafer carriers for epitaxial growth processes |
US5837058A (en) * | 1996-07-12 | 1998-11-17 | Applied Materials, Inc. | High temperature susceptor |
JPH1060674A (en) * | 1996-08-23 | 1998-03-03 | Shibaura Eng Works Co Ltd | Vacuum treating device |
JP3596710B2 (en) * | 1996-09-10 | 2004-12-02 | 信越半導体株式会社 | Susceptor for vapor phase epitaxy |
JP2001522142A (en) * | 1997-11-03 | 2001-11-13 | エーエスエム アメリカ インコーポレイテッド | Improved low mass wafer support system |
US6143079A (en) * | 1998-11-19 | 2000-11-07 | Asm America, Inc. | Compact process chamber for improved process uniformity |
JP2000355766A (en) * | 1999-06-15 | 2000-12-26 | Hitachi Kokusai Electric Inc | Device and method for processing substrate |
JP4592849B2 (en) * | 1999-10-29 | 2010-12-08 | アプライド マテリアルズ インコーポレイテッド | Semiconductor manufacturing equipment |
US6391804B1 (en) * | 2000-06-09 | 2002-05-21 | Primaxx, Inc. | Method and apparatus for uniform direct radiant heating in a rapid thermal processing reactor |
US20020018506A1 (en) * | 2000-06-19 | 2002-02-14 | Lambda Physik Ag | Line selection of molecular fluorine laser emission |
US6634882B2 (en) * | 2000-12-22 | 2003-10-21 | Asm America, Inc. | Susceptor pocket profile to improve process performance |
US6506252B2 (en) * | 2001-02-07 | 2003-01-14 | Emcore Corporation | Susceptorless reactor for growing epitaxial layers on wafers by chemical vapor deposition |
US6902623B2 (en) * | 2001-06-07 | 2005-06-07 | Veeco Instruments Inc. | Reactor having a movable shutter |
JP2003037071A (en) * | 2001-07-25 | 2003-02-07 | Shin Etsu Handotai Co Ltd | Susceptor, vapor phase epitaxial growth device and method for vapor phase epitaxy |
US20030089457A1 (en) * | 2001-11-13 | 2003-05-15 | Applied Materials, Inc. | Apparatus for controlling a thermal conductivity profile for a pedestal in a semiconductor wafer processing chamber |
ITMI20020306A1 (en) * | 2002-02-15 | 2003-08-18 | Lpe Spa | RECEIVER EQUIPPED WITH REENTRANCES AND EPITAXIAL REACTOR THAT USES THE SAME |
US7070660B2 (en) * | 2002-05-03 | 2006-07-04 | Asm America, Inc. | Wafer holder with stiffening rib |
US7381276B2 (en) * | 2002-07-16 | 2008-06-03 | International Business Machines Corporation | Susceptor pocket with beveled projection sidewall |
US20040011780A1 (en) * | 2002-07-22 | 2004-01-22 | Applied Materials, Inc. | Method for achieving a desired process uniformity by modifying surface topography of substrate heater |
JP2004128271A (en) * | 2002-10-03 | 2004-04-22 | Toyo Tanso Kk | Susceptor |
DE10260672A1 (en) * | 2002-12-23 | 2004-07-15 | Mattson Thermal Products Gmbh | Method and device for the thermal treatment of disk-shaped substrates |
DE10261362B8 (en) * | 2002-12-30 | 2008-08-28 | Osram Opto Semiconductors Gmbh | Substrate holder |
CN100517612C (en) * | 2003-04-02 | 2009-07-22 | 株式会社上睦可 | Heat treatment jig for semiconductor wafer |
JP2004327761A (en) * | 2003-04-25 | 2004-11-18 | Sumitomo Mitsubishi Silicon Corp | Susceptor for epitaxial growth |
JP4599816B2 (en) * | 2003-08-01 | 2010-12-15 | 信越半導体株式会社 | Manufacturing method of silicon epitaxial wafer |
JP2005136025A (en) * | 2003-10-29 | 2005-05-26 | Trecenti Technologies Inc | Semiconductor manufacturing apparatus, method of manufacturing semiconductor device, and wafer stage |
EP1720200B1 (en) * | 2004-02-25 | 2014-12-03 | Nippon Mining & Metals Co., Ltd. | Epitaxially growing equipment |
US20050217585A1 (en) * | 2004-04-01 | 2005-10-06 | Blomiley Eric R | Substrate susceptor for receiving a substrate to be deposited upon |
KR20060023220A (en) * | 2004-09-09 | 2006-03-14 | 삼성전자주식회사 | Baker for manufacturing semiconductor device |
US7544251B2 (en) * | 2004-10-07 | 2009-06-09 | Applied Materials, Inc. | Method and apparatus for controlling temperature of a substrate |
CN101115862A (en) * | 2005-02-16 | 2008-01-30 | 维高仪器股份有限公司 | Wafer carrier for growing GaN wafer |
TWI327339B (en) * | 2005-07-29 | 2010-07-11 | Nuflare Technology Inc | Vapor phase growing apparatus and vapor phase growing method |
US8603248B2 (en) * | 2006-02-10 | 2013-12-10 | Veeco Instruments Inc. | System and method for varying wafer surface temperature via wafer-carrier temperature offset |
KR20070093493A (en) * | 2006-03-14 | 2007-09-19 | 엘지이노텍 주식회사 | Susceptor and semiconductor manufacturing device |
JP2007251078A (en) * | 2006-03-20 | 2007-09-27 | Nuflare Technology Inc | Vapor phase epitaxial growth device |
DE102006018514A1 (en) * | 2006-04-21 | 2007-10-25 | Aixtron Ag | Apparatus and method for controlling the surface temperature of a substrate in a process chamber |
US20110049779A1 (en) * | 2009-08-28 | 2011-03-03 | Applied Materials, Inc. | Substrate carrier design for improved photoluminescence uniformity |
DE102011055061A1 (en) * | 2011-11-04 | 2013-05-08 | Aixtron Se | CVD reactor or substrate holder for a CVD reactor |
-
2009
- 2009-08-28 EP EP12193897.1A patent/EP2562290A3/en not_active Withdrawn
- 2009-08-28 WO PCT/US2009/004931 patent/WO2010024943A2/en active Application Filing
- 2009-08-28 KR KR1020117005783A patent/KR101294129B1/en active IP Right Grant
- 2009-08-28 CN CN201610230451.3A patent/CN105810630A/en active Pending
- 2009-08-28 TW TW098129162A patent/TWI397113B/en not_active IP Right Cessation
- 2009-08-28 EP EP12193898A patent/EP2562291A1/en not_active Withdrawn
- 2009-08-28 JP JP2011525016A patent/JP5200171B2/en not_active Expired - Fee Related
- 2009-08-28 US US12/549,768 patent/US20100055318A1/en not_active Abandoned
- 2009-08-28 CN CN200980134785.9A patent/CN102144280B/en not_active Expired - Fee Related
- 2009-08-28 EP EP09810392A patent/EP2338164A4/en not_active Withdrawn
-
2013
- 2013-02-05 JP JP2013020659A patent/JP5560355B2/en not_active Expired - Fee Related
-
2014
- 2014-06-05 JP JP2014116706A patent/JP2014207465A/en not_active Ceased
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090155028A1 (en) | 2007-12-12 | 2009-06-18 | Veeco Instruments Inc. | Wafer carrier with hub |
Also Published As
Publication number | Publication date |
---|---|
CN105810630A (en) | 2016-07-27 |
EP2338164A2 (en) | 2011-06-29 |
TW201017728A (en) | 2010-05-01 |
CN102144280B (en) | 2016-05-04 |
JP2013138224A (en) | 2013-07-11 |
WO2010024943A3 (en) | 2010-06-17 |
JP5200171B2 (en) | 2013-05-15 |
JP2014207465A (en) | 2014-10-30 |
EP2562291A1 (en) | 2013-02-27 |
WO2010024943A2 (en) | 2010-03-04 |
CN102144280A (en) | 2011-08-03 |
EP2338164A4 (en) | 2012-05-16 |
KR101294129B1 (en) | 2013-08-07 |
JP2012501541A (en) | 2012-01-19 |
TWI397113B (en) | 2013-05-21 |
KR20110042225A (en) | 2011-04-25 |
JP5560355B2 (en) | 2014-07-23 |
US20100055318A1 (en) | 2010-03-04 |
EP2562290A3 (en) | 2016-10-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP2562290A2 (en) | Wafer carrier with varying thermal resistance | |
US8535445B2 (en) | Enhanced wafer carrier | |
US20130065403A1 (en) | Wafer carrier with thermal features | |
US20190157125A1 (en) | Wafer carrier having thermal cover for chemical vapor deposition systems | |
US20170121847A1 (en) | Wafer carrier having thermal uniformity-enhancing features | |
US10002805B2 (en) | Processing methods and apparatus with temperature distribution control | |
KR20140005081U (en) | Wafer carrier having provisions for improving heating uniformity in chemical vapor deposition system | |
KR20160003441U (en) | Wafer carrier with a 31-pocket configuration | |
EP3497260A1 (en) | A non-contact substrate carrier for simultaneous rotation and levitation of a substrate | |
US20230357954A1 (en) | Vapor phase growth apparatus and reflector | |
KR20120051968A (en) | Susceptor and apparatus for chemical vapor deposition having the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AC | Divisional application: reference to earlier application |
Ref document number: 2338164 Country of ref document: EP Kind code of ref document: P |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO SE SI SK SM TR |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
AK | Designated contracting states |
Kind code of ref document: A3 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO SE SI SK SM TR |
|
RIC1 | Information provided on ipc code assigned before grant |
Ipc: C23C 16/458 20060101AFI20160909BHEP Ipc: H01L 21/67 20060101ALI20160909BHEP Ipc: H01L 21/687 20060101ALI20160909BHEP Ipc: C23C 16/46 20060101ALI20160909BHEP |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 20170420 |