EP1222732A2 - Non-saturating magnetic element(s) power converters and surge protection - Google Patents

Non-saturating magnetic element(s) power converters and surge protection

Info

Publication number
EP1222732A2
EP1222732A2 EP00966867A EP00966867A EP1222732A2 EP 1222732 A2 EP1222732 A2 EP 1222732A2 EP 00966867 A EP00966867 A EP 00966867A EP 00966867 A EP00966867 A EP 00966867A EP 1222732 A2 EP1222732 A2 EP 1222732A2
Authority
EP
European Patent Office
Prior art keywords
circuit
converter
sub
magnetic element
nsme
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP00966867A
Other languages
German (de)
French (fr)
Inventor
Christopher Allen Riggio
Garth Blair Woodland
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Online Power Supply Inc
Original Assignee
Online Power Supply Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US09/410,849 external-priority patent/US6272025B1/en
Application filed by Online Power Supply Inc filed Critical Online Power Supply Inc
Publication of EP1222732A2 publication Critical patent/EP1222732A2/en
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/42Circuits or arrangements for compensating for or adjusting power factor in converters or inverters
    • H02M1/4208Arrangements for improving power factor of AC input
    • H02M1/4258Arrangements for improving power factor of AC input using a single converter stage both for correction of AC input power factor and generation of a regulated and galvanically isolated DC output voltage
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/14Arrangements for reducing ripples from dc input or output
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/01Resonant DC/DC converters
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/22Conversion of dc power input into dc power output with intermediate conversion into ac
    • H02M3/24Conversion of dc power input into dc power output with intermediate conversion into ac by static converters
    • H02M3/28Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac
    • H02M3/285Single converters with a plurality of output stages connected in parallel
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/22Conversion of dc power input into dc power output with intermediate conversion into ac
    • H02M3/24Conversion of dc power input into dc power output with intermediate conversion into ac by static converters
    • H02M3/28Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac
    • H02M3/325Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal
    • H02M3/335Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/33569Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only having several active switching elements
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/22Conversion of dc power input into dc power output with intermediate conversion into ac
    • H02M3/24Conversion of dc power input into dc power output with intermediate conversion into ac by static converters
    • H02M3/28Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac
    • H02M3/325Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal
    • H02M3/335Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/337Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only in push-pull configuration
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/32Means for protecting converters other than automatic disconnection
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02BCLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
    • Y02B70/00Technologies for an efficient end-user side electric power management and consumption
    • Y02B70/10Technologies improving the efficiency by using switched-mode power supplies [SMPS], i.e. efficient power electronics conversion e.g. power factor correction or reduction of losses in power supplies or efficient standby modes

Definitions

  • the present invention relates to converters, power supplies, more particularly, to single, or multi stage, AC/DC or DC/DC isolated and non-isolated push-pull converters including but not limited to, forward, flyback, buck, boost, push pull, and resonant mode converters, and power supplies, having individual or distributed NSME with high speed FET switching and efficient flyback management and or having input PFC (power factor correction) and input protection from lightning transients.
  • the invention also allows the magnetic element (s) be distributed to accommodate packaging restrictions, multiple secondary windings, or operation at very high winding voltages.
  • a DC-DC converter is a device that converts a DC voltage at one level to a DC voltage at another level .
  • the converter typically includes a magnetic element having primary and secondary windings wound around it to form a transformer. By opening and closing the primary circuit at appropriate intervals control over the energy transfer between the windings occurs.
  • the magnetic element provides an alternating voltage and current whose amplitude can be adjusted by changing the number and ratio of turns in each set of the windings.
  • the magnetic element provides galvanic isolation between the input and the output of the converter.
  • One of the topologies is the push-pull converter.
  • the output signal is the output of an IC network that switches the transistors alternately "on” and "off”.
  • High frequency square waves on the transistor output drive the magnetic element into AC (alternating current) bias.
  • the isolated secondary outputs a wave that is rectified to produce DC (direct current) .
  • the push-pull converters generally have more components as compared to other topologies.
  • the push-pull approach makes efficient use of the magnetic element by producing AC bias, but suffers from high parts count, thermal derating, oversized magnetics, and elaborate core reset schemes.
  • the destructive fly-back voltages occurring across the switches are controlled through the use of dissipative snubber networks positioned across the primary switches.
  • Another of the topologies is the forward converter. When the primary of the forward converter is energized, energy is immediately transferred to the secondary winding.
  • the forward converter suffers from inefficient (dc bias) use of the magnetic element.
  • the prior art power supplies use high permeability gapped ferrite magnetic elements. These are well known in the art and are widely used.
  • the magnetics of the prior art power supplies are generally designed for twice the required power rating and require complex methods to reset and cool the magnetic elements resulting in increased costs and limited operating temperatures. This is because high permeability magnetic elements saturate during operation producing heat in the core, which increases permeability and lowers the saturation threshold. This produces runaway heating, current spikes and/or large leakage currents in the air gap, reduced efficiency, and ultimately less power at higher temperatures and/or high load.
  • the overall effects are, lower efficiency, lower power density, and forced air/heatsink dependant supplies that require over-rated ferrite magnetic elements for a given output over time, temperature, and loading.
  • the combined improvements of the invention translate to higher system efficiencies, higher power densities, lower operating temperatures, and, improved thermal tolerance thereby reducing or eliminating the need for forced air cooling per unit output.
  • the non-saturating magnetic properties are relatively insensitive to temperature (see FIG. 17) , thus allowing the converter to operate over a greater temperature range.
  • the operating temperature for the NSME is limited to 200C by wire/core insulation; the non- saturating magnetic material remains operable to near its Curie temperature of 500C.
  • What are needed are converters having circuit strategies that make advantageous use of individual and distributed NSME. What are needed are converters having buffer circuits that provide fast, low impedance critically damped switching of the main FETs .
  • What are needed are converters that incorporate efficient multiple "stress-less" flyback management techniques to rectify and critically damp excessive node voltages across converter switches. What are needed are converters having flux feedback frequency modulation. What are needed are converters that correct AC power factor. What is needed are converters that meet or exceed class B conducted EMI requirements. What are needed are converters tolerant of lightning and harsh thermal environments. The present invention addresses these and more.
  • the main aspect of the present invention is to implement converters having circuit strategies that make advantageous use of individual and distributed NSME for the achievement of the key performance enhancements disclosed herein.
  • Another aspect of the present invention is to provide unique resonant tank circuit converter strategies with individual and distributed NSME that make use of higher primary circuit voltage excursions in the production of high frequency / high density magnetic flux.
  • Another aspect of the present invention is a high energy density single stage frequency controlled resonant tank converter topology enabled by the use of individual and distributed NSME.
  • Another aspect of the present invention is to provide a converter design that utilizes a FET drive technique consisting of an ultra fast, low RDS on N-channel FET for charging the main FET gate and an ultra fast P-channel transistor for discharging the main FET gate.
  • Another aspect of the present invention is to provide converters that incorporate efficient multiple "stress-less" flyback management techniques to rectify and critically damp excessive node voltages across converter switches .
  • Another aspect of the present invention is to provide a converter having core (flux) synchronized zero crossing frequency modulation.
  • Another aspect of the present invention is to present a high power factor to the AC line.
  • Another aspect of the present invention is to provide protection from high voltage (input line) transients.
  • Another aspect of the present invention is to combine distributed magnetics advantageously with the other converter aspects.
  • Another aspect of the present invention is active ripple rejection provided by several high-gain high-speed isolated control and feedback systems.
  • FIG. 1 and 1A is a schematic diagram of a two- stage power factor corrected AC to DC isolated output converter embodiment of the invention.
  • FIG. 2 is a schematic diagram of a single stage DC to AC converter embodiment with isolated output sub- circuit DCAC1.
  • FIG. 3 and 3A is a schematic diagram of a three stage AC to DC isolated output converter embodiment of the invention.
  • FIG. 4 is a schematic diagram of a power factor corrected single stage AC to DC converter sub-circuit ACDFPF.
  • FIG. 4A is a schematic diagram of an alternate power factor controller with load sharing converter sub- circuit ACDFPF1.
  • FIG. 5 is a graph comparing typical winding currents in saturating and non- saturating magnetics of equal inductance .
  • FIG. 6 is a schematic for a non-isolated low side switch buck converter sub-circuit NILBK.
  • FIG. 7 is the preferred embodiment schematic for a tank coupled single stage converter sub-circuit TCSSC.
  • FIG. 8 is a schematic for a tank coupled totem pole converter sub-circuit TCTP .
  • FIG. 9 is a block diagram for a single stage non-isolated DC to DC boost converter NILSBST .
  • FIG. 10 is a schematic for a two stage isolated DC to DC boost controlled push-pull converter BSTPP .
  • FIG. 11 is a graph of permeability as a function of temperature for typical prior art magnetic element material .
  • FIG. 12 is a graph of flux density as a function of temperature for typical prior art magnetic element material .
  • FIG. 12A is a graph of magnetic element losses for various flux densities and operating frequencies typical of prior art magnetic element material .
  • FIG. 13 is a graph showing standard switching losses.
  • FIG. 14 is a graph showing lower switching losses of the invention.
  • FIG. 15 is a graph showing the magnetizing curve (BH) for the NSME material .
  • FIG. 15A is a graph of the magnetization curves for H Material.
  • FIG. 16 is a graph of magnetic element losses for various flux densities and operating frequencies of the NSME material .
  • FIG. 17 is a graph of permeability as a function of temperature for the NSME.
  • FIG. 18 is a schematic representation of the boost NSME sub-circuit PFT1.
  • FIG. 18A is a schematic representation of the NSME sub- circuit PFT1A.
  • FIG. 18B is a schematic representation of the non- saturating two terminal NSME sub-circuit BL1.
  • FIG. 18C is a schematic diagram of the NSME implemented as distributed magnetic assembly PFT1D .
  • FIG. 19 is a schematic representation of the push-pull NSME sub-circuit PPT1.
  • FIG. 19A is a schematic representation of the alternate push-pull NSME sub-circuit PPT1A.
  • FIG. 20 is a schematic diagram of the NSME input transient protection and line filter sub-circuit LL.
  • FIG. 20A is a schematic showing an alternate line filter LF.
  • FIG. 21 is a schematic diagram of the alternate NSME input transient protection and line filter sub- circuit LLA.
  • FIG. 22 is a schematic diagram of the AC line rectifier sub- circuit BR .
  • FIG. 23 is a schematic diagram of the power factor controller sub-circuit PFA.
  • FIG. 24 is a schematic diagram of the alternate power factor correcting boost control element sub-circuit PFB.
  • FIG. 25 is a schematic diagram of the output rectifier and filter sub-circuit OUTA.
  • FIG. 25A is a schematic diagram of an alternate rectifier sub-circuit OUTB.
  • FIG. 25B is a schematic diagram of an alternate final output rectifier and filter sub-circuit OUTBB.
  • FIG. 26 is a schematic diagram of the floating 18_Volt DC control power sub-circuit CP.
  • FIG. 26A is a schematic diagram of and alternate 18_Volt DC control power sub-circuit CP1.
  • FIG. 26B is a plot of VCC control voltage as a function of output power in watts during operation of sub- circuit ACDCPF1 (FIG. 4A) .
  • FIG. 27 is a schematic diagram of the alternate floating 18_Volt DC push-pull control power sub-circuit CPA.
  • FIG. 28 is a schematic diagram of the over temperature protection sub-circuit OTP.
  • FIG. 29 is a schematic diagram of the high-speed low impedance buffer sub-circuit AMP, AMP1, AMP2 and AMP3.
  • FIG. 30 is a schematic diagram of the main switch snubber sub- circuit SN .
  • FIG. 30A is a schematic diagram of the main switch rectifying diode snubber sub-circuit DSN.
  • FIG. 30B is a schematic diagram of the main switch snubber sub-circuit SNBB.
  • FIG. 31 is a schematic diagram of the alternate snubber sub-circuit SNA.
  • FIG. 32 is a schematic diagram of the mirror snubber sub- circuit SNB.
  • FIG. 33 is a schematic diagram of the pulse- width/Frequency modulator sub-circuit PWFM.
  • FIG. 34 is an oscillograph of node voltages measured during operation of sub-circuit PWFM (FIG. 33) .
  • FIG. 35 is an oscillograph of the primary tank voltage measured during operation of sub-circuit TCTP (FIG. 8) .
  • FIG. 36 is a schematic diagram of the non-isolated 18- Volt DC control power sub-circuit REG.
  • FIG. 37 is a schematic for a non-isolated high-side switch buck converter sub-circuit HSBK.
  • FIG. 38 is a schematic for the low-side buck regulated two-stage converter embodiment with isolated push- pull output sub-circuit LSBKPP .
  • FIG. 39 is a schematic for an alternate isolated two- stage low-side switch buck converter sub-circuit LSBKPPBR.
  • FIG. 40 is a schematic diagram of the over voltage feed back sub-circuit IPFFB.
  • FIG. 40A is a schematic diagram of the non- isolated boost output voltage feedback sub-circuit FBA.
  • FIG. 40B is a schematic diagram of the isolated output voltage feedback sub-circuit IFB.
  • FIG. 40C is a schematic diagram of the alternate isolated over voltage feedback sub-circuit IOVFB.
  • FIG. 40D is a schematic diagram of and alternate the non- isolated boost output voltage feed back sub-circuit FBD.
  • FIG. 41 is a schematic diagram of the non- isolated output voltage feedback sub-circuit FBI.
  • FIG. 41A is a schematic diagram of an alternate non- isolated feedback sub-circuit FB2.
  • FIG. 42 is a schematic diagram of an over voltage protection sub-circuit OVP.
  • FIG. 42A is a schematic diagram of the isolated over voltage feedback sub-circuit OVP1.
  • FIG. 42B is a schematic diagram of the over voltage protection sub-circuit OVP2.
  • FIG. 42C is a schematic diagram of the isolated over voltage feedback sub-circuit OVP3.
  • FIG. 43 is a schematic diagram of the Push-pull oscillator sub-circuit PPG.
  • FIG. 44 is a schematic diagram of the soft start/inrush current limit sub-circuit SSI.
  • FIG. 44A is an oscillograph of line current and output voltage during operation of sub-circuit SSI (FIG. 44) .
  • FIG. 45 is a schematic diagram of the fast start sub- circuit FSl.
  • FIG. 45A is an oscillograph of sub-circuit FSl during operation of sub-circuit SSI (FIG. 44) .
  • FIG. 46 is a schematic diagram of an alternate transient protection sub-circuit TRN.
  • FIG. 46A is a schematic diagram of an alternate transient protection sub-circuit for external application TRNX .
  • FIG. 46B is an oscillograph of the converter operation during a high voltage transient event.
  • FIG. 47 is a signal flow diagram teaching the load sharing system.
  • FIG. 47A is an alternate signal flow diagram teaching the load sharing system.
  • distributed magnetic (s) refers to the configuration of multiple magnetic elements that share a single series coupled primary winding to induce isolated output currents from multiple series or parallel secondary windings .
  • FIG. 7 a schematic diagram of the preferred embodiment of the invention.
  • FIG. 7 is a schematic of the preferred embodiment of a tank coupled single stage converter sub-circuit TCSSC.
  • Sub-circuit TCSSC consists of resistor R20 and RLOAD, capacitor CIO, transistors Q21 and Qll, sub-circuit CP (FIG. 26) , sub-circuit PFT1 (FIG. 18) , sub-circuit OUTA (FIG. 25) , sub-circuit AMP (FIG. 29) , sub-circuit IFB (FIG. 40B) and sub-circuit PWFM (FIG. 33) .
  • TCSSC can be configured to operate as an AC-DC converter, a DC-DC converter, a DC-AC converter, and an AC-AC converter.
  • Sub-circuit TCSSC consists of resistor R20 and RLOAD, capacitor CIO, switches Qll and Q21, opto- isolator U12 , sub-circuit PFTl (FIG. 18) , sub-circuit OUTA (FIG. 25) , sub-circuit CP (FIG. 26) , sub-circuit AMP (FIG. 29) , sub-circuit IFB (FIG. 40B) and sub-circuit PWFM (FIG. 33) .
  • External power source VBAT connects to pins DCIN+ and DCIN- .
  • Source power may also be derived from rectified AC line voltage such as FIG. 20 or FIG. 21 to form a single stage power factor corrected AC to DC converter with isolated output.
  • From DCIN+ resistor R20 connects to sub-circuit CP pin CP+, sub-circuit AMP pin GA+, U12 LED anode and to sub-circuit PWFM pin PWFM+ .
  • Resistor R20 provides startup power to the converter until the control supply regulator sub-circuit CP reaches the desired 18-volt output.
  • VBAT negative is the ground return node connects to sub-circuit PWFM pin PWFMB, Qll source, sub-circuit AMP pin GAO , sub-circuit CP pin CTO , pin DCIN- and sub-circuit PFTl pin S1CT.
  • Magnetic element winding node SIH of sub-circuit PFTl is connected to CP pin CT1A.
  • Magnetic element winding node S1L of sub- circuit PFTl is connected to CP pin ' CT2A.
  • Sub-circuit PWFM is designed as a constant 50% duty-cycle variable frequency generator.
  • Sub-circuit PWFM Clock output pin CLK is connected to input of buffer sub-circuit AMP pin GA1.
  • buffer sub-circuit AMP pin GA2 The output of buffer sub-circuit AMP pin GA2 is connected to the gate of Qll and R21.
  • Resistor R21 is connected to the cathode of U12 LED.
  • the emitter of Q21 and drain of Qll is connected to sub-circuit PFTl pin P1A.
  • Pin P1B of sub-circuit PFTl is connected through tank capacitor CIO to node DCIN+, Q21 collector and through resistor R61 to U12 phototransistor collector.
  • the emitter of U12 phototransistor is connected to the base of Q21.
  • the large primary voltage generates large, high frequency biases in the NSME PFTl thereby producing high flux density AC excursions to be harvested by secondary windings 102 and 103 (FIG. 18) to support a load or rectifier sub-circuit OUTA.
  • Magnetic element winding node S2H of sub-circuit PFTl is connected to OUTA pin C7B.
  • Magnetic element winding node S2L of sub-circuit PFTl is connected to OUTA pin C8B.
  • Magnetic element winding node S2CT of sub- circuit PFTl is connected to OUTA pin OUT- .
  • Node OUT- is connected to RLOAD, pin B- and to sub-circuit IFB pin OUT- .
  • Rectified power is delivered to pin OUT+ of OUTA and is connected to RLOAD, pin B+ and to sub-circuit IFB pin OUT+ .
  • Sub-circuit IFB provides the isolated feedback signal to the sub-circuit PWFM.
  • Frequency control pin FM1 of sub-circuit PWFM is connected to sub-circuit IFB pin FBE .
  • Internal reference pin REF of sub-circuit PWFM is connected to sub-circuit IFB pin FBC .
  • PWFM is designed to operate at the resonate frequency of the tank (2*pi* (square root (CIO * inductance of 100 (FIG. 18)).
  • Injecting current into FM1 commands the PWFM to a lower clock frequency pin CLK. Driving the tank out of resonance reduces the amount of energy added to the tank thus reducing the converter output voltage.
  • the input current from VBAT may be steady state or variable DC.
  • TCSSC rectified AC (sub-circuit LL FIG. 20)
  • high input (line) power factor and input transient protection is achieved.
  • the primary and secondary currents of PFTl are sinusoidal and free of edge transitions _making the converter very quiet.
  • the switches Qll and Q21 are never exposed to the large circulating voltage induced in the tank (See FIG. 35) .
  • TCSSC takes advantage of the desirable properties of the NSME in this converter topology.
  • TCSSC is well suited for implementation with distributed NSME PFT1D (FIG. 18C) .
  • This combination exemplifies how distributed magnetics enable advantageous high voltage converter design variations that support form factor flexibility and multiple parallel secondary outputs from series coupled voltage divided primary windings across multiple NSME.
  • This magnetic strategy is useful in addressing wire/core insulation, form factor and packaging limitations, circuit complexity and manufacturability .
  • These converter strategies are very useful for obtaining isolated high current density output from a high voltage low current series coupled primary. Adjusting the secondary turn's ratio allows TCSSC to generate very large AC or DC output voltages as well as low-voltage high current outputs.
  • FIG. 1 and 1A is a schematic diagram of a two stage power factor corrected AC to DC converter.
  • the invention is comprised of line protection filter sub-circuit LL (FIG. 20) and full-wave rectifier sub-circuit BR (FIG. 22) .
  • the primary side voltage to the second push-pull output stage is modulated by the power factor corrected input (boost) stage.
  • Each stage can comprise of individual and distributed NSME.
  • a graph of B-H hysteresis for the non-saturating magnetics is set forth in FIG. 15.
  • non-saturating magnetics BL1, PFTl, and PPT1 may be implemented as distributed NSME.
  • PFTl is shown as a distributed magnetic PFT1A (FIG. 18C) .
  • the filtered and voltage limited AC line appears on node/pin LL5 of sub-circuit LL and connected to node BR1 of bridge rectifier sub-circuit BR (FIG. 22) .
  • the neutral/AC return leg of the filtered and voltage limited AC appears on pin LL6 of sub-circuit LL is connected to input pin BR2 of BR.
  • the line voltage is full -wave rectified and is converted to a positive haversine appearing on node BR+ of sub-circuit BR (FIG. 22) .
  • Start up resistor R2 connects BR+ to sub-circuit CP pin CP+ .
  • Node CP+ connects to pins PFA+ of control element sub- ' circuit PFA (FIG.
  • Resistor R2 provides start up power to the control element until the rectifier/regulator CP is at full output.
  • Node SIH from PFTl is connected to node PFVC of sub-circuit PFA.
  • the zero crossings of the core are sensed when the voltage at SIH is at zero.
  • the core zero crossings are used to reset the PFC and start a new cycle.
  • the positive node of the DC side of bridge BR+ is connected through capacitor C2 to BR- .
  • C2 is selected for various line and load conditions to de-couple switching current from the line improving power factor while reducing line harmonics and EMI.
  • Primary of NSME sub-circuit PFTl (FIG.
  • pins P1B and S2CT connects to pin SNL1 of snubber sub-circuit SN (FIG. 30) , to sub-circuit BR pin BR+ and connects to pin BR+ (FIG 1A) .
  • the return line for the rectified AC power BR- is connected to the following pins: BR- of sub- circuit BR, PFA pin BR- , sub-circuit AMP pin GAO , output switch Ql source, capacitor C2, sub-circuit CP pin CT0 sub-circuit PFTl pin S1CT and CT20 through EMI filter capacitor CI to earth ground node LLO.
  • Pin BR+ from FIG. 1 is connected to FIG.
  • 1A sub-circuits CPA pin SN pin SNL1, sub-circuit PFTl pin P1B, and sub-circuit PFTl pin S2CT.
  • Pin BR+ continues to FIG. 1A connecting to sub- circuit CPA pin CT20, PPG (FIG. 43) pin PPG0 , sub-circuit AMP1 pin GAO, sub-circuit AMP2 pin GAO, sub-circuit IPFFB pin PF-, Capacitor [C161
  • the drain of output switch Ql is connected to diode D4 anode, sub-circuit SNB pin SNL2, and sub-circuit PFTl pin PIA and sub-circuit SN pin SNL2.
  • Snubber network SN reduces the high voltage stress to Ql until flyback diode D4 begins conduction.
  • Line coupled, power factor corrected boost regulated output voltage of the AC to DC converter stage (FIG. 1) appears on node PF+ . Addition efficiency may be realized by connecting sub-circuit DSN (FIG. 30A) in parallel with D4.
  • the regulated boost output PF+ connects to the following: sub-circuit SN pin SNOUT, sub-circuit DSN pin SNOUT and diode D4 cathode.
  • Node PF+ also connects on FIG. 1A to capacitors [C16
  • Magnetic element winding pin SIH of sub-circuit PFTl is connected to CP pin CT1A and pin PFVC of sub-circuit PFA.
  • Magnetic element winding node S1L of sub-circuit PFTl is connected to CP pin CT2A.
  • Magnetic element winding node S2H of sub-circuit PFTl is connected to pin 10 FIG. 1A then to CPA pin CT1B.
  • Magnetic element winding node S2L of sub-circuit PFTl is connected to pin 12 FIG. 1A then to CPA pin CT2B.
  • Sub- circuit PFA using the AC line phase, load voltage, and magnetic element feedback, generates a command pulse PFCLK.
  • Pin PFCLK of sub-circuit PFA (FIG. 23) is connected to the input of buffer amplifier pin GA1 of sub-circuit AMP1 (FIG. 29) .
  • Buffered high-speed gate drive output pin GA2 of sub-circuit AMP is connected to gate of switch FET Ql.
  • the buffering provided by AMP shortens switch Ql ON and OFF times greatly reducing switch losses (see FIG. 13 & 14) .
  • the source of Ql with pin GAO is connected to return node BR- .
  • Power to sub- circuit AMP is connected to pin GA+ from sub-circuit OTP pin TS+ .
  • Thermal switch THSl is connected to Ql . In the event the case of Ql reaches approximately 105C THSl opens removing power to sub-circuit AMP, safely shutting down the first (input) stage. Normal operation resumes after the switch temperature drops 20-30 deg. C closing THSl. Drain of output switch Ql is connected to primary winding pin PIA of non- saturating magnetic sub-circuit PFTl (FIG.
  • Reference voltage from PFC sub-circuit PFA pin PFA2 is connected to feedback networks sub-circuit IPFFB pin FBC and to sub-circuit IFB pin FBC .
  • Control current feedback networks is summed at node PF1 of sub-circuit PFA.
  • Pin PF1 is connected to feed back networks sub- circuit IPFFB pin FBE and to sub-circuit IFB pin FBE .
  • Constant frequency/duty-cycle non-overlapping two-phase generator sub-circuit PPG (FIG. 43 1A) generates the drive for the push-pull output stage.
  • Phase one output pin PHI is connected to sub-circuit AMP1 pin GAl
  • second phase output pin PH2 is connected to sub-circuit AMP2 pin GAl.
  • Output of amplifier buffer sub-circuit AMP1 pin GAP2 connects to gate of push-pull output switch Q6.
  • Output of amplifier buffer sub-circuit AMP2 pin GAP2 connects to gate of push-pull output switch Q9.
  • the buffering currents from AMPl and AMP2 provide fast, low impedance critically damped switching to Q6 and Q9 greatly reducing ON-OFF transition time and switching losses. Regulated 18-volt power from sub-circuit CPA (FIG.
  • pin CP2+ is connected to amplifier buffer sub-circuit AMPl pin GA+, amplifier buffer sub-circuit AMP2 pin GA+ and sub-circuit PPG pin PPG+ .
  • Drain of transistor Q6 is connected to snubber network sub-circuit SNB pin SNB1 and to non- saturating center tapped primary magnetic element sub- circuit PPTl pin P2H.
  • Drain of transistor Q9 is connected to snubber network sub-circuit SNA (FIG. 31) pin SNAl and sub-circuit PPTl pin P2L.
  • Source of transistor Q6 is connected to snubber network sub-circuit SNB pin SNB2 , transistor Q9 source, sub-circuit SNA pin SNA2 and to return node BR+ .
  • Isolated output of NSME sub-circuit PPTl pin SH connects to Pin C7B of rectifier sub-circuit OUTA (FIG. 25A)
  • pin SL connects to sub-circuit OUTA C8B.
  • Center tap of PPTl pin SCT is the output return or negative node OUT- it connects to sub-circuit OUTA pin OUT- and sub-circuit IFB (FIG. 40B) pin OUT- and RLOAD.
  • Converter positive output from sub-circuit OUTA pin OUT+ is connected to RLOAD and sub-circuit IFB pin OUT+ .
  • Figure 1 elements LLl, BR, PFA, AMP, Ql, IPFFB, IFB and PFTl perform power factor corrected AC to DC conversion.
  • the regulated high voltage output of this converter supplies the efficient fixed frequency/duty- cycle push-pull stage comprising PPG, AMPl, AMP2 , Q6 , Q9, PPTl and OUTA (FIG. 1A) .
  • Magnetic element sub-circuit PPTl provides galvanic isolation and minimal voltage overshoot and ripple in the secondary thus minimizing filtering requirements of the rectifier sub-circuit OUTA.
  • Five volt reference output from sub-circuit PFA pin PFA2 connects to pin 15 then to FIG.
  • sub-circuit IPFFB pin FBC Pulse width control input from sub-circuit PFA pin PF1 connects to pin 14 then to FIG. 1A sub-circuit IPFFB pin FBE and to sub- circuit IFB pin FBE.
  • Sub-circuit IFB provides high-speed feedback to the AC DC converter, the speed of the boost stage provides precise output voltage regulation and active ripple rejection. In the event of sudden line or load changes, sub-circuit IPFFB corrects the internal boost to maintain regulation at the isolated output. Remote load sensing and other feedback schemes known in the art may be implemented with sub-circuit IPFFB. This configuration provides power factor corrected input transient protection, rapid line-load response, excellent regulation, isolated output and quiet efficient operation at high temperatures.
  • DCAC1 is an efficient push-pull converter.
  • PPG (FIG. 43)
  • AMPl (FIG. 29)
  • AMP2 (FIG. 29)
  • SNB (FIG. 32)
  • SNA (FIG. 31)
  • PPTl (FIG. 19)
  • OUTA (FIG. 25)
  • Converter ACDC1 accepts variable DC voltage and efficiently converts it to a variable AC voltage output at a fixed frequency. Variable frequency operation may be achieved by simple changes to PPG. In this embodiment fixed frequency operation is required.
  • the magnetic element comprises non- saturating magnetics.
  • a graph of B- H hysteresis for the non- saturating magnetics is set forth in FIG. 15.
  • Variable DC voltage is applied to pin DC+ .
  • the pin DC+ connects to the following, sub-circuit PPTl (FIG. 19) pin P2CT, snubber sub-circuit SNA (FIG. 31) pin SNA3, and snubber SNB (FIG. 32) pin SNB3.
  • Constant frequency non-overlapping two-phase generator sub-circuit PPG (FIG.
  • Phase one output pin PHI is connected to sub-circuit AMPl pin GAl
  • the second phase output pin PH2 is connected to sub-circuit AMP2 pin GAl.
  • Output of amplifier buffer sub-circuit AMPl pin GAP2 connects to gate of push-pull output switch Q6.
  • Output of amplifier buffer sub-circuit AMP2 pin GAP2 connects to gate of push-pull output switch Q9.
  • the buffering provided by AMPl and AMP2 shortens switch Ql ON and OFF times greatly reducing switching losses (See FIG. 13 and 14) .
  • Drain of transistor Q6 is connected to snubber network sub-circuit SNB pin SNB1 and to non- saturating center tapped primary magnetic element sub- circuit PPTl pin P2H. Drain of transistor Q9 is connected to snubber network sub-circuit SNA (FIG. 31) pin SNAl and sub-circuit PPTl pin P2L.
  • Source of transistor Q6 is connected to snubber network sub-circuit SNB pin SNB2 , transistor Q9 source, sub-circuit SNA pin SNA2 , sub- circuit AMPl pin GAO, sub-circuit AMP2 pin GAO, sub- circuit PPG pin PPGO, and to return pin DC-.
  • AC output of NSME sub-circuit PPTl pin SH connects to Pin ACH, pin SL connects to pin ACL.
  • Center tap of PPTl pin SCT is connected to pin ACO .
  • Magnetic element sub-circuit PPTl provides galvanic isolation and minimal voltage overshoot in the secondary thus minimizing filtering requirements if a rectifier assembly is attached.
  • Sub-circuit DCAC1 may be used as a stand-alone converter or as a fast quiet efficient stage in a multi stage converter system.
  • Sub- circuit DCAC1 achieves isolated output, quiet operation, efficient conversion, and operation at high and low temperatures .
  • FIG. 3 and 3A is a three-stage version of the present invention. The arrangement is comprised of an AC- DC or DC-DC boost converter stage, DC-DC forward converter stage, and a push-pull stage. This system reduces losses by combining low current buck regulation, buffered switching, rectified snubbering, and NSME in each stage.
  • a power factor corrected boost stage is used to assure that any load connected to the converter looks like a resistive load to the AC line, eliminating undesirable harmonic and displacement currents in the AC power line.
  • NSME having a lower permeability compared to the prior art are used to minimize magnetizing losses, improve coupling efficiency, minimize magnetic element heating, eliminate saturated core current spikes/gap leakage, reduce parts count, reduce thermal deterioration, and increase MTBF (mean time before failure) .
  • the invention also uses an emitter follower circuit with a high speed switching FET to slew the main FET gate rapidly.
  • the use of non-saturating magnetics allows operation at higher voltages, which proportionally lowers current further reducing switch, magnetic element, and conductor losses due to I ⁇ R heating.
  • High voltage FET switches have the added benefit of lower gate capacitance, which translates to faster switching.
  • the n-channel gate drive FET quickly charges the main FET gate.
  • a PNP Darlington transistor switch quickly discharges the main FET gate.
  • the flyback effect in the PFC stage is managed by use of rectifying RC networks positioned across the output diode with an additional capacitor coupled diode across the switched magnetic element to decouple and further dampen the inductive flyback.
  • the invention is comprised of a power factor corrected regulating boost stage with line protection filter sub-circuit LL1 (FIG. 21) and full-wave rectifier sub-circuit BR (FIG. 22) and capacitors CI and C2.
  • snubber SN (FIG. 30) gate buffer AMP (FIG. 29) , switch transistors Ql, flyback diode D4, holdup capacitors C17 and C16, bleed resistor R17, and voltage feedback sub-circuit FBA (FIG. 40A) .
  • An efficient second pre-regulating buck stage with sub- circuits PWFM (FIG. 33), current sense resistor R26, rectifier CPA (FIG. 27) , magnetic element BL1 (FIG. 18B) , over voltage protection OVP (FIG. 42) , IPFFB (FIG. 40) gate buffer AMP3 (FIG.
  • AC line is connected to sub-circuit LLA (FIG. 21) between pins LLl and LL2.
  • AC/earth ground is connected to node LLO.
  • the filtered and voltage limited AC line appears on node/pin LL5 of sub-circuit LLA and connected to node BR1 of bridge rectifier sub-circuit BR.
  • the neutral/AC return leg of the filtered and voltage limited AC appears on pin LL6 of sub-circuit LL is connected to input pin BR2 of BR.
  • the line voltage is full -wave rectified and is converted to a positive haversine appearing on node BR+ of sub-circuit BR.
  • Start up resistor R2 connects BR+ to sub-circuit CP pin CP+ .
  • Node CP+ connects to pins PFA+ of control element sub-circuit PFB and over temperature switch sub-circuit OTP pin GAP.
  • Resistor R2 provides start up power to the control element until the regulator CP is at full output.
  • Node SIH from PFTl is connected to pin 31 (FIG. 3) then to pin CT1A of sub-circuit CP and pin PFVC of sub-circuit PFB.
  • the zero crossing of the core bias are sensed when the voltage at SIH is at zero relative to BR- .
  • the core zero crossings are used to reset the PFC and start a new cycle.
  • the positive node of the DC side of bridge BR+ is connected through capacitor C2 to BR- .
  • Capacitor C2 is selected for various line and load conditions to de- couple switching current from the line improving power factor.
  • Sub-circuit BR pin BR+ connects to pin SNL1 of snubber sub-circuit SN, sub-circuit PFB pin BR+ and pin BR+ (FIG. 3A) then to primary of NSME sub-circuit PFTl pin P1B and to sub-circuit OVP pin BR+ .
  • the return line for the rectified AC power is connected to the following pins; BR- of sub-circuit BR, sub-circuit PFTl pin S1CT, PFC sub-circuit PFB pin BR- , sub-circuit FBA pin BR- , capacitor C2 , sub-circuit CP pin CT0, sub-circuit IPFFB pin FBE, and through EMI filter capacitor CI to earth ground node LLO.
  • Node BR- continues to FIG. 3A connecting to R26, capacitors [C16
  • Floating ground node PF- is connected to magnetic element sub-circuit PFTl pin S2CT, rectifier sub-circuit CPA pin CT20, generator sub-circuit PPG (FIG. 43) pin PPGO , sub-circuit AMPl pin GAO, sub- circuit AMP2 pin GAO, capacitor C4 , magnetic element BL1 pin, transistor Q6 source, transistor Q9 source, sub- circuit SNA pin SNA2 sub-circuit SNB pin SNB2 , pin PF- FIG. 3 then to sub-circuit IPFFB pin PF- . Drain of output switch Ql is connected to diode D4 anode, sub-circuit SN pin SNL2, then to pin 34 of FIG.
  • sub-circuit PFTl pin PIA sub-circuit PFTl pin PIA.
  • Snubber SN reduces the high voltage stress to Ql until flyback diode D4 begins conduction. Additional rectification efficiency and protection is achieved by adding sub-circuit DSN (FIG. 30A) across flyback diode D4. Feedback corrected boost output voltage of the power factor corrected AC to DC converter stage appears across nodes PF+ and PF- .
  • the regulated 385-volt boost output node PF+ connects to the following; sub- circuit SN pin SNOUT, diode D4 cathode, sub-circuit IPFFB (FIG. 40) pin PF+ , sub-circuit FBA pin PF+, then to pin PF+ of FIG.
  • Magnetic element winding node SIH of sub- circuit PFTl is connected to pin 31 FIG. 3 then to sub- circuit CP pin CT1A and pin PFVC of sub-circuit PFB.
  • Magnetic element winding node SIL of sub-circuit PFTl is connected to pin 33 FIG. 3 then to sub-circuit CP pin CT2A.
  • Magnetic element winding node S2H of sub-circuit PFTl is connected to CPA pin CT1B.
  • Magnetic element winding node S2L of sub-circuit PFTl is connected to CP pin CT2B.
  • Sub-circuit PFB using feedback from the phase of the AC line, Ql switch current, magnetic bias first stage and output voltage feedback generates a command pulse on pin PFCLK.
  • Pin PFCLK of sub-circuit PFB (FIG. 24) is connected to the input of buffer AMP amplifier pin GAl of sub-circuit AMPl.
  • Buffered high-speed low impedance gate drive output pin GA2 of sub-circuit AMP is connected to gate of switch FET Ql .
  • the buffering provided by AMP shortens switch Ql "ON” and “OFF” times greatly reducing switch losses (See Figures 13 and 14) .
  • the source of Ql is connected to sub-circuit AMP pin GAO, pin 35 of FIG. 3A then to current sense resistor R26 connected to return node BR- .
  • the voltage developed across R26 is fed back to PFB pin PFSC. This signal is used to protect the switch by reducing the pulse width in response to a low line or high load induced over current fault.
  • the return line of sub-circuit FBA pin BR- is connected to node BR- and to pin BR- of sub-circuit PFB.
  • Sub-circuit feedback network FBA (FIG. 40A) pin PF1 is connected to sub-circuit PFB pin PF1. Controller PFB modulates PFCLK signal to maintain a substantially constant 385-voltage at PF+ independent of line and load conditions.
  • the PBF may command the converter to very high voltages.
  • Sub-circuit OVP monitors the first stage boost in the event it exceeds 405-volts OVP will clamp the output of sub-circuit BR causing fuse FI in sub- circuit LLA to open.
  • An alternate over voltage network OVP1 (FIG.
  • Sampled converter output at node from sub-circuit FBA pin PFl is connected to sub- circuit PFB pin PFl.
  • the haversine on BR+ is used with an internal multiplier by PFB to generate variable width control pulses on pin PFCLK.
  • the high frequency modulation of switch Ql makes the load/converter appear resistive to the AC line.
  • Over temperature protection sub-circuit OTP pin TS+ is connected to sub-circuit AMP ⁇ pin GA+ .
  • Thermal switch THSl is connected to Ql . In the event Ql reaches approximately 105C THSl opens removing power to sub-circuit AMP, safely shutting down the first stage.
  • the second stage is configured as a buck stage. It accepts the 385-Volt output of the first stage. By employing a second floating reference node PF- energy storage element capacitor C4 the voltage to the final push-pull stage may be regulated with minimal loss.
  • Power from sub-circuit CP pin CP18V+ is connected to pin 30 of FIG. 3A then to sub-circuit PWFM (FIG. 33) pin PWM+ and AMP3 pin GA+ .
  • Feedback current from sub-circuit IPFFB pin FBC is connected to pin 36 FIG. 3A then to sub-circuit IFB pin FBC and sub- circuit PWFM pin PFl.
  • Sub-circuit IPFFB only shunts current from this node if the output of the second stage is greater than 200-volts. When the converter reaches its designed output voltage, IFB shunts current from PWFM pin PFl signaling PWFM to reduce the pulse width on pin PWMCLK.
  • Sub-circuit AMP3 input pin is connected to sub- circuit PWFM pin PWMCLK. Output of AMP3 buffer pin GA2 is connected to gate of switch Q2. Drain of Q2 is connected to anode of D70 and non-saturating magnetic sub-circuit BL1 pin P2B (FIG. 18B) . Turning on switch Q2 charges C4 also storing energy in magnetic element BL1.
  • Releasing switch Q2 allows energy stored in magnetic element BLl to charge C4 through flyback diode D70. Larger pulse widths charge C4 to larger voltages thus efficiently blocking part of the first stage voltage to the final push-pull stage. This action provides regulated voltage to the final converter stage.
  • the third and final push-pull (transformer) converter stage provides the galvanic isolation, filtering and typically converts the internal high voltage bus to a lower regulated output voltage.
  • the efficient push-pull stage produces alternating magnetizing currents in the NSME for maximum load over core mass.
  • Constant frequency non-overlapping two-phase generator sub-circuit PPG (FIG. 43) generates the drive for the push-pull output stage.
  • Phase one output pin PHI is connected to sub-circuit AMPl pin GAl
  • output pin PH2 is connected to sub-circuit AMP2 pin GAl.
  • Output of amplifier buffer sub-circuit AMPl pin GAP2 connects to gate of push-pull output switch Q6.
  • Output of amplifier buffer sub-circuit AMP2 pin GAP2 connects to gate of push-pull output switch Q9.
  • the buffering provided by AMPl and AMP2 shortens switch Ql ON and OFF times greatly reducing switching losses. (See FIG.
  • Regulated 18 -volt power from sub-circuit CPA pin CP18+ is connected to amplifier buffer sub-circuit AMPl pin GA+, amplifier buffer sub-circuit AMP2 pin GA+ and sub-circuit PPG pin PPG+ .
  • Drain of transistor Q6 is connected to snubber network sub-circuit SNB pin SNB1 and to non-saturating center tapped primary magnetic element sub-circuit PPTl pin P2H.
  • Drain of transistor Q9 is connected to snubber network sub-circuit SNA (FIG. 31) pin SNAl and sub- circuit PPTl pin P2L.
  • Return node PF- connects source of transistor Q6 to snubber network sub-circuit SNB pin SNB3 , transistor Q9 source, sub- circuit SNA pin SNA3 and to return node GND2.
  • Output of NSME sub-circuit PPTl pin SH connects to pin C7B of rectifier sub-circuit OUTA (FIG. 25) , pin SL connects to C8B.
  • Center tap of PPTl pin SCT is the output return or negative node OUT- it connects to sub-circuit pin OUT- and sub-circuit IFB pin OUT- and RLOAD.
  • Supply positive output from sub-circuit OUTA pin OUT+ is connected to RLOAD and sub-circuit IFB pin OUT+.
  • Elements LLl, BR, PFA, AMP, Ql, IPFFB, IFB and PFTl provide power factor corrected AC to DC conversion and DC output regulation.
  • the regulated high voltage output of this converter is used to power the efficient fixed frequency push-pull stages PPG, AMPl, AMP2 , Q6 , Q9, PPTl and OUTA.
  • Magnetic element sub-circuit PPTl provides galvanic isolation and minimal voltage overshoot in the secondary thus minimizing filtering requirements of the rectifier sub-circuit OUTA.
  • Sub-circuit IFB provides high-speed feedback to the AC DC converter, the speed of the boost stage provides precise output voltage regulation and active ripple rejection. In the event of a sudden line or load changes sub-circuit IPFFB compensates the internal boost.
  • This system reduces losses by focusing output control in the middle (low current) stage of the converter and by using non- saturating magnetics, buffered switching, and rectifying snubbers throughout each stage.
  • the combined improvements translate to higher system efficiencies, higher power densities, lower operating temperatures, and, improved thermal tolerance thereby reducing or eliminating the need for forced air- cooling per unit output.
  • the non-saturating magnetic properties are relatively insensitive to temperature (see FIG. 17) , thus allowing the converter to operate over a greater temperature range.
  • the operating temperature for the Kool Mu NSME is limited to 200C by wire/core insulation; the non-saturating magnetic material remains operable to near its Curie temperature of 500C.
  • FIG. 4 is a schematic diagram of a power factor corrected single stage AC to DC converter sub-circuit ACDCPF.
  • the invention is comprised of line protection filter sub-circuit LL (FIG. 20) and full-wave rectifier sub-circuit BR (FIG. 22) .
  • AC line is connected to sub-circuit LL (FIG. 20) between pins LLl and LL2.
  • AC/earth ground is connected to node LLO.
  • the filtered and voltage limited AC line appears on node/pin LL5 of sub-circuit LLl and connected to node BR1 of bridge rectifier sub-circuit BR (FIG. 22) .
  • the neutral/AC return leg of the filtered and voltage limited AC appears on pin LL6 of sub-circuit LL is connected to input pin BR2 of BR.
  • the line voltage is full -wave rectified and is converted to a positive haversine appearing on node BR+ of sub-circuit BR (FIG. 22) .
  • Start up resistor R2 connects BR+ to sub-circuit CP pin CP+ .
  • Node CP+ connects to pins PFA+ of power factor controller sub-circuit PFA (FIG. 24) and over temperature switch sub-circuit OTP (FIG. 28) pin GAP.
  • Resistor R2 provides start up power to the control element until the rectifier and regulator CP is at full output.
  • Node SIH from PFT1A is connected to node PFVC sub-circuit PFB.
  • the zero crossing of the core bias are sensed when the voltage at SIH is at zero.
  • the core zero crossings are used to reset the PFC and start a new cycle.
  • the positive node of the DC side of bridge BR+ is connected through capacitor C2 to BR- .
  • C2 is selected for various line and load conditions to de-couple switching current from the line improving power factor.
  • Primary of NSME sub-circuit PFTIA (FIG. 18A) pin P1B connects to pin SNL1 of snubber sub-circuit SN (FIG. 30) , sub-circuit PFB pin BR+ and connects to node BR+ .
  • the return line for the rectified AC power BR- is connected to the following pins; BR- of sub-circuit BR, sub-circuit PFB pin BR- , sub-circuit AMP pin GAO, sense resistor R26, capacitor [C16
  • Sub-circuit provides reduces the high voltage stress to Ql until flyback diode D4 begins conduction.
  • Line coupled, power factor corrected boost regulated output voltage of the AC to DC converter stage appears on node PF+ .
  • the regulated boost output PF+ connects to the following; sub-circuit SN pin SNOUT, diode D4 cathode, capacitor [C16
  • Magnetic element winding node SIH of sub-circuit PFTIA is connected to CP pin CT1A and pin PFVC of sub-circuit PFB.
  • Magnetic element winding node SIL of sub-circuit PFTIA is connected to CP pin CT2A.
  • Sub-circuit PFB using the phase of the AC line, and load voltage generates a command pulse PFCLK.
  • Pin PFCLK of sub-circuit PFB (FIG. 24) is connected to the input of buffer amplifier pin GAl of sub-circuit AMPl (FIG. 29) .
  • Buffered high-speed gate drive output pin GA2 of sub- circuit AMP is connected to gate of switch FET Ql .
  • the buffering provided by AMP shortens switch Ql ON and OFF times greatly reducing switch losses.
  • the source of Ql is connected to current sense resistor R26, pin PFSC of sub- circuit PFB, connected then to return node BR- .
  • the voltage developed across R26 is feedback to PFB pin PFSC. This signal is used to protect the switch in the event of an over current fault.
  • Thermal switch THSl is connected to Ql . In the event Ql reaches approximately 105C THSl opens removing power to sub-circuit AMP, safely shutting down the first stage. Normal operation resumes after the switch temperature drops 20-30C closing THSl.
  • Sub-circuit feedback network FBA (FIG. 40A) pin PFl is connected to sub-circuit PFB pin PFl.
  • Converter output at node PF+ (the junction of [C17
  • the return line of sub-circuit FBA pin BR- is connected to pin BR- of sub-circuit PFB. This feed back is non- isolated; network values are selected for a substantially constant 385-Volt output at PF+ relative to BR- .
  • the high-voltage haversine from the rectifier section BR pin BR+ is connected to sub-circuit PFB pin BR+ .
  • the haversine is used with an internal multiplier by PFB to make the converter ACDCPF appear resistive to the AC line.
  • Sub-circuits LLl, BR, PFB, AMP, Ql, OTP, FBA, IFB and PFTIA perform power factor corrected AC to DC conversion.
  • the regulated high voltage output of this converter may be used use to power one or more external converters connected to the PF+ and BR- nodes.
  • the NSME sub-circuit PPT1A provides efficient boost action at high power levels in a very small form factor.
  • Sub-circuit FBA provides high-speed feedback to the converter the speed of the boost stage provides precise output voltage regulation and active ripple rejection. This configuration provides power factor corrected input transient protection, rapid line-load response, excellent regulation, and quiet efficient operation at high temperatures.
  • FIG. 4A is a schematic diagram of a power factor corrected converter with auto load leveling sub-circuit ACDCPF1.
  • the invention is comprised of line filter sub- circuit LF (FIG. 20A) , fast start sub-circuit FSl (FIG. 45) , transient diodes D460, D461, and D462 (FIG. 46) and inrush limiter sub-circuit SSI (FIG. 44) .
  • FIG. 24 snubber sub-circuit SNBB (FIG. 30B) , magnetic element sub-circuit PFTIA (FIG. 18A) , sub-circuit CPl
  • FIG. 26A buffer sub-circuit AMP (FIG. 29) , over temperature sub-circuit OTP (FIG. 28) , over voltage sub- circuit FB2 (FIG. 41A) , and voltage feedback sub-circuit FBD (FIG. 40D) .
  • AC line is connected to sub-circuit LF (FIG. 20A) between nodes LLl and LL2.
  • AC/earth ground is connected to node LLO.
  • the filtered and rectified AC line appears on pin BR+ of sub-circuit LF connects to anode of transient diodes D460-462.
  • Cathode of diodes D460-462 connects to node PF+ and main storage capacitor C442.
  • the line voltage is full -wave rectified converted to a positive haversine appearing on node B+ of sub-circuit LF (FIG. 20A) .
  • Node B+ of filter sub-circuit LF is connected to input pin BR2 of PFB (FIG.
  • Fast start sub-circuit FSl node TP17 connects to sub-circuit CPl pin TP17.
  • Node VCC of CPl connects to pin PFA+ of power factor controller sub-circuit PFA (FIG. 24)
  • auto load leveling resistor R345 connects to pin PFl of PFB and PFl of FBD.
  • VCC of FSl connects to over temperature switch sub-circuit OTP (FIG. 28) pin GAP.
  • Fast start FSl provides start up power until the converter is at full power.
  • Node SIH from PFTIA is connected to node PFVC sub-circuit PFB.
  • the zero crossing of the core bias are sensed when the voltage at SHI is at zero.
  • the core zero crossings are used to reset UIB and start a new cycle.
  • Primary of NSME sub-circuit PFTIA (FIG. 18A) pin P1B connects to pin SNL2 of snubber sub-circuit SNBB (FIG. 30B) , sub-circuit PFB pin BR+ and connects to node B+ .
  • Return line for the rectified AC power BR- is connected to the following pins; BR- of sub-circuit LF, sub-circuit PFB pin BR- , sub-circuit AMP pin GAO, sub-circuit SSI pin BR-, sense resistor R26, sub-circuit SSI pin BR-, capacitors C417 and C2 , sub-circuit CPl pin CT0, sub-circuit FB2 pin BR- , sub-circuit FBD pin BR- , sub-circuit FSl pin BR-, sub- circuit PFTIA pin S1CT and through EMI filter capacitor CI to earth ground node LLO.
  • Drain of output switch Ql is connected to diode D4 anode, sub-circuit PFTIA pin PIA and snubber sub-circuit SNBB pin SNL2.
  • Switch protection is achieved by adding sub-circuit SNBB (FIG. 30B) in parallel flyback diode D4.
  • Sub-circuit SNBB provides reduces the high voltage stresses to Ql until flyback diode D4 begins conduction. Regulated output voltage of the converter appears on node PF+ .
  • the regulated boost output PF+ connects to the following; sub-circuit SNBB pin SNOUT, diode D4 cathode, capacitor C417, sub-circuit FSl pin PF+ , sub-circuit SSI pin PF+, and diode D460-462 - cathodes.
  • Magnetic element winding node SIH of sub- circuit PFTIA is connected to CPl pin CT1A and pin PFVC of sub-circuit PFB.
  • Magnetic element winding node SIL of sub-circuit PFTIA is connected to CPl pin CT2A.
  • Sub- circuit PFB using the phase of the AC line, and load voltage generates a command pulse PFCLK.
  • Pin PFCLK of sub-circuit PFB (FIG.
  • Sub-circuit feedback network FBD (FIG. 40D) pin PFl is connected to sub-circuit PFB pin PFl.
  • Sub-circuit feedback network FB2 (FIG. 41A) pin PF2 is connected to sub-circuit PFB pin PF2. This feed back is non- isolated; network values are selected for a substantially constant 385-Volt output at PF+ relative to BR- .
  • the high-voltage haversine from the rectifier section pin B+ is connected to sub-circuit PFB pin BR+ .
  • the haversine is used with an internal multiplier by PFB to make the converter ACDCPF1 appear resistive to the AC line.
  • the regulated high voltage output of this converter may be used use with one or more external converters connected in parallel.
  • a unique feature of the converter ACDCPF1 is the automatic load-sharing feature. Where the signal VCC varies as a function of load as shown in FIG. 26B. Load leveling resistor connected between nodes VCC and PFl regulates the output voltage lower as the load/boost increases. This unique action allows units to be operated in parallel with out the typical master slave connections. In this way the lightly loaded converter will increase it's output voltage thus accepting more load. Like wise the heavy loaded converter will reduce voltage, automatically shedding load to parallel converters.
  • any number of converters may be connected in parallel for high power or redundant applications.
  • loss of the master unit is catastrophic.
  • failure or removal of a unit causes the remaining unit/units to assume the additional load.
  • the NSME sub-circuit PPT1A1 provides efficient boost action at high power levels in a very small form factor.
  • Inrush limiter sub-circuit SSI allows "hot swapping" with minimal system disturbance.
  • the unique magnetic features allow full power operation at temperature ranges were common art converters can not . Providing high power factor, transient protection, low inrush currents, excellent regulation, automatic recovery from fault conditions and quiet efficient operation at temperature extremes.
  • FIG. 5 is a graph comparing typical currents in saturating and non- saturating magnetic elements. As the inductance does not radically change at high temperatures and currents in the NSME, the large current spikes due to the rapid reduction of inductance common in saturating magnetics is not seen. As a result, destructive current levels, excessive gap leakage, magnetizing losses, and magnetic element heating are avoided in NSME.
  • FIG. 6 is a schematic for non-isolated low side switch buck converter sub-circuit NILBK.
  • Sub-circuit NILBK consists of resistor R20, diode D6, capacitor C6 , FET transistor Qlll, sub-circuit CP (FIG. 26) , sub- circuit PFTIA (FIG. 18A) , sub-circuit IFB (FIG. 40B) , sub-circuit AMP (FIG. 29) and sub-circuit PWFM (FIG. 33) .
  • Magnetic element winding node S1CT of sub-circuit PFTl is connected to CP pin CTO.
  • Magnetic element winding node SIH of sub-circuit PFTIA is connected to CP pin CT2A.
  • the regulated 18 volts from sub-circuit CP+ is connected to R20, sub-circuit AMP pin GA+ and to sub-circuit PWFM pin PWFM+ .
  • Sub-circuit PWFM is designed for variable pulse width operation. PWFM is configured for maximum pulse width 90-95% with no feedback current from sub-circuit IFB pin FBC. Increasing the feedback current reduces the pulse-width and output voltage from converter NILBK.
  • Sub- circuit PWFM clock/PWM output pin CLK is connected to the input pin GAl of buffer sub-circuit AMP.
  • the output of sub-circuit AMP pin GA2 is connected to the gate of Qlll.
  • Input node DCIN+ connects to the cathode of flyback diode D6, sub-circuit IFB pin OUT+, resistor RLOAD, capacitor C6 and pin B+ .
  • the drain of Qlll is connected to sub- circuit PFTl pin P1B and the anode of D6.
  • Pin PIA of sub- circuit PFTIA is connected to capacitor C6 , RLOAD, sub- circuit IFB pin OUT- and to node B- .
  • sub-circuit PWFM pin CLK high buffer AMP output pin GA2 charges the gate of transistor switch Qlll.
  • Switch Qlll conducts charging capacitor CIO through NSME PFTIA from source VBAT and storing energy in PFTIA.
  • Feedback output pin FBC from sub-circuit IFB is connected to sub-circuit PWFM pulse-width adjustment pin PW1.
  • Sub-circuit IFB removes current from PW1 commanding PWFM to reduce the pulse - width or on time of signal CLK. After sub-circuit PWFM reaches the commanded pulse-width PWFM switches output pin CLK low turning "off" Qlll stopping the current into PFTIA.
  • Sub-circuit IFB provides the isolated feedback voltage to the sub-circuit PWFM.
  • sub-circuit IFB senses the converter output (nodes B+ and B-) is at the designed voltage, current from REF is removed from PM1. Sinking current from PM1 commands the PWFM to a shorter pulse -width thus reducing the converter output voltage. In the event the feedback signal from IFB commands the PWFM to minimum output .
  • FIG. 8 is a schematic for a tank coupled single stage converter sub-circuit TCTP .
  • Sub-circuit TCTP consists of resistor R20 and RLOAD, capacitor CIO, Darlington transistors Q10 and Q20, sub-circuit CP (FIG. 26) , sub-circuit PFTl (FIG. 18) , sub-circuit OUTB (FIG. 25A) , sub-circuit IFB (FIG. 40B) and sub-circuit PWFM (FIG. 33) .
  • External power source VBAT connects to pins DCIN+ and DCIN- . From DCIN+ connects to Q10 collector then through resistor R20 connects to sub-circuit CP pin CP+ and to sub-circuit PWFM pin PWFM+ . Resistor R20 provides startup power to the converter before regulator sub- circuit CP reaches it full 18-volt output.
  • VBAT negative is connected to pin DCIN- ground/return node GND .
  • Node GND connects to sub-circuit PWFMO pin PWFMO , Q20 collector, CIO, sub-circuit CP pin CTO and sub-circuit PFTl pin S1CT. Magnetic element winding node SIH of sub- circuit PFTl is connected to CP CT1A.
  • Magnetic element winding node SIL of sub-circuit PFTl is connected to CP CT2A.
  • Magnetic element winding node S1CT of sub-circuit PFTl is connected to CP pin CTO.
  • Magnetic element winding node S2H of sub-circuit PFTl is connected to CP pin CT2A.
  • the regulated 18-volts from sub-circuit CP+ is connected to R20 and to sub-circuit PWFM pin PWFM+ .
  • Sub-circuit PWFM is designed for a constant 50% duty cycle variable frequency generator.
  • Sub-circuit PWFM clock output pin CLK is connected to the base of Q10 and Q20.
  • the emitters of Q10 and Q20 are connected to sub-circuit PFTl pin P1B. This forms an emitter follower configuration.
  • Pin PIA of sub-circuit PFTl is connected through tank capacitor CIO to node GND.
  • PWFM CLK pin high forward biased transistor Q10 supplies current to the tank from BAT1 charging capacitor CIO through NSME PFTl and transferring energy into PFTl.
  • Sub-circuit PWFM switches CLK low turning "off" Q10 stopping the current into PFTl.
  • Energy not transferred into the load is released from NSME PFTl into the now forward biased PNP transistor Q20 back into capacitor CIO .
  • any energy not used by the secondary loads is transferred back to the primary tank to be used next cycle.
  • the switching occurs at the resonant frequency large circulating currents develop in the tank. Also CIO is charged and discharged to very large voltages. Oscillograph in FIG.
  • 35 is the actual voltage developed across capacitor CIO with VBAT equal to 18 volts.
  • a very large 229-Volts peak to peak was developed across the nodes PIA and PIA of NSME PFTl.
  • the large primary voltage generates large biases in the NSME PFTl to be flux harvested by the windings 102 and 103 (FIG. 18) and transferred to a load or rectifier sub-circuit OUTB.
  • Magnetic element winding node S2L of sub-circuit PFTl is connected to OUTB C8b.
  • Magnetic element winding node S2H of sub-circuit PFTl is connected to C7B of sub- circuit OUTB node OUT-.
  • Node OUT- is connected to RLOAD, pin B- and to sub-circuit IFB pin OUT- . Rectified power is delivered to pin OUT+ of OUTB and is connected to RLOAD, pin B+ and to sub-circuit IFB pin OUT+ .
  • Sub- circuit IFB provides the isolated feedback signal to the sub-circuit PWFM.
  • Frequency control pin FM1 of sub- circuit PWFM is connected to sub-circuit IFB pin FBE.
  • Internal reference pin REF of sub-circuit PWFM is connected to sub-circuit IFB pin FBC.
  • PWFM is designed to operate at the resonate frequency of the tank.
  • Sub-circuit NILSBST is a schematic for non-isolated low side switch boost converter sub-circuit NILSBST .
  • Sub-circuit NILSBST consists of resistor R20 and RLOAD, diode D6 , capacitor C6 , FET transistor Qlll, sub-circuit CP (FIG. 26) , sub-circuit PFTIA (FIG. 18A) , sub-circuit FBI (FIG. 41) , sub-circuit AMP (FIG. 29) and sub-circuit PWFM (FIG. 33) .
  • External power source VBAT connects to pins DCIN+ and DCIN-. From DCIN+ Resistor R20 connects to sub- circuit CP pin CP+, sub-circuit AMP pin GA+ and to sub- circuit PWFM pin PWFM+ . Resistor R20 provides startup power to the converter before regulator sub-circuit CP reaches it full 18-volt output. VBAT negative is connected to pin DCIN- and ground return node GND.
  • Node GND connects to sub-circuit PWFM pin PWFMO, sub-circuit AMP pin GAO, Qlll source, sub-circuit FBA pin BR- , sub- circuit FBA pin FBA, sub-circuit CP pin CTO, capacitor C6, resistor RLOAD, transistor Qlll source, and sub- circuit PFTl pin S1CT.
  • Magnetic element winding node SIH of sub-circuit PFTIA is connected to CP pin CT1A.
  • Magnetic element winding node S1CT of sub-circuit PFTl is connected to CP pin CTO.
  • Magnetic element winding node S2H of sub-circuit PFTIA is connected to CP pin CT2A.
  • Sub-circuit PWFM is designed for variable pulse width operation. PWFM is configured for maximum pulse width 90-95% (maximum boost voltage) with no feedback current from sub-circuit FBI. Increasing the feedback current reduces the pulse-width reducing the boost voltage and reducing the output from converter NILSBST.
  • Sub-circuit PWFM clock/PWM output pin CLK is connected to the input pin GAl of buffer sub-circuit AMP. The output of sub-circuit AMP pin GA2 is connected to the gate of Qlll.
  • Input node DCIN+ connects to the NSME PFTIA pin PIA.
  • the drain of Qll is connected to sub-circuit PFTIA pin P1B and the anode of D6.
  • Cathode of diode D6 is connected to sub-circuit FBA pin PF+ , resistor RLOAD, C6 and pin BK+ .
  • sub-circuit PWFM pin CLK high buffer AMP output pin GA2 charges the gate of transistor switch Qlll.
  • Switch Qlll conducts reverse biasing diode D6 capacitor CIO stops charging through NSME PFTIA from source VBAT. During the time Qlll is conducting, energy is stored in NSME sub-circuit PFTIA.
  • Feedback output pin FBC from sub-circuit FBI is connected to sub-circuit PWFM pulse-width adjustment pin PW1.
  • Sub-circuit FBI removes current from PW1 commanding PWFM to reduce the pulse- width or on time of signal CLK.
  • sub-circuit PWFM reaches the commanded pulse-width PFFM switches CLK low turning "off" Qlll stopping the current into PFTIA.
  • the energy not transferred into regulator sub-circuit CP load is released from NSME PFTIA into the now forward biased diode D6 charging capacitor C6.
  • the converter boost voltage is regulated. Regulated voltage is developed across Nodes B- and B+ .
  • Sub-circuit IFB provides the feedback current to the sub-circuit PWFM.
  • sub-circuit IFB senses the converter output (nodes B+ and B-) is at or greater than the designed voltage, current is removed from PMl. Sinking current from PMl commands the PWFM to a shorter pulse-width thus reducing the converter output voltage.
  • the feedback signal from IFB commands the PWFM to minimum output.
  • Gate drive to switch Qlll is removed stopping all boost activity capacitor C6 charges to VBAT. Input current from VBAT is sinusoidal making the converter very quiet.
  • the switch Qlll is not exposed to large flyback voltage. Placing less stress on the switches thereby increasing the MTBF.
  • Sub-circuit NILBK takes advantage of the desirable properties of the NSME in this converter topology. Adjusting the NSME 100
  • FIG. 18A primary inductance and component values in sub-circuit IFB determines the output boost voltage.
  • FIG. 10 is a schematic for a two stage isolated DC to DC boost controlled push-pull converter BSTPP .
  • Sub- circuit BSTPP consists of diode D14, capacitor C14, FET transistor Q14 , sub-circuit REG (FIG. 36), sub-circuit BL1 (FIG. 18B) , sub-circuit IFB (FIG. 40B) , sub-circuit AMP (FIG. 29) , sub-circuit DCAC1, and sub-circuit PWFM
  • External power source VBAT connects to pins DCIN+ and DCIN- .
  • Sub-circuit REG provides regulated low voltage power to the controller and to the main switch buffers.
  • VBAT negative is connected to pin DCIN- and ground return node GND.
  • Node GND connects to sub-circuit PWFM pin PWFMO, sub-circuit AMP pin GAO, Q14 source, capacitor C14, sub-circuit IFB pin FBE, sub- circuit REG pin REG0 , sub-circuit DCAC1 pin DC-.
  • Sub- circuit PWFM (FIG.
  • PWFM clock/PWM output pin CLK is connected to the input pin GAl of buffer sub-circuit AMP (FIG. 29) .
  • the output of switch speed up buffer sub-circuit AMP pin GA2 is connected to the gate of Q14.
  • Input node DCIN+ connects to the NSME BL1 pin PIA.
  • the drain of Q14 is connected to sub-circuit BL1 pin P1B and the anode of D14.
  • Cathode of flyback diode D14 is connected to sub-circuit DCAC1 pin DC+ and C14. With sub-circuit PWFM pin CLK high buffer AMP output pin GA2 charges the gate of transistor switch Q14. Switch Q14 conducts reverse biasing diode D14 capacitor C14 stops charging through NSME BL1 from source VBAT. During the time Q14 is conducting, energy is stored in NSME sub-circuit BL1. Feedback output pin FBC from sub-circuit IFB is connected to sub-circuit PWFM pulse- width adjustment pin PW1. Sub-circuit IFB removes current from PW1 commanding PWFM to reduce the pulse-width or "on" time of signal CLK.
  • sub-circuit PWFM After sub-circuit PWFM reaches the commanded pulse-width PFFM switches CLK low turning "off” Q14 stopping the current into BLl .
  • the energy is released from NSME BLl into the now forward biased flyback diode D14 charging capacitor C14.
  • the converter boost voltage By modulating the "on" time of switch Q14 the converter boost voltage is regulated. Regulated voltage is developed across C14 Nodes DC+ and GND is provided to the isolated constant frequency push-pull DC to AC converter sub-circuit DCAC1 (FIG. 2) .
  • Sub-circuit DCAC1 provides efficient conversion of the regulated boost voltage to a higher or lower voltage set by the magnetic element-winding ratio.
  • the center tap of the push-pull output magnetic is connected to, sub-circuit OUTB pin OUT-, RLOAD, sub-circuit IFB pin OUT- and the pin OUT- forming the return line for the load and feedback network.
  • Output of sub-circuit DCAC1 pin ACH is connected to sub-circuit OUTB pin C7b.
  • Output of sub-circuit DCAC1 pin ACL is connected to sub-circuit OUTB pin C8b.
  • Sub-circuit OUTB provides rectification of the AC power generated by sub-circuit DCAC1. Since the non-saturating magnetic converter has low output ripple, minimal filtering is required by OUTB. This further reduces cost and improves efficiency as losses to filter components are minimized.
  • Sub-circuit IFB provides the isolated feedback current to the sub-circuit PWFM.
  • sub-circuit IFB senses the converter output (nodes OUT+ and OUT-) is greater than the designed/desired voltage, current is removed from node PMl. Sinking current from PMl commands the PWFM to a shorter pulse-width thus reducing the converter output voltage.
  • the feedback signal from IFB commands the PWFM to minimum output.
  • Gate drive to switch Q14 is removed stopping all boost activity capacitor C14 charges to VBAT. As the non- saturating does not saturate the destructive noisy current "spikes" common to prior art are absent . Input current from VBAT to charge C14 is sinusoidal making the converter very quiet.
  • FIG. 11 is a graph of permeability as a function of temperature for typical prior art magnetic element material. The high permeability material in FIG.
  • FIG. 11 exhibits large changes in permeability of almost 100% over a 100G range as compared to the less than 5% change for the material in FIG. 17.
  • the increase in permeability at high temperatures of the prior art material increases the flux density resulting in core saturation for a constant power level. (See FIG. 12)
  • the instant invention takes advantage of the desirable properties of the NSME. Eliminating the need to derate the magnetic element. As the magnetic element performs better at high temperatures, currently limited by melting wire insulation.
  • FIG. 12 is a graph of flux density as a function of temperature for typical prior art magnetic element material . The reduction of maximum flux density with temperature is typical of the saturating magnetic element prior art material.
  • FIG. 12A is a graph of magnetic element losses for various flux densities and operating frequencies typical of prior art magnetic element material .
  • FIG. 13 is a graph showing standard switching losses. The hashed area represents the time when the switch is in a resistive state. The hashed area is proportional to the amount of energy lost each time the output switch operates. Total power lost is the product of the loss per switch times the switching frequency.
  • FIG. 14 is a graph showing the inventions switching losses. The hashed area represents the time when the switch is in a resistive state. The smaller hashed area is due to the action of the buffer in FIG.
  • the NSME has a wider usable frequency band and can be magnetized from higher primary voltages. Higher operating voltages have proportionally smaller currents for a given power level thus proportionally lower losses. Switching
  • FIG. 15 is a graph of the NSME magnetization curves for Kool Mu material. The invention makes advantageous use of the available saturation range of the NSME.
  • FIG. 15A is a graph of the magnetization curves for H Material.
  • FIG. 16 is a graph of the Kool Mu NSME losses for various flux densities and operating frequencies. It can be seen from the data that much higher flux densities are available per unit losses over the prior art .
  • FIG. 17 is a plot of permeability vs. temperature for several Kool Mu materials. This data demonstrates the usefulness and stability of the magnetic properties over temperature .
  • FIG. 18 is a schematic representation of the non- saturating magnetic boost element PFTl.
  • Sub-circuit PFTl consists of a primary winding 100 around a NSME 101 with two center-tapped windings 102 and 103.
  • the primary winding 100 has nodes P1B and PIA for connections to external AC source.
  • Secondary 102 winding has center- tapped node S1CT and node SIH and SIL connections to the upper and lower halves respectively.
  • Secondary 103 winding has center- tapped node S2CT and node S2H and S2L connections to the upper and lower halves respectively. Both 102 and 103 are connected to external full-wave rectifier assemblies.
  • Magnetic element magnetic element 101 comprises a non-saturating, low permeability magnetic material. The permeability is on the order of 26u with a range of lu to 550u, as compared to the prior art, which ranges from 1500 to 5000u.
  • Flyback management is of concern when using NSME in a boost converter because the magnetic element generates high drain source voltages across the primary switch during the reverse recovery time of the flyback (output) diode.
  • the magnitude per cycle of flyback current from NSME is greater for a given input magnetizing force relative to the prior art. (See FIG. 5)
  • Kool Mu torroids (Materials from Magnetics) are suitable for this application.
  • This material is not identified by way of limitation. The material comprises, by weight, 85% iron, 6% aluminum, and 9% silicon.
  • MPP molypermalloy powder
  • the NSME is temperature tolerant in that the critical parameters of permeability and saturability remain substantially unaffected during extreme thermal operation over time. Some materials such as air also exhibit little or no change in permeability or saturation levels over time, temperature, and conditions.
  • the prior art uses high permeability saturable materials often greater than 2000u permeability.
  • the instant invention uses voltage mode control with over-current shutdown. Material selection is also based upon mass and efficiency. By increasing the mass of the magnetic element, more energy is coupled more efficiently. Since there are reduced losses, the dissipation profile follows I2R/copper losses.
  • the magnetic element is operated at duty cycles of 0%+ to 90%, which, when used to control the primary side push-pull voltage, results in efficiencies on the order of 90%.
  • FIG. 18A is a schematic representation of the NSME PFTIA
  • Sub-circuit transformer PFTIA consists of a primary winding 100 around a NSME 101 with a center-tapped winding 102.
  • the primary winding 100 has nodes P1B and PIA for connections to external AC source.
  • Secondary 102 winding has center-tapped node SICT and node SIH and SIL connections to the upper and lower halves respectively. Winding 102 are typically connected to external full -wave rectifier assemblies.
  • Magnetic element 101 comprises a non- saturating, low permeability magnetic material. The permeability is on the order of 26u with a range of lu to 550u, as compared to the prior art, which is on the order of 2500u. Flyback management is of concern when using such a magnetic element because the magnetic element generates high drain source voltages across the primary switch during the reverse recovery time of the flyback diode. Flyback current is available for longer periods after the primary switch opens. (See FIG.
  • Kool Mu (Materials from Magnetics are suitable for this application.
  • the material comprises, by weight: 85% iron, 6% aluminum, and 9% silicon.
  • MPP molypermalloy powder
  • the magnetic element is operated at duty cycles of 0%+ to 90%, which, when used to control the primary side push-pull voltage, results in efficiencies on the order of 90%.
  • FIG. 18B is a schematic representation of the NSME BLl
  • Sub-circuit BLl consists of a winding 100 around a NSME 101.
  • Magnetic element BLl may also be constructed from one or more magnetic elements in series or parallel. Assuming minimal mutual coupling the total inductance is the arithmetic sum of the individual inductances. For elements in parallel the (assuming minimal mutual coupling) the total inductance is the reciprocal of the arithmetical sum of the reciprocal of the individual inductances. In this way multiple magnetic elements may be arranged to meet packaging, manufacturing, and power requirements.
  • the primary winding 100 has nodes P2B and P2A for connections to external AC source.
  • Magnetic element 101 comprises a non-saturating, low permeability magnetic material.
  • the permeability is on the order of 26u with a range of lu to 550u, as compared to the prior art, which is on the order of 2500 to 5000u.
  • Flyback management is of concern when using such a magnetic element because the magnetic element generates high drain source voltages across the primary switch during the reverse recovery time of the flyback diode. Flyback current is available for longer periods after the primary switch opens. (See FIG. 5)
  • Kool Mu Magnetics from Magnetics are suitable for this application. This material is not identified by way of limitation. The material comprises, by weight: 85% iron, 6% aluminum, and 9% silicon.
  • MPP molypermalloy powder
  • Prior art also suffers from reduced magnetic element saturation levels at high temperatures, making operation at high power levels and temperature difficult and may require the use of expensive oversized magnetic elements.
  • This invention takes advantage of the desirable NSME properties.
  • Prior art often operates at high switching frequencies 100-1000 kHz to avoid the saturation problem. Only to increase switching and core losses.
  • This inventions use of the desirable NSME properties allows operation at lower frequencies 20-600KHz further reducing switching losses and magnetic element. See the loss density vs. flux density FIG. 16.
  • the instant invention uses voltage mode control with over-current shutdown. Material selection is also based upon mass and efficiency.
  • FIG. 18C is a schematic representation of a distributed NSME PFT1D. This is shown to exemplify distributed magnetics enable advantageous high voltage converter design variations that support form factor flexibility and multiple parallel secondary outputs from series coupled voltage divided primary windings across multiple NSME. This magnetic strategy is useful in addressing wire insulation, form factor and packaging limitations, circuit complexity and manufacturability . In this example a 500W converter is required to fit in a low profile package.
  • Sub-circuit PFTD1 consists of three magnetic elements 120, 121 and 124 with series connected primaries.
  • Original Sub-circuit PFTl (FIG. 18) consists of a primary winding 100 around a NSME 101 with two center-tapped windings 122 and 123.
  • sub-circuit PFT1D will be implemented as three magnetic elements. For a 500-watt expression a total inductance of 203 uH is required in winding 100 (FIG. 18) . Dividing the primary inductance by the number of elements, in this case three requires elements 112, 116 and 118 have 67 uH of inductance.
  • the energy storage is equally distributed over the magnetic assembly 120, 121 and 124.
  • the 500 watt converter in (FIG. 1) employs two (Kool Mu part number 77932-A7) 0.9 oz (25 gram) NSME to form 101 (FIG. 18).
  • Sub-circuit PFTl magnetic element 101 (FIG. 18) may be expressed as three 0.5-0.7 oz (14-19 gram) elements. Three 0.5-oz Kool Mu elements (part number 77352-A7) were selected.
  • the primary circuit has nodes P1B and PIA for connections to external AC source.
  • Secondary 102 winding has center-tapped node SICT and node SIH and SIL connections to the upper and lower halves respectively.
  • Secondary 123 winding has center-tapped node S2CT and node S2H and S2L connections to the upper and lower halves respectively. Both 122 and 123 are connected to external full -wave rectifier assemblies.
  • Magnetic element magnetic element 120, 121 and 124 comprises a non-saturating, low permeability magnetic material. The permeability is on the order of 26u with a range of lu to 550u, as compared to the prior art, which is on the order of 2500u.
  • Flyback management is of concern when using such a magnetic element because the magnetic element generates high drain source voltages across the primary switch during the reverse recovery time of the flyback diode. Flyback current is available for longer periods after the primary switch opens.
  • Kool Mu Magnetics from Magnetics are suitable for this application. This material is not identified by way of limitation. The material comprises, by weight: 85% iron, 6% aluminum, and 9% silicon.
  • MPP molypermalloy powder
  • Prior art also suffers from reduced magnetic element saturation levels at high temperatures, making operation at high power levels and temperature difficult and may require the use of expensive oversized magnetic elements.
  • This invention takes advantage of the desirable NSME properties. See the permeability vs. temperature FIG. 17.
  • Prior art saturating magnetic element commonly is operating at frequencies greater than 500KHz to achieve greater power levels. As a result practitioners experience exponentially greater core losses (see FIG. 12A) at high frequencies.
  • NSME allows operation at lower frequencies 20- ⁇ OOKHz further reduces switching losses and magnetic element losses allowing operation at even higher temperatures.
  • the instant invention uses voltage mode control with over-current shutdown.
  • FIG. 19 is a schematic representation of the non- saturating push-pull magnetic element sub-circuit PPTl.
  • Sub-circuit PPTl consists of a center-tapped primary winding 104 around a NSME 106 with one secondary center- tapped winding 105
  • the primary winding 104 has nodes P2H and P2L for connections to external AC sources, and common center-tap node P2CT.
  • Secondary 105 winding has center-tapped node SCT and nodes SH and SL connections to the upper and lower halves respectively.
  • the invention is not limited to a single output. More secondary windings may be added for additional outputs.
  • Secondary 105 is connected to an external full-wave rectifier assembly (Example FIG. 25 or 26) .
  • the magnetic element magnetic element 106 comprises a non-saturating, low permeability magnetic material. The permeability is on the order of 26u with a range of lu to 550u, as compared to the prior art, which is on the order of 2500u.
  • the magnetic element may be air (comprise an air magnetic element) ; a molypermalloy powder (MPP) magnetic element; a high flux MPP magnetic element; a powder magnetic element; a gapped ferrite magnetic element; a tape wound magnetic element; a cut magnetic element; a laminated magnetic element; or an amorphous magnetic element.
  • MPP molypermalloy powder
  • the permeability slowly decreases, thereby increasing the saturation point.
  • high permeability materials greater than 2000u permeability rapidly increases at high temperatures. See the permeability vs. temperature FIG. 11.
  • Prior art also suffers from reduced magnetic element saturation levels at high temperatures, making operation at high power levels and temperature difficult and may require the use of expensive oversized magnetic elements.
  • Sub-circuit PPTl consists of a center-tapped primary winding 134 around a NSME 136 with one secondary center- tapped winding 135.
  • the primary winding 134 has nodes P2H and P2L for connections to external AC sources, and common center-tap node P2CT.
  • Secondary 135 winding has center-tapped node SCT and nodes SH and SL connections to the upper and lower halves respectively.
  • the invention is not limited to a single output winding. More secondary windings may be added for additional outputs.
  • Secondary 135 is connected to an external full -wave rectifier assembly such as OUTA (FIG. 25) , OUTB (FIG. 25A) and OUTBB (FIG. 25B) .
  • the magnetic element 136 comprises a non- saturating, low permeability magnetic material.
  • the permeability is on the order of 26u with a range of lu to 550u, as compared to the prior art, which is on the order of 2500u.
  • Flyback management is of concern when using such a magnetic element as high drain source voltages across the primary switch are generated during the reverse recovery of the flyback diode. The falling flyback current is available for a longer period.
  • Kool Mu magnetic elements from Magnetics are suitable for this application. This material is not identified by way of limitation. The material comprises, by weight; 85% iron, 6% aluminum, and 9% silicon.
  • the magnetic element may be air (comprise an air magnetic element) ; a molypermalloy powder (MPP) magnetic element; a high flux MPP magnetic element; a powder magnetic element; a gapped ferrite magnetic element; a tape wound magnetic element; a cut magnetic element; a laminated magnetic element; or an amorphous magnetic element.
  • MPP molypermalloy powder
  • the permeability slowly decreases, thereby increasing the saturation point.
  • high permeability materials greater than 2000u permeability rapidly increases at high temperatures. See the permeability vs. temperature (FIG. 11) .
  • Prior art also suffers from reduced magnetic element saturation levels at high temperatures, making operation at high power levels and temperature difficult and may require the use of expensive oversized magnetic elements.
  • This invention takes advantage of the desirable NSME properties.
  • Operation at lower frequencies 20-600KHz reduces switching losses and magnetic element losses allowing operation at higher temperatures. See the loss density vs. flux density FIG. 16.
  • the instant invention uses voltage mode control with over-current shutdown. Material selection is also based upon mass and efficiency. By increasing the mass of the magnetic element, more energy is coupled more efficiently. Since there are reduced losses, the dissipation profile follows I2R/copper losses.
  • FIG. 20 is a schematic showing the inventions filter and lightning input protection circuit for an AC line connected converter.
  • the protection sub-circuit LL comprises a Spark gap Al, diodes D20 and D21, capacitor CI and magnetic elements LI and L2.
  • the AC line is connected to node LL2.
  • the common input frequencies of DC to 440Hz may be extended beyond this range with component selection.
  • Node LL2 is connected to NSME LI then to node LL5, the spark gap Al, anode of diode D22 and the cathode of diode D20.
  • Filter capacitor C60 is connected between node LLO and LL6.
  • Filter capacitor C61 is connected between node LLO and LL5.
  • the low side of AC line is connected to node LLl then to magnetic element L2 the other side L2 is connected to spark gap Al, anode of diode D23 and the cathode of diode D21 and to node LL6.
  • Capacitor CI is connected to earth ground CI attenuates noise generated by the converter.
  • the use of non-saturating magnetic allows the input magnetic elements to absorb very large voltages and currents commonly generated by lightning, often without causing spark gap Al to clamp.
  • sixty 16ms 2000V pulses were applied between LLl and LL2 without realizing spark gap Al was missing with out damage.
  • the NSME LI flux density is a few hundred gauss.
  • the 75u material from the graph of Flux Density v. Magnetizing Force (FIG. 15) will accept flux densities at least 50 times greater with out limitation. This is an example of the magnetic elements ability to perform well at flux densities many times greater than prior art.
  • Elements LI and L2 will block differential or common mode line transients. In the event of a very large or long duration line to neutral transient, spark gap Al will clamp the voltage to a safe level of about 400V.
  • the NSME LI and L2 have the added benefit of reducing conducted noise generated by the converter.
  • FIG. 20A is a schematic showing an alternate line filter.
  • the filter sub-circuit LF comprises capacitors C2 and C60-66, inductors L64 and L62, magnetic element L63 and diodes D20-D23.
  • the AC line is connected to nodes LL2 and LLl.
  • Node LL2 connects through upper leg of inductor L64 to first leg of y-cap C64 then to capacitor C63 then to upper leg of Bifilar wound inductor L62.
  • Node LLl connects through lower leg of inductor L64 to second leg of y-cap C65, then to capacitor C63 then to lower leg of Bifilar wound inductor L62.
  • Capacitor C66 is connected between LL2 and LLl.
  • Second upper leg of inductor L62 connects to first leg of y-cap C61 then to capacitor C62 then to anode of D22 and cathode of D20.
  • Second lower leg of inductor L62 connects to second leg of y-cap C60 then to capacitor C62 then to anode of D23 and cathode of D21.
  • Center legs of Y-caps C60, C61, C64 and C65 are connected to chassis return LLO.
  • Capacitor C69 connects node BR- to chassis ground LLO.
  • Anodes of diode D20 and D21 connected to node BR- .
  • Cathodes of diodes D22 and D23 connect to MSME L63 in parallel with C20 and node BR+ .
  • Capacitor C21 connects to BR- and the other side of L63 in parallel with C20 forming node B+ .
  • Common mode inductors L64 and L62 are constructed on a high permeability core material H41-406-TC, H42-109-TC respectively manufactured by Magnetics inc. Butler Pennsylvania USA. This material is offered by way of example and not limitation. Capacitor C69 is connected to earth ground attenuates noise generated by the converter. The instant invention takes advantage of the high permeability properties of the ferrite used in inductors L64 and L62. (see FIG. 15A) . Making full use of the core material over all four quadrants. Inductors L64 and L62 are effective in removing common mode EMI components. Differential mode noise generated by the main switch Ql is effectively blocked by NSME L63 in parallel with C20.
  • Inductor L63 is operated in the first quadrant taking advantage of the unique non- saturating properties of the Kool Mu core material (manufactured by Magnetics Inc.) . This material allows operation with large DC magnetizing currents without saturation.
  • the 125u material from the graph of Flux Density v. Magnetizing Force (FIG. 15) was selected for this application. And is offered by way of example and not limitation. This is an example of the magnetic element's ability to perform well at high flux densities many times greater than prior art.
  • NSME L63 in parallel with C20 forms a tuned tank effectively blocking high frequency from the AC line. Elements L64 and L62 will block common mode line transients.
  • FIG. 21 is a schematic showing the inventions alternate lightning protection sub-circuit LLA for an AC line connected converter.
  • the protection circuit comprises a fuse FI, Spark gap Al, capacitors CI, C60 and C61 and NSME L3.
  • High side of AC line is connected to node LL2 , fuse FI the load side of the fuse is connected to NSME L3 and to capacitor C61.
  • the load side L3 is connected to spark gap Al and the cathode of diode D20 and anode of D22 forming node LL5.
  • the low side of AC line is connected to node LL6, capacitor C60, spark gap Al, and the cathode of diode D21 and anode of D23.
  • the anodes of diodes D20 and D21 are connected to Capacitor CI.
  • Capacitor CI is connected to earth ground. CI attenuates radiated noise or EMI generated by the converter.
  • Capacitor C2 decouples high frequency harmonic currents from the line.
  • Capacitors CI, C61 and C60 are connected to earth ground node LLO.
  • the use of non-saturating magnetics allows the input magnetic element to absorb very large voltages and currents commonly generated on the AC line by lightning. A transient on the AC line will be limited by capacitors C60 and C61 and blocked by the non-saturating magnetic L3. In the event of a very large or long duration line to neutral transient, magnetic element L3 will allow the voltage to rise across spark gap Al, the spark gap will clamp the voltage to a safe level protecting the rectifier diodes D20-D23.
  • FIG. 22 is a schematic showing the inventions AC line rectifier.
  • the rectifier sub-circuit BR1 comprises diodes D20, D21, D22 and D23 and capacitor C2.
  • An AC or DC signal from the input filter is connected to bridge rectifier to nodes BR1 and BR2.
  • Node BR1 connects diode D22 anode to D20 cathode.
  • Node BR2 connects diode D23 anode to D21 cathode.
  • Node BR+ connects diode D22 cathode to D23 cathode.
  • Node BR- connects diode D20 anode to D21 anode.
  • Capacitor C2 is selected to improve power factor for a particular operating frequency and to de-couple switching currents from the line. Diodes are selected to reliably block the expected line voltage and current demands of the next converter stage.
  • Fig. 23 is the inventions AC to DC controller sub- circuit.
  • Sub-circuit PFA consists of resistors R313 and R316, capacitors C308, and C313 and PWM controller IC U1A.
  • Control element U1A connects to a circuit with the following series connections: from pin 1 to feedback node/pin PFl then to capacitor C308 then to the pin 2 node of U1A.
  • U1A pin 4 is connected through capacitor C313 to return node BR- . This arrangement allows the PFC output to be pulse width modulated with application of voltage to PFl.
  • Node PFVC is connected to resistor R313 to pin 3 of U1A.
  • Resistor R316 is connected to pin 3 then to return node BR-Power pin 7 is connected to node PFA+ .
  • Control element switch drive U1A pin 6 is connected to node PFCLK. Return ground node of U1A pin 5 is connected to return node BR- .
  • the output voltage of the boost stage may rapidly increase to destructive levels.
  • Fast over voltage feedback networks IOVFB (FIG. 40C) or OVP2 (FIG. 42B) increases the current into PFl thereby limiting the output voltage to a safe level.
  • latching type over voltage protection networks such as OVP (FIG. 42), OVP1 (FIG. 42A) and OVP2 (FIG.
  • the latching type kills power to the control circuit thereby stopping the boost action.
  • the latching type networks require power to be cycled to the converter to reset the latch.
  • IFB Input node PFVC is connected to resistor R313 to internal zero crossing detector connected to pin 3 and through R316 to return node BR- .
  • PFVC is connected to a magnetic element winding referenced to BR- .
  • a new conduction cycle is started each time the bias in the magnetic element goes to zero.
  • Power factor corrected is realized by chopping the input at a high frequency.
  • the average pulse width decreases at higher line voltage and increases at lower voltage for a given load. Frequency is lower at line peaks and higher around zero crossings. In this way the converter operates with a high input power factor.
  • FIG. 24 is the alternate power factor controller sub-circuit.
  • Sub-circuit PFB consists of resistors R313, R339, R314, R315, R328, R340, R341 and R346, diode D308, capacitors C310, C318, C338, C340, C341 and C342, transistor Q305, and control element IC UIB.
  • Control element UIB connects to a circuit with the following series connections: from pin 1 to node/pin PFl to capacitor C338 in series with resistor R339, and then to the pin 2 node of UIB.
  • Pin 1 is the input to an internal error amplifier and connection to external feedback networks. (See FIG. 40, 40A, 40B, 40C and 41) Increasing the voltage on pin 1 decreases the pulse width of the PFCLK node pin 7.
  • Resistor R328 is connected to the fullwave rectified AC line haversine voltage on node BR+ then to UIB pin 3 and then to resistor R346 in parallel with capacitor C342 to return node BR- .
  • Node PFSC connects to series resistors [R341+ R340] which are connected to UIB pin 4 then to diode D308 in parallel with capacitor C340 to return node BR- .
  • Power to PFC controller is applied to node PFB+ and to UIB pin 8.
  • Output clock node PFCLK is connected to UIB pin 7, to external buffer sub-circuit AMP (FIG. 29) .
  • Transistor Q305 collector is connected to the pin 2 node of UIB. The base is connected in series through resistor R314 to capacitor C318, then to the pin 2 node of UIB.
  • the base is also connected to [C31 ⁇
  • Transistor Q305 provides a soft start compensation ramp to • the controller error amp reducing the stress and DC overshoot in the converter at power up.
  • Capacitor C341 is connected from UI pin 2 to return node BR- .
  • UIB pin 1 is connected to pin PFl, capacitor C338 in series with resistor R339 to transistor Q305 collector and to UI pin 2.
  • Current switched by PFC power switch Ql (FIG. 4 & 3) is sensed by R26 (see FIG. 4) .
  • FIG. 25 is a schematic of a full wave rectified output stage and filter sub-circuit OUTA.
  • the rectifier stage consists of diodes D80 and D90.
  • the filter consists of resistor R21, magnetic element L30 and capacitors C26, C27, C28, C29, C30, C31 and C32.
  • Input node/pin C7B is connected to the high side of external center-tapped magnetic element secondary winding. Node C7B connects to anode of diode D8 and to capacitors C26 and C27 in the following arrangement. Capacitor C27 is connected across diode D80, capacitor C26 is connected in series to R21. Input node/pin C8B is connected to the low side of external center-tapped magnetic element secondary winding. Pin C8B is connected to anode of diode D9 and to resistor R21, capacitor C32 is connected across diode D90. Capacitors C27 and C32 is a small value to reduce high frequency noise generated by rapid switching the high speed rectifier D80 and D90 respectively.
  • Capacitor C26 and resistor R21 are used to further dissipate high frequency energy.
  • Anode of diodes D80 and D90 is connected to parallel capacitors C28
  • Capacitors C28 and C31 are solid dielectric types selected for low impedance to high frequency signals.
  • Capacitors C29 and C30 are larger polarized types selected for low impedance at low frequencies and for energy storage.
  • Magnetic element L3 is connected to diode D8 cathode the second terminal of L30 is connected to parallel capacitors C31 and C30 and pin OUT+ . Node 0UT+ is the output positive and is connected to external feedback sense line to isolated feedback network.
  • FIG. 25A is a schematic of a full wave rectified output stage.
  • the rectifier stage consists of diodes D80 and D90 and capacitors C931 and C928.
  • Input node/pin C7B is connected to high side of external center-tapped magnetic element secondary winding. Node C7B connects to anode of diode D80. Input node/pin C8B is connected to low side of external center- tapped magnetic element secondary winding is connected to anode of diode D90. Node OUT- is the negative output and return line to the external isolated feedback network and load not shown.
  • Cathodes of diodes D80 and D90 are connected to parallel capacitors C931 and C928.
  • Capacitor C928 is a solid dielectric type selected for low impedance to high frequency signals.
  • Capacitor C931 is a larger polarized selected for low impedance to low frequency signals and for energy storage.
  • Node OUT+ is the output positive and is connected to external feedback sense line to isolated feedback network.
  • C931 is connected to the center-tap of the magnetic element secondary forming the node OUT-.
  • the use of the NSME for the push-pull magnetic element requires only minimal filtering after the rectifiers.
  • FIG. 25B is a schematic diagram of an alternate final output rectifier and filter sub-circuit OUTB.
  • the rectifier sub-circuit OUTB comprises diodes D40, D41, D42 and D43 and capacitor C931 and C928.
  • An AC or DC signal is connected to nodes C7B and C8b.
  • Node C7B connects diode D41 anode to D40 cathode.
  • Node C8b connects diode D42 anode to D43 cathode.
  • Node OUT+ connects diode D42 cathode to D43 cathode.
  • Node OUT- connects diode D40 anode to D43 anode.
  • Diodes are selected to reliably block the expected line voltage and current demands of the load. For low voltage outputs, Schottky type diodes are used due to their low forward voltage drop. Higher voltages would use high-speed silicon diodes due to their ability to withstand high peak inverse voltage (PIV) .
  • PV peak inverse voltage
  • Capacitor C928 is shown schematically as a single device.
  • Capacitor C931 is a larger polarized selected for low impedance to low frequency signals and for energy storage a typical value may be 200uF. To increase the capacitance or reduces the output impedance multiple capacitors may be used.
  • C931 is a solid dielectric type and is selected for it's low impedance to high frequencies. As is selected to reduces noise for a particular operating frequency and power level.
  • Capacitor C928 is selected for the operating frequency and power level.
  • Sub-circuit OUTB performs AC to DC rectification and filtering at slightly lower efficiency due to the extra junctions.
  • FIG. 26 Floating 18_Volt DC control power sub- circuit CP.
  • Sub-circuit CP consists of diodes D501, D502 and D503, resistor R507, regulator Q504, and capacitors C503, C504, C505, C506, and C507.
  • Node CT1A connects to anode of D503 and to the upper external center tapped secondary winding.
  • Node CT2A connects to anode of D502 and to the lower external center tapped secondary winding.
  • Node CTO connects to the external winding center tap.
  • Node CTO is also the return line and it connects to Q504 pin 2, and capacitors C503, C504, C505, C506, and C507.
  • the cathode of each of diodes D502 and D503 is connected to resistor R507.
  • R507 is then connected to the pin 1 (input) node of voltage regulator Q504.
  • Voltage regulator Q504 Pin 3 is the 18vdc regulated DC output is connected to the anode of blocking diode D501.
  • Three-pin voltage regulator Q504 is of the type LM7818 a common device made by a number of manufacturers.
  • Capacitors C503, C505, C506 are O.luF solid dielectric type and are used to filter high frequency ripple and to prevent Q504 from oscillating.
  • the junction of C503, C504 and D501 cathode is the output node CP1+ .
  • Isolated 18- volt DC is available between nodes CTO and CP+ . Used for regulator circuits and output switch drive during normal operation.
  • FIG. 26A Alternate control power sub-circuit CPl
  • Sub-circuit CPl consists of diode D260, resistor R261, transistor Q260, and capacitors C261-C265, and C260.
  • Node CT1A connects to anode of D261 and to the upper external center tapped secondary winding.
  • Node CT2A connects to anode of D262 and to the lower external center tapped secondary winding.
  • Node BR- connects to the external winding center tap.
  • Node BR- is also the return line and it connects to Q260 emitter, and capacitors C261-C265 and R261.
  • the cathode of diodes D261 and D262 is connected inductor L260 and capacitor 266.
  • the other side of capacitor C266 connects to node FSC.
  • Resistor R262 is then connected between the other side of inductor L260 and node VCC. The junction of R262 and L260 forms node TP15.
  • Node VCC connects the positive terminals of capacitors C260-265, collector of Q260, and cathode of D260.
  • Anode of low leakage zener D260 connects to the base of Q260, resistor R261 and capacitor C260.
  • the zener diode voltage is selected to begin regulation at high boost levels.
  • VCC is allowed to follow the load level as shown by G260 (FIG. 26B) .
  • Voltage limiting starts at levels near full load (maximum boost) . This is offered by way of example and not limitation. In a 1000- watt supply the VCC limiting is observed with the increase in slope in segment 262 (FIG. 26B) . This unique behavior has three benefits.
  • Second VCC provides an internal load sense signal used to servo the output voltage for load sharing. The load sharing aspects of the design will be taught in FIG. 4A.
  • a signal is available that may be used to communicate load magnitude with out additional current sensors. Diodes D262 and D261 provide rectified power capacitor C226 couples AC voltage to node TP17 of sub- circuit FSl (FIG. 45) . The AC voltage on TP17 inhibits the action of the fast start circuit when the converter is operating.
  • Regulator CPl is a shunt regulator. The components are selected such that the limiting begins near maximum boost. In this way, power is not wasted at small load levels. Additionally the main switch Ql gate voltage is modulated to provide additional power at maximum boost insuring maximum efficiency under varying load conditions.
  • FIG. 26B is a plot of VCC as a function of output power. Plot G26 was generated by measuring VCC in ACDCPF1 (FIG. 4A) as the load was veried from 0-1000 watts.
  • FIG. 27 second Floating 18_Volt DC push-pull control power sub-circuit CPA.
  • Sub-circuit CPA consists of diodes D601, D602 and D603, resistor R607, regulator B604 and capacitors C603, C604, C605, C606, C607 and C608.
  • Node CT1B connects to anode of D603 and to the upper external center tapped secondary winding.
  • Node CT2B connects to anode of D602 and to the lower external center tapped secondary winding.
  • Node CT20 connects to the external winding center tap.
  • Node CTO is also the return line and it connects to Q604 pin 2, and capacitors C603, C604, C605, C606, and C607.
  • the cathode of each of diodes D602 and D603 is connected to resistor R607.
  • R607 is then connected to the pin 1 (input) node of voltage regulator Q604.
  • Voltage regulator Q604 Pin 3 is the l ⁇ vdc regulated DC output and is connected to the anode of blocking diode D601.
  • Capacitors C603, C605, C606 are solid dielectric type and are used to filter high frequency ripple and to prevent Q604 from oscillating.
  • the junction of C603, C604 and D601 cathode is the output node CP1+ . Isolated 18-volt DC is available between nodes CT20 and CP2+. To be used for regulator circuits and output switch drive during normal operation.
  • FIG. 28 is the main switch over temperature protection sub-circuit OTP.
  • the sub-circuit OTP comprises thermal switch and resistors R711 and R712.
  • thermal switch THSl Maximum FET gate voltage requires the input power voltage be less than 20 volts, the voltage selected was 18 volts.
  • the other side of THSl is connected to parallel resistors [R71l
  • a single resistor may represent the resistors.
  • the figure depicts the surface mount arrangement.
  • R712] connects to output node TS+ .
  • Normally closed thermal switch TS1 is in contact with main switch transistor Ql . In the event of temperature greater than 105C THSl opens, thus removing power to the buffer sub- circuit AMPl (FIG. 29) causing switch Ql to default to a blocking state protecting the boost switch should the optional cooling fan fail or the circuit reach high temperatures.
  • the speed up buffer AMP (FIG. 29) non- saturating magnetics (FIG. 18, 18A and 19) allows the main switch and to run cooler than prior art for a given power level .
  • switch temperature returns to normal range THSl will close, allowing the PFC to resume normal operation. Under normal load and ambient temperatures the thermal switch THSl should never open.
  • FIG. 29 PFC Buffer Circuit sub-circuit AMP, AMPl, AMP2, AMP3 switch drive command from PFCLK (FIG. 23 and 24) or PWFM (FIG. 33) control elements are connected to a gate buffer circuit.
  • the sub-circuit AMP is comprised of power FET Q702, Darlington pair Q703, capacitors C709 and C715, and resistors R710 and R725.
  • DC Power is applied to node GAT+ to transistor Q702 drain and to capacitor C709, which goes to ground.
  • Maximum gate voltage requires the input power voltage must be less than 20 volts, 18-volts was selected.
  • Input node GAl is connected to the gate of FET Q702 is connected to the base of BJT1 of the Darlington pair Q703 and to capacitor C715.
  • C715 is connected across the Darlington pair from the base, pin 1, to the collectors, pins 2 and 4, Q703 collector node is also connected to ground.
  • the emitter of BJT2 is connected to the gate of FET Ql.
  • the source of FET Q702 is connected through small optional series resistor R710 to the gate of the output switch or node GA2.
  • Some power FETs under certain load may tend to oscillate when driven from a low impedance source such as this buffer.
  • a small resistance of approximately 2 ohms or less may be required with out significant slowing of the switch.
  • R710 is replaced with a zero ohm jumper.
  • Resistor R725 is connected from node GAO and source of Q702.
  • the input switching signal to node GAP is in range of 20kHz to 600kHz.
  • Very fast "on" times are realized by proving a low impedance to rapidly charge the output switch gate connected to node GA2.
  • Capacitor C709 provides additional current when Q702 switches on.
  • Transistor Q703 provides low impedance to rapidly remove the charge from the gate greatly reducing the "off" time.
  • This particular topology provides output switch rise times on the order of 10ns, as compared to the industry standard rise time of 250ns.
  • the corresponding fall time is ⁇ 10nS, again as compared to an industry fall time of 200-300ns (See FIG. 13 and 14) .
  • a thermal switch may be placed in series with input power pin GA+ . This allows the switch transistor to be gracefully disabled.
  • Sub-circuit AMP greatly reduces switching losses allowing converter operation in some cases with out the common prior art forced air-cooling.
  • FIG. 30 is a schematic diagram of a snubber sub- circuit of the invention.
  • the snubber sub-circuit SN is comprised of diodes D804 and D805 and resistors R800, R817, R818, and capacitors C814 and C819.
  • Node SNL2 connects to the drain terminal of the external output switch and to flyback side of the inductive load.
  • Input node SNL2 connects to R800 in series with capacitor C819 to node SNOUT.
  • Diode D805 anode is connected to node SNL2 with resistors [R817
  • the cathode of D805 is connected to capacitor C814 that connects to node/pin SNLl.
  • Node SNLl connects to the supply side of external load magnetic element.
  • the other leg of external magnetic element is connected to the anode of D805 and the anode side of external flyback diode D4.
  • Capacitor C819 and resistor R800 captures the high frequency event from the transition of external flyback diode D4 and moves part of the energy into the external holdup capacitor connected to node SNOUT. Since external flyback diode D4 and D805 isolate the drain of the output switch, faster switching occurs because the output switch does not have to slew the extra capacitance of a typical drain / source connected snubber circuit. Note that this circuit does not attempt to absorb the flyback in large RC networks that convert useful energy to losses.
  • FIG. 30A is a schematic diagram of a diode snubber sub- circuit of the invention.
  • the snubber sub-circuit DSN is comprised of diodes D51, D52, D53, D54 and D55 and capacitors C51, C52, C53, C54 and C55.
  • Pin SNL2 is connected to the anode of D51 the cathode of D51 is connected to the anode of D52 the cathode of D52 is connected to the anode of D53 the cathode of D53 is connected to the anode of D54 the cathode of D54 is connected to the anode of D55 the cathode of D55 is connected to pin SNOUT.
  • Capacitors are connected across each diode forming a series parallel combination of [D5l
  • Node SNL2 connects to the drain terminal of the external output switch and to flyback side of the inductive load.
  • the external fly-back rectifier diode D4 (FIG. 1, 3 and 4) anode is connected to node SNL2.
  • Node SNOUT connects to the storage capacitors [C16
  • External diode D4 in parallel with DSN forms a hybrid diode.
  • the Schottky diode has the desirable characteristics of fast recovery time (less than 6 nanoseconds (6* 10 ⁇ -9) ) and low forward voltage drop (0.4 - 0.9 Volts) at high currents.
  • the Schottky diode suffers from limited reverse blocking voltage currently 100 V maximum. Each diode will block 100V; the parallel capacitors distribute the reverse voltage equally across the diode string. As the reverse junction capacitance of each diode is less than 10 pf much smaller than the parallel capacitor. Thus the reverse voltage is nearly equally divided across the diodes. To guarantee even voltage division 5% or better capacitor matching is required. High precision is common and inexpensive for small capacitors. Different blocking voltages may be achieved by adjusting the number of diode / capacitor pairs. By way of example not as a limitation 500V was selected. The main fly-back rectifier diode D4 will block high voltages but suffers from long reverse recovery time 50-500 nanoseconds is common in fast recovery diodes.
  • the snubber DSN in parallel with the main fly-back rectifier comes very close to that ideal diode.
  • the total blocking voltage is achieved by the adding the individual diode blocking voltages.
  • the recovery time is determined by the slowest diode in the string often less than 5 nanoseconds.
  • the low forward voltage drop is achieved when the slower main rectifier begins conduction.
  • Low capacitance is also realized, as the capacitance is 1/5 of the individual capacitors.
  • This hybrid diode begins rectification immediately after the main switch stops conduction and the non-saturating magnetic begins releasing its energy. This effectively limits the high voltage flyback over shoot to less than 40-70 volts.
  • FIG. 30B is a schematic diagram of an alternate snubber sub-circuit SNBB of the invention.
  • the snubber sub-circuit SNBB is comprised of resistor R310 and capacitor C821.
  • Node SNL2 connects through capacitor C821 to resistor R821 to node SNOUT.
  • Node SNOUT connects to the cathode of the flyback diode.
  • Node SNL2 connects to the drain terminal of the external output switch and to flyback side of the inductive load. The "snubbering" action slows the rise of the flyback giving time for the external rectifier diode (s) to begin conduction.
  • FIG. 31 is a schematic diagram of a snubber sub- circuit of the invention.
  • the snubber sub-circuit SNA is comprised of resistor R810 and R811 and capacitors C820 and C821.
  • Node SNAl connects to series resistor R810 to capacitor C820 to node SNA2 then to capacitor C821 and series resistor R811 to node SNA3.
  • Node SNAl connects to the external magnetic element center tap.
  • Node SNA2 connects to the drain terminal of the external output switch and to flyback side of the inductive load.
  • Node SNA3 connects to the source terminal of the external output switch.
  • Resistor R810 and C820 attempt to absorb part of the flyback to reduce voltage transients across the switch. Part of the flyback is returned to ground by C821.
  • This sub-circuit is used with its mirror SNA (FIG. 31) across the external push-pull switches. The "snubbering" action slows the rise of the flyback giving time for the external rectifier diodes D8 and D9 of FIG. 25 or 25A to start conduction.
  • the circuit efficiently manages high frequency flyback pulses.
  • FIG. 32 is a schematic diagram of a snubber sub- circuit of the invention.
  • the snubber sub-circuit SNB comprises resistor R820 and R821 and capacitors C840 and C841.
  • Node SNB1 connects to series resistor R820 to capacitor C820 to node SNA2 to capacitor C841 and to series resistor R821 to node SNB3.
  • Node SNBl connects to the external magnetic element center tap.
  • Node SNB2 connects to the drain terminal of the external output switch and to flyback side of the inductive load.
  • Node SNB3 connects to the source terminal of the external output switch.
  • Resistor R820 and C840 attempt to absorb part of the high frequency flyback to reduce voltage transients across the switch.
  • C841 and R821 return part of the flyback to ground.
  • the "snubbering" action slows the rise of the flyback giving time for the external rectifier diodes D8 and D9 of FIG. 25 or 25A to start conduction.
  • the circuit efficiently manages high frequency flyback pulses.
  • Fig. 33 is the inventions PWM (pulse width modulator) and FM (frequency modulator) sub-circuit.
  • Sub- circuit PWFM consists of resistors R401, R402, R403, and R404 capacitors C401, C402, C403, C404, C405 and C406, controller IC U400 and diode D401.
  • Control element U400 connects to a circuit with the following series connections: from pin 1 to feedback pin PWl then to the wiper of adjustable resistor R404 to return node PWFMO.
  • Resistor R404 may be replaced with two fixed resistors.
  • Capacitor C403 is connected from pin 2 to pin 1.
  • Capacitor C403 is used to filter the error amp output.
  • the upper half of resistor R404 is connected to node REFl pin 8 the 5.0 -Volt internal reference.
  • Internal 5.0-volt reference U400 pin 8 or Node REFl is connected to the upper half of resistor R403 and through capacitor C402 to return node PWFMO. The reference provides current to external feed back networks.
  • Wiper of R403 connects to node FM1 to pin 4 , through R402 to pin 3, and through C404 to return node PWFMO.
  • Resistor R403 may be replaced with two fixed resistors.
  • Pulse width timing capacitor C404 connects pin 3 to return node PWFMO.
  • Low leakage diode D401 anode is connected to pin 3 cathode to output pin 6 node CLK.
  • Resistor R404 sets the nominal pulse width of output pin 6 node CLK. The pulse width can be adjusted from 0 (off) to 95%. Resistor R403 and C404 determine the nominal operating frequency.
  • Pin 3 remains 0.6-volts above PWFMO node during the period pin 6 is low (see oscillograph trace GI segment 64 FIG. 34) .
  • capacitor C405 begins to rapidly charge until the voltage in pin 4 reaches the internal comparator level (see oscillograph trace G4 segment 65 FIG. 34) .
  • the comparator triggers internal transistor to rapidly discharge C404 (see oscillograph trace G4 segment 66 FIG. 34) .
  • the cycle repeats with output pin 6 being set high.
  • External feedback current applied to U400 pin 1 and node PWl (see oscillograph trace GI segment FIG. 34) follows the actual output voltage.
  • Oscillograph trace GI segment 67 (FIG. 34) is the period when the output switch conducting storing energy in the NSME.
  • Oscillograph trace GI segment 68 (FIG. 34) is the period when the output switch is off allowing storing energy in the NSME to be transferred to the storage capacitor.
  • Application of external current source or feed back network to pin 1 or node PWl allows the pulse width to be modulated. Removing current from PWl lowers the comparator level causing the comparator to trigger at lower voltages across C404 reducing the pulse width. Introducing current into node PWl increases pulse width from nominal to maximum of 95%. Resistor R404 and C404 determine the nominal pulse width. This design allows the CLK output to be pulse width modulated.
  • Application of external feed back network to pin 4 or node FW1 allows the frequency to be modulated. Removing current from FW1 slows the charging of C405.
  • FIG. 34 Oscillograph traces of the PWFM (FIG. 33) controller in the pulse-width modulation mode.
  • FIG. 35 Oscillograph trace of the TCTP (FIG. 8) resonant converter primary voltage.
  • FIG. 35 is an oscillograph trace of the voltage developed across capacitor CIO (FIG. 8) .
  • the supply VBAT was only 18 -volts.
  • the primary 100 (FIG. 18) inductance 203 uH was achieved by 55 turns on a 26u 2.28 oz. KoolMu magnetic element 101.
  • the secondary winding 103 (FIG. 18) is 15 turns on core 101. A 5.5-watt load is connected to winding 103.
  • the NSME primary 100 (FIG.
  • FIG. 36 Regulated 18_Volt DC control power sub- circuit REG.
  • Sub-circuit REG consists of resistor R517, regulator Q514 and capacitors C514, C515, C516, C518, and C517.
  • Pin REGO connects to the external power source return. Node REGO is also the return line it connects to Q514 pin 2, and capacitors C518, C514, C515, and C517.
  • Resistor R517 is connected to the pin 1 (input) node of voltage regulator Q514 and to input pin RIN+ .
  • Voltage regulator Q514 Pin 3 is the 18vdc regulated DC output is connected to the capacitors C515, C514 and output pin 18V.
  • Capacitors C515, C517 are solid dielectric type is used to filter high frequency ripple and to prevent Q514 from oscillating.
  • Sub-circuit REG provides regulated power for control circuits and output switch buffer AMP (FIG. 29) .
  • FIG. 37 is a schematic for a non-isolated high side switch buck converter sub-circuit HSBK.
  • FIG. 37 is a non- isolated high side switch buck converter sub-circuit HSBK.
  • This converter topology consists of a non- isolated high efficiency buck stage, which provides regulated power to an efficient push-pull isolation stage.
  • Sub- circuit HSBK consists of diode D8, capacitor C8 , FET transistor Q31, sub-circuit TCTP (FIG. 8) , sub-circuit BLl (FIG. 18B) , sub-circuit IFB (FIG. 40B) , sub-circuit AMP (FIG. 29) and sub-circuit PWFM (FIG. 33) .
  • External power source VBAT connects to pins DCIN+ and DCIN-.
  • Pin DCIN+ connects to transistor Q31 source, sub-circuit PWFM pin PWFMO, sub-circuit AMP pin GAO, and sub-circuit IFB pin FBE, sub-circuit TCTP pins DCIN+ and B- .
  • Regulated 18-volt output from sub-circuit TCTP pin B+ connects to sub-circuit AMP pin GA+ and to sub-circuit PWFM pin PWFM+ . This provides the positive gate drive relative to the source of Q31.
  • Power source VBAT return is connected to pin DCIN-, sub-circuit TCTP pin DCIN-, diode D68 anode, capacitor C68, RLOAD, sub-circuit IFB pin OUT-, output pin B- and ground/return node GND.
  • Sub- circuit PWFM is designed for adjustable pulse-width operation from 0 to 90%, maximum pulse width occurs with no feedback current to pin PWl. Increasing the feedback current reduces the pulse-width and output voltage from converter HSBK.
  • Sub-circuit PWFM clock/PWM output pin CLK is connected to the input pin GAl of buffer sub-circuit AMP. The output of sub-circuit AMP pin GA2 is connected to the gate of Q31.
  • the drain of Q31 is connected to sub- circuit BLl pin P1B and the cathode of D68.
  • Pin PIA of sub-circuit BLl is connected to capacitor C8 , sub-circuit IFB pin OUT- and RLOAD.
  • sub-circuit PWFM pin CLK high buffer AMP output pin GA2 charges the gate of transistor switch Q31.
  • Switch Q31 conducts charging capacitor C68 through NSME BLl from source VBAT and storing energy in BLl.
  • Feedback output pin FBC from sub- circuit IFB is connected to sub-circuit PWFM pulse-width adjustment pin PWl.
  • sub-circuit IFB removes current from PWl commanding PWFM to reduce the pulse-width or on time of signal CLK.
  • sub-circuit PWFM reaches the commanded pulse-width PWFM switches output pin CLK low turning off Q31 stopping the current into BLl.
  • the stored energy is released from NSME BLl into the now forward biased diode D68 charging capacitor C68.
  • the converter By modulating the on time of switch Q31 the converter "bucks" applied voltage and efficiently regulates to a lower voltage. Regulated voltage is developed across Nodes B- and B+ .
  • Sub-circuit IFB provides the isolated feedback voltage to the sub- circuit PWFM.
  • Sub- circuit LSBKPP is a schematic for an isolated two-stage low side switch buck converter sub-circuit LSBKPP.
  • This converter topology consists of a high efficiency low-side switch buck stage, which provides regulated power to an efficient push-pull isolation stage.
  • An efficient center- tap fullwave rectifier provides rectification.
  • Sub- circuit LSBKPP consists of diode D46, capacitor C46, FET transistor Q141, sub-circuit REG (FIG. 36) , sub-circuit OUTB (FIG. 25A) , sub-circuit BLl (FIG. 18B) , sub-circuit TCTP (FIG. 8) , sub-circuit IFB (FIG. 40B) , sub-circuit AMP (FIG.
  • Sub-circuit REG provides regulated low voltage power to the controller and to the main switch buffer.
  • VBAT negative is connected to pin DCIN- and ground return node GND.
  • Node GND connects to sub-circuit PWFM pin PWFMO, sub-circuit AMP pin GAO, Q141 source, sub-circuit IFB pin FBE, sub-circuit REG pin REGO and sub-circuit TCTP pin DCIN-.
  • Sub-circuit PWFM (FIG. 33) is designed for variable pulse width operation. The nominal frequency is between 20-600Khz PWFM is configured for maximum pulse width 90% (maximum buck voltage) with no feedback current from sub-circuit IFB. Increasing the feedback current reduces the Qlll on time reducing the voltage to the push-pull stage and the output from converter LSBKPP.
  • Sub- circuit PWFM clock output pin CLK is connected to the input pin GAl of buffer sub-circuit AMP (FIG. 29) .
  • the output of switch speed up buffer sub-circuit AMP pin GA2 is connected to the gate of Q141.
  • Floating isolated 18- volt power from sub-circuit TCTP pin B+ connects to sub- circuit DCACl pin P18V.
  • the drain of Q141 is connected to sub-circuit BLl pin PIA and the anode of D46.
  • the return line of sub-circuit DCACl pin DC- connects to sub-circuit BLl pin P1B, sub-circuit TCTP pin B- and C46.
  • Switch Q141 conducts reverse biasing diode D46; capacitor C46 starts charging through NSME BLl from source VBAT. During the time Q141 is conducting, energy is stored in NSME sub- circuit BLl. Charging C46 provides power to final push- pull converter stage DCACl.
  • the output of the output rectifier sub-circuit OUTB is connected to feedback sub- circuit IFB output pin FBC from sub-circuit IFB is connected to sub-circuit PWFM pulse-width adjustment pin PWl.
  • Sub-circuit IFB removes current from PWl commanding PWFM to reduce the pulse-width or on time of signal CLK.
  • sub-circuit PWFM After sub-circuit PWFM reaches the commanded pulse-width PFFM switches CLK low turning off Q141 stopping the current into BLl. The energy is released from NSME BLl into the now forward biased flyback diode D46 charging capacitor C46. By modulating the on time of switch Q141 the converter voltage is regulated. Regulated voltage is developed across C46 Nodes DC+ and GND. Providing energy to the isolated constant frequency push-pull DC to AC converter sub-circuit DCACl (FIG. 2) .
  • Sub-circuit DCACl provides efficient conversion of the regulated buck voltage to a higher or lower voltage set by the magnetic element winding sub-circuit PPTl (FIG. 19) ratio.
  • the center tap of the push-pull output magnetic is connected to, sub-circuit OUTB pin OUT-, RLOAD, sub-circuit IFB pin OUT- and the pin OUT- forming the return line for the load and feedback network.
  • Output of sub-circuit DCACl pin ACH is connected to sub-circuit OUTB pin C7B.
  • Output of sub-circuit DCACl pin ACL is connected to sub-circuit OUTB pin C8B.
  • Sub-circuit OUTB provides rectification of the AC power generated by sub-circuit DCACl. As the non- saturation magnetic converter is very quite minimal filtering is required by OUTB. This further reduces cost and improves efficiency as losses to filter components are minimized.
  • Sub-circuit IFB provides the isolated feedback current to the sub-circuit PWFM.
  • sub- circuit IFB senses the converter output (nodes OUT+ and OUT-) is greater than the designed/desired voltage, current is removed from node PMl. Sinking current from PMl commands the PWFM to a shorter pulse-width thus increasing the buck action and reducing the first stage converter output voltage.
  • the feedback signal from IFB commands the PWFM to minimum output.
  • Gate drive to switch Q141 is removed stopping all buck activity capacitor discharging C46. Input current from VBAT to charge C46 is sinusoidal making the converter very quiet.
  • the switch Q141 is not exposed a potentially destructive current spike. Placing less stress on the switches thereby increasing the MTBF.
  • Sub- circuit LSBKPP takes advantage of the desirable properties of the NSME in this converter topology. Adjusting the NSME BLl (FIG. 18B) sets the amount of buck voltage available to the final push-pull isolation stage. Greater efficiencies are achieved at higher voltages. The final output voltage is set by the turns ratio of the push-pull element PPTl (FIG. 19) .
  • Converter LSBKPP provides efficient conversion from high voltage sources into high current isolated output .
  • FIG. 39 is a schematic for an isolated two-stage low side switch buck converter sub-circuit LSBKPPBR. This converter topology consists of a non-isolated high efficiency low-side switch buck stage, which provides regulated power to an efficient push-pull isolation stage.
  • Sub-circuit LSBKPPBR consists of diode D6, capacitor C6 , FET transistor Qlll, sub-circuit REG (FIG. 36) , sub-circuit OUTBB (FIG. 25B) , sub-circuit BLl (FIG. 18B) , sub-circuit TCTP (FIG. 8) , sub-circuit IFB (FIG. 40B) , sub-circuit AMP (FIG. 29) , sub-circuit DCACl (FIG. 2) , and sub-circuit PWFM (FIG. 33) .
  • External power source VBAT connects to pins DCIN+ and DCIN- . From pin DCIN+ connects to sub-circuit REG pin RIN+, D6 cathode, capacitor C6 , sub-circuit TCTP (FIG. 8) pin DCIN+, and sub-circuit DCACl pin DC+ . Voltage regulator sub-circuit REG output pin +18V connects to sub-circuit AMP pin GA+ and to sub-circuit PWFM pin PWFM+ . Sub-circuit REG provides regulated low voltage power to the controller and to the main switch buffer.
  • Sub-circuit PWFM (FIG. 33) is designed for variable pulse width operation.
  • the nominal frequency is between 20-600Khz PWFM is configured for maximum pulse width 90% (maximum buck voltage) with no feedback current from sub-circuit IFB. Increasing the feedback current reduces the Qlll on time reducing the voltage to the push-pull stage and the output from converter LSBKPPBR.
  • Sub-circuit PWFM clock output pin CLK is connected to the input pin GAl of buffer sub-circuit AMP (FIG. 29) .
  • the output of switch speed up buffer sub- circuit AMP pin GA2 is connected to the gate of Qlll.
  • Floating isolated 18 -volt power from sub-circuit TCTP pin B+ connects to sub-circuit DCACl pin P18V.
  • the drain of Qlll is connected to sub-circuit BLl pin PA1 and the anode of D6.
  • the return line of sub-circuit DCACl pin DC- connects to sub-circuit BLl pin P1B, sub-circuit TCTP pin B- and C6.
  • Sub-circuit IFB removes current from PWl commanding PWFM to reduce the pulse-width or on time of signal CLK. After sub-circuit PWFM reaches the commanded pulse -width PFFM switches CLK low turning off Qlll stopping the current into BLl. The energy is released from NSME BLl into the now forward biased flyback diode D6 charging capacitor C6. By modulating the on time of switch Qlll the converter voltage is regulated. Regulated voltage is developed across C6 nodes DC+ and DC- . Providing energy to the isolated constant frequency push-pull DC to AC converter sub- circuit DCACl (FIG. 2) .
  • Sub-circuit DCACl provides efficient conversion of the regulated buck voltage to a higher or lower voltage set by the magnetic element winding sub-circuit PPTl (FIG. 19) ratio.
  • the return node of the sub-circuit OUTBB pin OUT- is connected to RLOAD, sub-circuit DCACl pin ACO, sub-circuit IFB pin OUT- and the pin OUT-.
  • Node OUT- is the return line for the load and feedback network.
  • Output of sub-circuit DCACl pin ACH is connected to sub-circuit OUTBB pin C7B.
  • Output of sub-circuit DCACl pin ACL is connected to sub-circuit OUTBB pin C8B.
  • Sub-circuit OUTBB provides rectification of the AC power generated by sub-circuit DCACl. As the disclosed non- saturation magnetic converter has minimal output ripple, less filtering is required by OUTBB. This further reduces cost and improves efficiency as losses in filter components are minimized.
  • Sub-circuit IFB provides the isolated feedback current to the sub-circuit PWFM. Open collector output of IFB pin FBC connects to PWFM pin PWl. When sub-circuit IFB senses the converter output (nodes OUT+ and OUT-) is greater than the designed/desired voltage, current is removed from node PMl. Sinking current from PMl commands the PWFM to a shorter pulse - width thus increasing the buck action and reducing the first stage converter output voltage.
  • Converter LSBKPPBR provides efficient conversion from high voltage sources such as high power factor AC to DC converters such as sub-circuit ACDCPF (FIG. 4) .
  • FIG. 40 is the schematic of the inventions isolated over voltage feed back network sub-circuit IPFFB.
  • Sub- circuit IPFFB consists of Resistors R926, R927, R928, R929 and R930, capacitor C927, zener diodes D928 and D903, transistor Q915 and opto-isolator U903.
  • Node PF+ connects through resistor R927 to cathode of D903 and anode of opto-isolator U903.
  • Cathode of diode D903 is connected to pin PF+ .
  • Resistor R928 is connected from anode of D928 to base of Q915.
  • Capacitor C927 is connected in parallel with zener diode D903.
  • Resistor R928 limits maximum base current.
  • Resistor R929 is connected between base and emitter of Q915. Resistor R929 is used to shunt excess zener leakage current from the base common in high voltage diodes. Two hundred-volt zener diode cathodes D928 are connected to pin PF+ .
  • Anode of D928 is connected to R930 and R928.
  • Resistor R930 provides a path for leakage current from 200 -volt zener D928.
  • Resistor R926 limits the maximum current to U903 internal light emitting diode to about lOma.
  • Resistor R927 sets the maximum zener current at maximum boost voltage of approximately 200-volts to 20ma.
  • Transistor Q915 is biased off when the voltage from node PF+ and PF- is less than the zener voltage of 200-volts. Transistor is in a cutoff or non-conducting state no current is injected to U903 LED. The internal phototransistor is also in a non-conducting state.
  • the attached external control sub-circuit is not commanded to change its output.
  • With 200 volts or more applied to nodes PF+ and PF- reverse biased zener diode D928 injects current into the base of Q915.
  • Resistor R927, capacitor C927 and diode D903 provide 18-volts to the collector of Q915.
  • Transistor Q915 conducts current into U903 LED injecting base current into the U903 phototransistor. Modulating the LED current is reflected as variable impedance between FBC and FBE.
  • This phototransistor may be connected as a variable current source or impedance.
  • This sub-circuit senses excessive boost voltage and quickly feeds back to the control sub-circuit (See PFA (FIG.
  • FIG. 40A is a schematic diagram of the non- isolated boost output voltage feed back sub-circuit FBA.
  • Sub- circuit FBA consists of Resistors R1120, R1121, R1122, R1123 and R1124
  • Input node PF+ connected to series resistor [R1123+R1124] then to parallel resistors [R20
  • Resistors R1120, R1121, R1122, R1123 and R1124 values are selected for a nominal input voltage of 385 -volts and output feed back voltage of 3.85. (See oscillograph GI FIG. 34) Resistors R1120, R1121, R1122, R1123 and R1124 are shown in surface mount configuration but can be combined into two thru hole- resistors.
  • Feedback output node PFl is connected to node PFl of sub-circuit PFA (FIG. 23) or PFB (FIG. 24) .
  • Return pin BR- is connected to BR- of PFA (FIG. 23) or PFB (FIG. 24) .
  • Nodes FBE and FBC it may also be connected between nodes FM1 pin PWFMO or PWl pin PWFMO of control sub- circuit PWFM (FIG. 33) .
  • FIG. 40B is the schematic of the inventions isolated low voltage feed back network sub-circuit FBA.
  • Sub- circuit IFB consists of Resistors R900, R901 and R902, zener diode D900, Darlington transistor Q900 and opto- isolator U900.
  • Node OUT+ connects cathode of D900 to R901.
  • Anode of diode D900 is connected to series resistor R900 to base of Darlington transistor Q900.
  • Resistor R902 is connected from base to emitter to Q900.
  • Resistor R901 connects to anode of opto-isolator U900 LED (light emitting diode) the cathode is connected to Q900 collector.
  • Emitter of Q900 is the return current path and connects to pin/node OUT-.
  • Resistor R901 limits the maximum current to U900 internal light emitting diode to 20ma.
  • Resistor R902 shunts some of the zener leakage current from the base.
  • Zener diode voltage selection sets the converter output voltage a typical value maybe 48 -volts.
  • the zener voltage is the final desired output minus two base emitter junction drops (1.4V) .
  • Resistor R900 limits the maximum base current to Q900.
  • Resistors R900 and R901 are selected to bias Darlington transistor Q900 collector current with nominal voltage across nodes OUT+ and OUT- . Change in voltage between OUT+ and OUT- modulates the opto-isolator U900 LED current in turn changing the base current of U900 internal photo transistor.
  • Phototransistor emitter is node FBE collector is node FBC. Modulating the LED current is reflected as variable impedance between FBC and FBE.
  • This phototransistor may be connected as a variable current source or impedance.
  • PFA control sub-circuit
  • PFB PFB
  • PWFM PWFM FIG. 33
  • the phototransistor is connected as a current shunt. Higher voltage applied to OUT+ and OUT- nodes increases the feedback shunt current commanding the control sub-circuit (See PFA (FIG. 23) or PFB (FIG. 24) or PWFM (FIG. 33)) to reduce the pulse-width or frequency.
  • IFB accomplishes high speed feed back due to the very high gain of the Darlington transistor and the rapid response of the internal converter stage (s) active ripple reduction and excellent load regulation are achieved.
  • FIG. 40C is the schematic of the alternate PFC isolated over voltage feed back network sub-circuit IOVFB.
  • Sub-circuit IOVFB consists of resistors of R917, R938, R939 and R940, diode D911, Darlington transistor Q914 and opto-isolator U905.
  • the output of the PFC at pin PF+ is connected to R917 then to collector of Q914.
  • Resistor R917 sets the maximum current to U905 light emitting diode.
  • Resistor R938 is connected from return node PF+ to zener diode D911 cathode and R938.
  • Resistor R939 is connected from return node PF- to zener diode D911 cathode and R938.
  • Anode of D911 is connected to wiper arm of adjustable resistor R940.
  • One leg of R940 is connected to the base of transistor Q914 the other to R939 and U905 LED anode and R939. Emitter of Q914 is connected to anode of U904.
  • Adjustable resistor R940 sets the maximum or trip voltage before transistor Q914 is biased on. Providing current to U905 LED. Phototransistor emitter is node FBE collector is node FBC. Modulating the LED current is reflected as variable impedance between FBC and FBE. This phototransistor is normally connected as a shunt to force the control element to a minimum output. This sub-circuit senses the boost voltage and feeds back to the PFC. Where excessive boost voltage forces the PFC to automatically reduce the boost voltage.
  • FIG. 40D is a schematic diagram of and alternate for the non- isolated boost output voltage feed back sub- circuit FBD
  • Sub-circuit FBD consists of Resistors R1120, R1121, R1122, R1123 and R1124.
  • FIG. 41 is the schematic of the alternate low voltage feed back network sub-circuit FBI.
  • Sub-circuit FBI consists of Resistors R81, R82 and R83, zener diode D80, NPN transistor Q80 and capacitor C80.
  • Node OUT+ connects cathode of D80.
  • Anode of diode D80 is connected to through resistor R83 to OUT- and resistor R82 to base of transistor Q80.
  • Capacitor C80 is connected from base to pin OUT- .
  • Capacitor C80 bypasses high frequency to noise to OUT- .
  • Resistor R81 is connected from emitter of Q80 to node OUT- .
  • Resistor R81 adds local negative feedback to reduces the effects of variation in transistor gain.
  • Collector of Q80 is connected to pin FBC.
  • the return current node connects to pins FBE and OUT-.
  • Resistor R82 limits the maximum base current protecting Q80.
  • Resistor R83 shunts some of the zener leakage current from the base.
  • Zener diode voltage selection sets the converter output voltage a typical value maybe 48 -volts.
  • the zener voltage is the final desired output minus one base emitter junction drop (0.65-Volts) .
  • the OUT+ node reaches the nominal level reverse biased zener starts to conduct injecting a small base current into Q80. Biasing transistor into a conducting state. Change in voltage between OUT+ and OUT- modulates Q80 collector current.
  • the zener diode is biased at it's knee thus small changes in voltage result in relatively large collector current changes.
  • FIG. 41A is the schematic of an alternate over voltage feed back network sub-circuit FB2.
  • Sub-circuit FB2 consists of Resistors R419, R418, R414 and R410, zener diode D410, and NPN transistors Q414 and Q413.
  • Node PF+ connects to series resistors R410+R419+R418 then to common or ground forming voltage divider.
  • the junction of R418 and R419 connects to collector of Q414 and cathode of Zener diode D410.
  • Diode D410 anode connects to base of transistor Q414.
  • Emitter of Q414 connects to base of Q413 and through resistor R414 to ground.
  • Emitter of Q413 is also connected to ground.
  • Collector of Q413 connects to node PF2 for connection to regulator sub-circuit PFB pin2. .
  • FIG. 42 is the schematic of the inventions over voltage protection embodiment sub-circuit OVP1.
  • Sub- circuit OVP1 consists of SCR (silicon controlled rectifier) SCR1200, resistor R1200, capacitor C1200 and zener diodes D1200, D1202 and D1203.
  • Input pin PF+ is connected to cathode of zener diode D1203, anode of D1203 is connected to series zener diodes [D1202 + D1200] then to gate of SCR1200.
  • C1200] is connected from SCR SCR1200 gate to the return node BR- .
  • Diodes D1102 and D1103 are both 200-volt; D1101 is a 5.1-volt type the sum of the zener voltages set the trip point of the OVP at 405-volts. Other trip voltages may be implemented by selecting other zener diode combinations.
  • Capacitor C1200 and R1200 prevents leakage current and transients from accidentally tripping the OVP.
  • the boost voltage may quickly rise increase to levels dangerous to the output switch or output storage capacitors.
  • zener diodes D1203, D1202 and D1200 conduct a small current into the gate of SCR1200 turning SCR1200 on. Turning SCR1200 on places a low impedance path across the AC line through the rectifier sub-circuit BR (FIG. 22) .
  • FIG. 42A is the schematic of the inventions over voltage protection embodiment sub-circuit OVP2.
  • Sub- circuit 0VP2 consists of SCRs (silicon controlled rectifier) SCR1101 and SCR1100, resistors R1101 and R1102, capacitors CllOO and CHOI and zener diodes DllOO, D1102 and D1103.
  • SCRs silicon controlled rectifier
  • Anode of SCR1101 is node/pin CP18V+ that is connected to external control DC source.
  • Return node BR- is connected to SCR1101 cathode and capacitor CllOO.
  • Input node PF+ is connected to cathode of zener diode D1103 and to series resistor R1100 then to anode of SCR SCR1102.
  • the anode of D1103 is connected to the cathode of D1102.
  • the anode of D1102 is connected to the cathode of DllOO.
  • the cathode of SCR1100 is connected to the gate of SCR1101.
  • the anode of D1103 is connected to series zener diodes [D1102 + DllOO] then to capacitor CllOO then to the return node BR- .
  • R1200] prevents leakage current and transients from accidentally tripping OVPB .
  • IPFFB FIG. 40A, FBA 40B, IFB 40C or FBI FIG. 41 The boost voltage may quickly rise increase to levels dangerous to the output switch or output storage capacitors.
  • zener diodes D1103, D1102 and DllOO conduct a small current into the gate of SCRllOl latching SCRllOl on.
  • Resistor R1100 provides holding current for SCRllOl. Turning SCRllOl provides gate current to SCR1100, resistors R1100 and R1101 limits the gate current and provides the hold current to SCR1100. With gate current to SCR1100 the SCR is turned on providing a low impedance path from nodes CP18V+ to BR- . This action removes the regulated power to the main switch buffer and or PWM controllers PFA (FIG. 23) or PWFM (FIG.
  • Sub- circuit OVP2 consists of resistors of R970, R971, and R972, capacitor C970, zener diode D970, SCR SCR970, Darlington transistor Q970 and opto-isolator U970.
  • the output of the converter at pin OUT+ is connected to R972 and to the cathode of zener diode D970.
  • the anode of D970 is connected to series resistor R970 then to base of Q970.
  • Resistor R970 sets the maximum base current to Q970.
  • Resistor R971 is connected between the anode of D970 and return node OUT- .
  • Anode of light emitting diode U970 is connected to resistor R972 then to 0UT+ .
  • the cathode of U970 LED is connected to Q980 collector. Emitter of Q980 is connected to return node OUT- .
  • Zener diode D960 sets the maximum or trip voltage before transistor Q970 is biased on providing current to U970 LED.
  • Application of voltage greater than the zener voltage of D970 injects a small base current into Q970.
  • Transistor Q970 turns on the internal LED of U970 placing phototransistor in a conducting state and low impedance to pins OVC and OVC .
  • External push-pull driver sub- circuit PPG (FIG. 43) is shut down immediately by bringing pin PPEN high stopping the output stage.
  • Sub- circuit OVP2 senses the output voltage and quickly feeds back to the push-pull PFC. Where excessive boost voltage forces the PFC to automatically reduce the boost voltage.
  • Sub- circuit OVP3 is the schematic of the isolated output over voltage crowbar network sub-circuit OVP3.
  • Sub- circuit OVP3 consists of resistors of R980, R981, R982, R983, R984 and R985, capacitors C980, C981 and C982 zener diode D980, SCRs SCR980 and SCR981, Darlington transistor Q980 and opto-isolator U980.
  • Pin OUT+ is connected to resistor R982 and to the cathode of zener diode D980.
  • the anode of D980 is connected to series resistor R980 then to base of Q980.
  • Resistor R980 limits the base current to Q980.
  • Resistor R981 is connected between the anode of D980 and return node OUT- to provide a diode leakage current path.
  • Anode of light emitting diode U980 is connected through resistor R982 then to OUT+ .
  • the cathode of U980 LED is connected to Q980 collector.
  • Emitter of Q980 is connected to return node OUT- .
  • Zener diode D960 sets the maximum or trip voltage before transistor Q980 is biased on providing current to U980 LED. Application of voltage greater than the zener voltage of D980 injects a small base current into Q980. Emitter of opto-isolator U980 is connected to the gate of SCR981 and through [R984
  • SCR SCR981 The cathode of SCR SCR981 is connected to the gate of SCR SCR980 and through [R985
  • FIG. 43 Push-pull oscillator sub-circuit PPG
  • FIG. 43 is the push-pull oscillator sub-circuit of the invention.
  • Sub- circuit PPG consists of U14 a two-phase oscillator, resistors R126, R130, R131, R132, R133, R134, R135, R136 and R137, capacitors C143, C136, C139, C140, C141 and C142.
  • the current implementation uses a Motorola MC33025 pulse width modulator IC to generate the clock signals to drive the push-pull stage. But, any non-overlapping two phase fixed frequency generator could be used.
  • Pin 1 of U14 is connected to [capacitor C143
  • Resistor R134 connects the internal 5.1 -volt reference output of U14 pin 16 to pin 1.
  • Resistors R135 in series with R137 from 5.1-volt reference to return node PPGO form a voltage divider; the center is connected to U14 pin 2 placing pin 2 at 2.55-volts.
  • Resistor R126 is connected from U14 pin 5 to return node PPGO.
  • Resistor R133 is connected from U14 pin 1 to return node PPGO.
  • Timing capacitor C142 is connected from U14 pins 6 and 7 to return node PPGO .
  • Resistor R126 and capacitor C142 set the operating frequency of the internal oscillator.
  • Timing resistor could be replaced with a JFET, MOSFET, transistor, or similar switching device to provide variable frequency operation.
  • the drain of the transistor would be connected to pin 5.
  • the source would be connected to return node PPGO .
  • the variable frequency command voltage/current is applied between gate and source.
  • Capacitor C141 is connected from U14 pin 8 to return node PPGO.
  • Capacitor C136 is connected from U14 pin 16 to return node PPGO.
  • Capacitor C140 is connected from U14 pin 15 to return node PPGO.
  • Capacitor C139 is connected from U14 pin 13 to return node PPGO .
  • Resistor R136 is connected from U14 pin 9 to return node PPGO.
  • U14 pins 10 and 12 is connected to return node PPGO.
  • External power is connected to node/pin PPG+ to PWM (pulse width modulator) IC U14 on pin 15 through resistor R130 connected to the 18-volt control supply.
  • Resistor R131 connected to pin 13 of U14 and PPG+ provides power to the totem-poll output stage.
  • the power return line is connected to node PPGO.
  • IC U14 is designed to operate at a constant frequency of approximately 20-600Khz with a fixed duty cycle of 35- 49.9%.
  • Resistors R135, R137, R133 configure U14 to operate at maximum pulse width.
  • a two-phase non-over lapping square wave is generated on pins 11 node PH2 and pin 14 node PHI and delivered to speed-up buffers AMP described in FIG. 29.
  • the two-phase generator is configured to prevent the issue of overlapping drive signals that would null the core bias and present excessive current to the switches.
  • Sub-circuit PPG provides the drive to the push-pull switches making efficient use of the NSME.
  • FIG. 44 inrush limiter sub-circuit SSI.
  • Sub-circuit SSI consists of diodes D447, resistors R441, R442, R443, R444, R445 and R446, transistor Q446 and capacitors C449, C442, and C448.
  • Node PF+ connects to the positive input of storage capacitor C442 and to series resistors R441+R442.
  • Series resistors R441 and R442 may be replaced with a single element.
  • Drain of transistor Q446 is connected to the negative terminal of C442 and R442.
  • Source of Q446 is connected to return node BR- .
  • R445] are connected in parallel with Q446 source and drain terminals.
  • Resistors R443, R444 and R445 may be replaced with a single element.
  • Resistor R446 connects to the rectified line voltage node BR+ and to gate of Q446.
  • Cathode of Zener diode D447 is connected the gate of Q446.
  • Anode of Zener diode D447 is connected to source of Q446.
  • Diode D447 limits the maximum gate voltage to approx. 16 volts.
  • Parallel capacitors C448 and C449 are connected in parallel to D447.
  • C449] provide a time delay of (0.05 to 0.2 sec) at power up. This delay range is offered by way of example and not limitation.
  • transistor Q446 is in a high impedance state.
  • capacitor C442 charging current is limited by [R443
  • oscillograph G44 (Fig 44A) is the period when transistor is not conducting thus [R443
  • R445] provides the charging path thus limiting inrush current.
  • the exponential decrease in inrush current is observed during interval 441.
  • Soft start-interval 444 (Fig 44A) of oscillograph GPF+ is also marked with greater AC ripple voltage due to the series resistance.
  • C449] charges through R446 the gate voltage of Q446 increases turning "ON" Q446.
  • Transistor Q446 turns on during interval 442 (FIG. 44A) .
  • Enhancing MBTF with a minimal addition of components This instant invention also permits “HOT” plugging multiple units in parallel for higher power and or redundancy.
  • the inrush limiter SSI briefly isolates the storage capacitor from the main DC bus. In this way "hot swapping" does no create a large disturbance on the AC or main external DC BUS.
  • the unique master less load sharing method taught in FIG. 4A allows any number of units to be connected in parallel for high power and reliability.
  • FIG. 44A is an oscillograph of line current and output voltage during operation of sub-circuit SSI (FIG. 44) .
  • FIG. 45 is a schematic diagram of the fast start sub-circuit FSl.
  • Fast-start Sub-circuit FSl consists of diodes D452 and D451, resistors R451, R452, R453, R454, R455 and R456, transistors Q450 and Q451, and capacitors C452, C453, and C451.
  • Resistor R451 connects node VCC to the base of transistor Q450, then to resistor R454 in parallel with capacitor C451 to ground or BR- .
  • Anodes of zener diodes D451 and D452 are connected to ground.
  • Cathode of zener diode D451 is connected to emitter of Q450.
  • Cathode of zener diode D452 is connected to collector of Q450, gate of Q451 and through resistors R452+R453 to node PF+ .
  • Resistor R455 connects from PF+ to drain of Q451.
  • Resistor R456 connects from BR- (ground) to source of Q451 forming node TP15 and through capacitor C452 to the gate of Q451.
  • Capacitor C453 is connected between nodes TP17 and TP45. With application of AC power node PF+ voltage increases rapidly.
  • Transistor Q450 is not in a conducting state as VCC is zero (no boost) .
  • Resistors R452+R453 charge C452 forward biasing Q451.
  • Oscillograph G45 (FIG. 45A) is plot of the source gate voltage of Q451. During interval G451, transistor Q451 conducts providing power to VCC though R455 from PF+ . Interval G452 of oscillograph GVCC shows the rapid rise of VCC.
  • Forward biasing Q450 reduces the gate voltage on Q451.
  • Past G456 transistor Q451 gate to source is reverse biased turning off the fast-start.
  • boost activity will stop removing the AC voltage on TP45. Removal of this base drive reduces current in the collector circuit of G450, thus allowing Q451 to become forward biased if VCC falls below 5 volts. Power will be provided to VCC any time C451 falls below 5 volts.
  • This novel circuit provides a unique method to quickly provide control power before boost operation begins and maintain control power during extended over voltage or no load periods. Thus insuring rapid reliable start up and recovery under a full range of load and fault conditions.
  • FIG. 45A is an oscillograph of sub-circuit FSI during operation of sub-circuit SSI (FIG. 45) .
  • FIG. 46. Transient protection , Sub-circuit TRN consists of diodes D460-D462, Bridge rectifier 461 and capacitors C260, C260.
  • Line voltage AC plus a high voltage source HVl are connected to the AC-voltage terminals of bridge rectifier 461.
  • Bridge DC+ terminal connects to node BR+ and to Anodes of transient protection diodes D460-D462 and inductor L63 in parallel with capacitor C20. Inductor L63 and capacitor C20 do not substantially contribute to the action of the transient protection circuit and are only shown for completeness.
  • Cathodes of D460-D462 are connected to Boost output and storage capacitors C2 and C260.
  • Boost circuit operation is taught in FIG. 18A, 30, 29, and 24.
  • Three transient protection diodes are offered by way of example and not limitation. The number of devices is a function of the selected device forward current capacity and the expected peak currents.
  • Capacitor C260 is a polarized electrolytic device and is offered by way of example and not limitation.
  • a solid dielectric capacitor may be added in parallel to C260 lower the impedance and improve the high frequency performance.
  • transient protection diodes D460-D462 are reverse biased due to the action of the boost. With the application of a high voltage event HVl of any polarity to the AC line, the rectified event appears on node BR+ , also shown in oscillograph G463 (FIG. 46B) . If the transient voltage exceeds the voltage at C2, D460-D462 are forward biased transferring the energy to storage capacitor C260.
  • Common art transient methods shunt the energy into spark gaps or MOV type devices.
  • the instant invention is adaptable to other offline converters having a storage capacitor maintained (boosted) above the rectified peak line voltage. This topology will work with positive or negative reference converters.
  • Transient protection Sub-circuit TRNX consists of resistor R468, Bridge rectifier BR468 and capacitor C468.
  • Line voltage AC plus a high voltage source HVl are connected to the AC-voltage terminals of bridge rectifier BR468.
  • Bridge output positive terminal connects to node BR+ and to resistor R486 in parallel with C468.
  • Bridge output negative terminal connects to node BR- and to resistor R486 in parallel with C468.
  • Sub-circuit TRNX may be connected in parallel with any AC or DC load requiring transient protection.
  • FIG. 46B is an oscillograph of the converter operation during a high voltage transient event.
  • Oscillograph G461 is the output voltage PF+ .
  • Oscillograph G462 is the rectified AC line voltage BR+ .
  • Oscillograph G463 is the gate voltage to the main boost switch Ql .
  • FIG. 47 is a signal diagram of supply auto load leveling. To teach the invention FIG.
  • Regulator stage 470 may be any type such as series pass, variable reactance (AC) , boost, buck and shunt. These are offered by way of example and not limitation.
  • the regulator 470 only requires a control pin 479 that modulates the output N470 in proportion to the control signal .
  • Power or load sensing element 471 provides an output signal 472 that is proportional to the power delivered by 470 to load 476.
  • Load sensing element may be a hall effect sensor (Current) , resistor with differential amplifier, watt sensor or current transformer. These are offered by way of example and not limitation. The requirement being that signal 472 is proportional to the power delivered.
  • a simple inverting amplifier may be required to level shift, buffer or invert signal 472 polarity for a specific sensor.
  • VCC derived from the sampling the boost magnetic element PFTIA (FIG. 4A) via CPl (FIG. 26A) provides such a signal.
  • Signal 472 (VCC) varies as a function of load as shown in FIG. 26B. Load leveling is achieved with the addition of resistor R476 connected between nodes 472 and 477. Resistor R345 in FIG. 4A is the corresponding component in the converter ACDCPF1. Power signal 472 is converted into a current through R476 and injected into summing junction 477.
  • Summing junction 477 accepts current from R473 proportional to the converter temperature from sensor T473. In this way converter load sharing is based on power and or temperature. Simple resistor ratios program load-sharing rates while maintaining converter regulation. Resistor R479 develops a voltage proportional to the summing currents and applies it to the inverting terminal of comparator 478. Reference voltage V470 is applied to non-inverting input of comparator 478. The comparator generates command signal 479 to modulate the regulator 470. The action of the comparator is to maintain a minimal voltage difference between comparator input terminals. External power source (s) 475 and 475N connect to output node N474 and to common load 476. This configuration allows many converters to be connected in parallel.
  • s External power source
  • VCC Volt Control Signal 472
  • Load leveling is achieved with the addition of resistor R476 connected between nodes 472 and 477.
  • resistor R476 connected between nodes 472 and 477.
  • This unique action allows N units to be operated in parallel with out the typical master slave connections and circuitry.
  • the lightly loaded converters increase output voltage thus accepting more load.
  • the heavy loaded converters will reduce voltage, automatically shedding load to other converters or sources. In this way any number of converters may be connected in parallel for high power or redundant applications.
  • loss of the master unit is catastrophic.
  • failure or removal of a unit (s) causes the remaining units to increase output to absorb the additional load.
  • Optional temperature sensor T473 allows load sharing as a function of supply temperature in addition to load. Thus minimizing thermal gradients among multiple units.
  • This auto load leveling method is adaptable to AC or DC sources. Component selection sets nominal operating voltages, and rates of load sharing. This method allows dynamic load sharing with out the typical master slave connections, costs, and reduced reliability. This method permits mixing of power supply types i.e. auto load sharing and only requiring their output voltages to be substantially equal. Thus providing excellent regulation, simple setup and configuration, "hot swap" capability automatic recovery from fault conditions.
  • FIG. 47A is an alternate signal diagram of supply auto load leveling. To teach the invention FIG. 47A only shows the essential elements for clarity. Power supplied to 473 enters the regulator stage 470.
  • Regulator stage 471 may be any type such as series pass, variable reactance (AC) , boost, buck and shunt. These are offered by way of example and not limitation.
  • the regulator 470 only requires a control pin 479 that modulates the output N470 in proportion to the control signal.
  • Power or load sensing element 471 provides an output signal 472 that is proportional to the power delivered by 470 to load 476.
  • Load sensing element may be a hall effect sensor (Current) , resistor with differential amplifier, watt sensor or current transformer and are offered by way offered example and not limitation. The requirement being that signal 472 is proportional to the power delivered.
  • a simple inverting A470 amplifier may be required to level shift, buffer or invert signal 472 polarity for a specific sensor.
  • VCC derived from the sampling the boost magnetic element PFTIA (FIG. 4A) via CPl (FIG. 26A) provides such a signal.
  • Signal 472 (VCC) varies as a function of load as shown in FIG. 26B.
  • Amplifier A470, resistor R478 and R475 provides signal inversion to correct the signal polarity. Automatic load leveling is achieved with the addition of resistor R476 connected between nodes output of A470 and 477.
  • Resistor R345 in FIG. 4A is the corresponding component in the converter ACDCPF1.
  • Power signal 472 is converted into a current through R476 and injected into reference junction N476. Reference voltage V470 through R470 to non-inverting input of comparator 478.
  • Summing junction 477 accepts current from R475 proportional to the converter output N474.
  • Simple resistor ratios program load-sharing rates and output voltages while maintaining converter regulation.
  • Resistor R479 develops a voltage proportional to the summing currents and is applied to the inverting terminal of comparator 478.
  • the comparator generates command signal 479 to modulate the regulator 470.
  • the action of the comparator is to maintain a minimal voltage difference between comparator input terminals.
  • Additional external power source (s) 475 and 475N connect to output node N474 and turn to common load 476. This configuration allows many converters to be connected in parallel .
  • This method also permits mixing of power supply types i.e. auto load sharing and constant voltage types. Only requiring their stand alone output voltages to be substantially equal for a given load. This provides excellent regulation, simple setup and configuration, "hot swap" capability automatic recovery from fault Conditions.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Dc-Dc Converters (AREA)

Abstract

Single, multistage, and distributed magnetic switched and tank resonant power conversion systems utilizing NSME. The NSME provide, superior protection to conducted lightning transients, superior thermal operating bandwidth, higher magnetizing efficiency, greater flux/power density potential and form factor flexibility when implemented with the disclosed circuit strategies. Output voltage is maintained substantially constant and ripple free in the presence of line and load variations by the action of various feedback strategies. These mechanisms combine to produce compensations by controlling the duration and/or frequency of a switch or switches. A novel function generator implementation supplies a signal, which is a function of magnetic flux tracking, AC line phasing, and output voltage feedback to provide output regulation, active ripple rejection, and power factor correction to the AC line. Efficient energy storage and transfer is achieved by the optimized application of NSME. The use of efficient rectifying flyback management techniques protects switches and provides additional output. A second novel generator implementation supplies a two-phase signal, which is a function of switching frequency/duty cycle, and output voltage, provides regulation. Further efficiencies are realized by the inclusion of switching buffers that substantially reduce switching losses by presenting a high slew rate, low source impedance critically damped drive current to the main switch or switches.

Description

TITLE
Non- Saturating Magnetic Element (s) Power Converters and Surge Protection
CROSS REFERENCE APPLICATION This application is a continuation in part of application 09/410/849, filed on 10/1/99.
FIELD OF INVENTION
The present invention relates to converters, power supplies, more particularly, to single, or multi stage, AC/DC or DC/DC isolated and non-isolated push-pull converters including but not limited to, forward, flyback, buck, boost, push pull, and resonant mode converters, and power supplies, having individual or distributed NSME with high speed FET switching and efficient flyback management and or having input PFC (power factor correction) and input protection from lightning transients. The invention also allows the magnetic element (s) be distributed to accommodate packaging restrictions, multiple secondary windings, or operation at very high winding voltages.
BACKGROUND OF THE INVENTION
There are several basic topologies commonly used to implement switching converters . A DC-DC converter is a device that converts a DC voltage at one level to a DC voltage at another level . The converter typically includes a magnetic element having primary and secondary windings wound around it to form a transformer. By opening and closing the primary circuit at appropriate intervals control over the energy transfer between the windings occurs. The magnetic element provides an alternating voltage and current whose amplitude can be adjusted by changing the number and ratio of turns in each set of the windings. The magnetic element provides galvanic isolation between the input and the output of the converter. One of the topologies is the push-pull converter. The output signal is the output of an IC network that switches the transistors alternately "on" and "off". High frequency square waves on the transistor output drive the magnetic element into AC (alternating current) bias. The isolated secondary outputs a wave that is rectified to produce DC (direct current) . The push-pull converters generally have more components as compared to other topologies. The push-pull approach makes efficient use of the magnetic element by producing AC bias, but suffers from high parts count, thermal derating, oversized magnetics, and elaborate core reset schemes. The destructive fly-back voltages occurring across the switches are controlled through the use of dissipative snubber networks positioned across the primary switches. Another of the topologies is the forward converter. When the primary of the forward converter is energized, energy is immediately transferred to the secondary winding. In addition to the aforementioned issues the forward converter suffers from inefficient (dc bias) use of the magnetic element. The prior art power supplies use high permeability gapped ferrite magnetic elements. These are well known in the art and are widely used. The magnetics of the prior art power supplies are generally designed for twice the required power rating and require complex methods to reset and cool the magnetic elements resulting in increased costs and limited operating temperatures. This is because high permeability magnetic elements saturate during operation producing heat in the core, which increases permeability and lowers the saturation threshold. This produces runaway heating, current spikes and/or large leakage currents in the air gap, reduced efficiency, and ultimately less power at higher temperatures and/or high load. The overall effects are, lower efficiency, lower power density, and forced air/heatsink dependant supplies that require over-rated ferrite magnetic elements for a given output over time, temperature, and loading.
IMPROVEMENTS
The combined improvements of the invention translate to higher system efficiencies, higher power densities, lower operating temperatures, and, improved thermal tolerance thereby reducing or eliminating the need for forced air cooling per unit output. The non-saturating magnetic properties are relatively insensitive to temperature (see FIG. 17) , thus allowing the converter to operate over a greater temperature range. In practice, the operating temperature for the NSME is limited to 200C by wire/core insulation; the non- saturating magnetic material remains operable to near its Curie temperature of 500C. What are needed are converters having circuit strategies that make advantageous use of individual and distributed NSME. What are needed are converters having buffer circuits that provide fast, low impedance critically damped switching of the main FETs . What are needed are converters that incorporate efficient multiple "stress-less" flyback management techniques to rectify and critically damp excessive node voltages across converter switches. What are needed are converters having flux feedback frequency modulation. What are needed are converters that correct AC power factor. What is needed are converters that meet or exceed class B conducted EMI requirements. What are needed are converters tolerant of lightning and harsh thermal environments. The present invention addresses these and more.
SUMMARY OF THE INVENTION
The main aspect of the present invention is to implement converters having circuit strategies that make advantageous use of individual and distributed NSME for the achievement of the key performance enhancements disclosed herein. Another aspect of the present invention is to provide unique resonant tank circuit converter strategies with individual and distributed NSME that make use of higher primary circuit voltage excursions in the production of high frequency / high density magnetic flux. Another aspect of the present invention is a high energy density single stage frequency controlled resonant tank converter topology enabled by the use of individual and distributed NSME. Another aspect of the present invention is to provide a converter design that utilizes a FET drive technique consisting of an ultra fast, low RDS on N-channel FET for charging the main FET gate and an ultra fast P-channel transistor for discharging the main FET gate. Another aspect of the present invention is to provide converters that incorporate efficient multiple "stress-less" flyback management techniques to rectify and critically damp excessive node voltages across converter switches . Another aspect of the present invention is to provide a converter having core (flux) synchronized zero crossing frequency modulation. Another aspect of the present invention is to present a high power factor to the AC line. Another aspect of the present invention is to provide protection from high voltage (input line) transients. Another aspect of the present invention is to combine distributed magnetics advantageously with the other converter aspects. Another aspect of the present invention is active ripple rejection provided by several high-gain high-speed isolated control and feedback systems. Other aspects of this invention will appear from the following description and appended claims, reference being made to the accompanying drawings forming a part of this specification wherein like reference characters designate corresponding parts in the several views.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 and 1A is a schematic diagram of a two- stage power factor corrected AC to DC isolated output converter embodiment of the invention.
FIG. 2 is a schematic diagram of a single stage DC to AC converter embodiment with isolated output sub- circuit DCAC1.
FIG. 3 and 3A is a schematic diagram of a three stage AC to DC isolated output converter embodiment of the invention.
FIG. 4 is a schematic diagram of a power factor corrected single stage AC to DC converter sub-circuit ACDFPF.
FIG. 4A is a schematic diagram of an alternate power factor controller with load sharing converter sub- circuit ACDFPF1.
FIG. 5 is a graph comparing typical winding currents in saturating and non- saturating magnetics of equal inductance .
FIG. 6 is a schematic for a non-isolated low side switch buck converter sub-circuit NILBK.
FIG. 7 is the preferred embodiment schematic for a tank coupled single stage converter sub-circuit TCSSC.
FIG. 8 is a schematic for a tank coupled totem pole converter sub-circuit TCTP . FIG. 9 is a block diagram for a single stage non-isolated DC to DC boost converter NILSBST .
FIG. 10 is a schematic for a two stage isolated DC to DC boost controlled push-pull converter BSTPP .
FIG. 11 is a graph of permeability as a function of temperature for typical prior art magnetic element material .
FIG. 12 is a graph of flux density as a function of temperature for typical prior art magnetic element material .
FIG. 12A is a graph of magnetic element losses for various flux densities and operating frequencies typical of prior art magnetic element material .
FIG. 13 is a graph showing standard switching losses.
FIG. 14 is a graph showing lower switching losses of the invention.
FIG. 15 is a graph showing the magnetizing curve (BH) for the NSME material .
FIG. 15A is a graph of the magnetization curves for H Material.
FIG. 16 is a graph of magnetic element losses for various flux densities and operating frequencies of the NSME material .
FIG. 17 is a graph of permeability as a function of temperature for the NSME. FIG. 18 is a schematic representation of the boost NSME sub-circuit PFT1.
FIG. 18A is a schematic representation of the NSME sub- circuit PFT1A.
FIG. 18B is a schematic representation of the non- saturating two terminal NSME sub-circuit BL1.
FIG. 18C is a schematic diagram of the NSME implemented as distributed magnetic assembly PFT1D .
FIG. 19 is a schematic representation of the push-pull NSME sub-circuit PPT1.
FIG. 19A is a schematic representation of the alternate push-pull NSME sub-circuit PPT1A.
FIG. 20 is a schematic diagram of the NSME input transient protection and line filter sub-circuit LL.
FIG. 20A is a schematic showing an alternate line filter LF.
FIG. 21 is a schematic diagram of the alternate NSME input transient protection and line filter sub- circuit LLA.
FIG. 22 is a schematic diagram of the AC line rectifier sub- circuit BR .
FIG. 23 is a schematic diagram of the power factor controller sub-circuit PFA.
FIG. 24 is a schematic diagram of the alternate power factor correcting boost control element sub-circuit PFB.
FIG. 25 is a schematic diagram of the output rectifier and filter sub-circuit OUTA.
FIG. 25A is a schematic diagram of an alternate rectifier sub-circuit OUTB.
FIG. 25B is a schematic diagram of an alternate final output rectifier and filter sub-circuit OUTBB.
FIG. 26 is a schematic diagram of the floating 18_Volt DC control power sub-circuit CP.
FIG. 26A is a schematic diagram of and alternate 18_Volt DC control power sub-circuit CP1.
FIG. 26B is a plot of VCC control voltage as a function of output power in watts during operation of sub- circuit ACDCPF1 (FIG. 4A) .
FIG. 27 is a schematic diagram of the alternate floating 18_Volt DC push-pull control power sub-circuit CPA.
FIG. 28 is a schematic diagram of the over temperature protection sub-circuit OTP.
FIG. 29 is a schematic diagram of the high-speed low impedance buffer sub-circuit AMP, AMP1, AMP2 and AMP3.
FIG. 30 is a schematic diagram of the main switch snubber sub- circuit SN .
FIG. 30A is a schematic diagram of the main switch rectifying diode snubber sub-circuit DSN. FIG. 30B is a schematic diagram of the main switch snubber sub-circuit SNBB.
FIG. 31 is a schematic diagram of the alternate snubber sub-circuit SNA.
FIG. 32 is a schematic diagram of the mirror snubber sub- circuit SNB.
FIG. 33 is a schematic diagram of the pulse- width/Frequency modulator sub-circuit PWFM.
FIG. 34 is an oscillograph of node voltages measured during operation of sub-circuit PWFM (FIG. 33) .
FIG. 35 is an oscillograph of the primary tank voltage measured during operation of sub-circuit TCTP (FIG. 8) .
FIG. 36 is a schematic diagram of the non-isolated 18- Volt DC control power sub-circuit REG.
FIG. 37 is a schematic for a non-isolated high-side switch buck converter sub-circuit HSBK.
FIG. 38 is a schematic for the low-side buck regulated two-stage converter embodiment with isolated push- pull output sub-circuit LSBKPP .
FIG. 39 is a schematic for an alternate isolated two- stage low-side switch buck converter sub-circuit LSBKPPBR.
FIG. 40 is a schematic diagram of the over voltage feed back sub-circuit IPFFB. FIG. 40A is a schematic diagram of the non- isolated boost output voltage feedback sub-circuit FBA.
FIG. 40B is a schematic diagram of the isolated output voltage feedback sub-circuit IFB.
FIG. 40C is a schematic diagram of the alternate isolated over voltage feedback sub-circuit IOVFB.
FIG. 40D is a schematic diagram of and alternate the non- isolated boost output voltage feed back sub-circuit FBD.
FIG. 41 is a schematic diagram of the non- isolated output voltage feedback sub-circuit FBI.
FIG. 41A is a schematic diagram of an alternate non- isolated feedback sub-circuit FB2.
FIG. 42 is a schematic diagram of an over voltage protection sub-circuit OVP.
FIG. 42A is a schematic diagram of the isolated over voltage feedback sub-circuit OVP1.
FIG. 42B is a schematic diagram of the over voltage protection sub-circuit OVP2.
FIG. 42C is a schematic diagram of the isolated over voltage feedback sub-circuit OVP3.
FIG. 43 is a schematic diagram of the Push-pull oscillator sub-circuit PPG.
FIG. 44 is a schematic diagram of the soft start/inrush current limit sub-circuit SSI. FIG. 44A is an oscillograph of line current and output voltage during operation of sub-circuit SSI (FIG. 44) .
FIG. 45 is a schematic diagram of the fast start sub- circuit FSl.
FIG. 45A is an oscillograph of sub-circuit FSl during operation of sub-circuit SSI (FIG. 44) .
FIG. 46 is a schematic diagram of an alternate transient protection sub-circuit TRN.
FIG. 46A is a schematic diagram of an alternate transient protection sub-circuit for external application TRNX .
FIG. 46B is an oscillograph of the converter operation during a high voltage transient event.
FIG. 47 is a signal flow diagram teaching the load sharing system.
FIG. 47A is an alternate signal flow diagram teaching the load sharing system.
Before explaining the disclosed embodiments of the present invention in detail, it is to be understood that: The invention is not limited in its application to the details of the particular arrangements shown or described, since the invention is capable of other embodiments. The expression "distributed magnetic (s) " refers to the configuration of multiple magnetic elements that share a single series coupled primary winding to induce isolated output currents from multiple series or parallel secondary windings .
Also, the terminology used herein is for the purpose of description not limitation.
DESCRIPTION OF THE PREFERRED EMBODIMENT
In this and other descriptions contained herein, the following symbols shall have the meanings attributed to them: "+" shall indicate a series connection, such as resistor A in series with resistor B shown as "A+B" . " | |" Shall indicate a parallel connection, such as resistor A in parallel with resistor B shown as "A| | B" .
Referring first to FIG. 7, a schematic diagram of the preferred embodiment of the invention.
FIG. 7 is a schematic of the preferred embodiment of a tank coupled single stage converter sub-circuit TCSSC. Sub-circuit TCSSC consists of resistor R20 and RLOAD, capacitor CIO, transistors Q21 and Qll, sub-circuit CP (FIG. 26) , sub-circuit PFT1 (FIG. 18) , sub-circuit OUTA (FIG. 25) , sub-circuit AMP (FIG. 29) , sub-circuit IFB (FIG. 40B) and sub-circuit PWFM (FIG. 33) .
TCSSC can be configured to operate as an AC-DC converter, a DC-DC converter, a DC-AC converter, and an AC-AC converter. Sub-circuit TCSSC consists of resistor R20 and RLOAD, capacitor CIO, switches Qll and Q21, opto- isolator U12 , sub-circuit PFTl (FIG. 18) , sub-circuit OUTA (FIG. 25) , sub-circuit CP (FIG. 26) , sub-circuit AMP (FIG. 29) , sub-circuit IFB (FIG. 40B) and sub-circuit PWFM (FIG. 33) . External power source VBAT connects to pins DCIN+ and DCIN- . Source power may also be derived from rectified AC line voltage such as FIG. 20 or FIG. 21 to form a single stage power factor corrected AC to DC converter with isolated output. From DCIN+ resistor R20 connects to sub-circuit CP pin CP+, sub-circuit AMP pin GA+, U12 LED anode and to sub-circuit PWFM pin PWFM+ . Resistor R20 provides startup power to the converter until the control supply regulator sub-circuit CP reaches the desired 18-volt output. VBAT negative is the ground return node connects to sub-circuit PWFM pin PWFMB, Qll source, sub-circuit AMP pin GAO , sub-circuit CP pin CTO , pin DCIN- and sub-circuit PFTl pin S1CT. Magnetic element winding node SIH of sub-circuit PFTl is connected to CP pin CT1A. Magnetic element winding node S1L of sub- circuit PFTl is connected to CP pin ' CT2A. Sub-circuit PWFM is designed as a constant 50% duty-cycle variable frequency generator. Sub-circuit PWFM Clock output pin CLK is connected to input of buffer sub-circuit AMP pin GA1. The output of buffer sub-circuit AMP pin GA2 is connected to the gate of Qll and R21. Resistor R21 is connected to the cathode of U12 LED. The emitter of Q21 and drain of Qll is connected to sub-circuit PFTl pin P1A. Pin P1B of sub-circuit PFTl is connected through tank capacitor CIO to node DCIN+, Q21 collector and through resistor R61 to U12 phototransistor collector. The emitter of U12 phototransistor is connected to the base of Q21. With PWFM pin CLK high transistor Qll conducts charging capacitor CIO through NSME PFTl from VBAT storing energy in PFTl. Sub-circuit PWFM switches CLK low, Qll turns "off" . With CLK low LED of U12 is turned "on" injecting base current into Q21. With transistor Q21 "on" the tank circuit is completed, allowing capacitor CIO to discharge into NSME PFTl winding 100 (FIG. 18) . Now the energy not transferred into the load is released from NSME PFTl into the now forward biased NPN switch Q21 back into capacitor CIO. Thus any energy not used by the secondary load remains in the tank coupled primary circuit (winding 100) . When the switching occurs at the resonant frequency, high voltages oscillate between CIO and winding 100 creating high flux density AC excursions in PFTl. CIO and PFTl exchange variable AC currents whose magnitude is controlled by frequency modulation scheme IFB and PWFM. The large primary voltage generates large, high frequency biases in the NSME PFTl thereby producing high flux density AC excursions to be harvested by secondary windings 102 and 103 (FIG. 18) to support a load or rectifier sub-circuit OUTA. Magnetic element winding node S2H of sub-circuit PFTl is connected to OUTA pin C7B. Magnetic element winding node S2L of sub-circuit PFTl is connected to OUTA pin C8B. Magnetic element winding node S2CT of sub- circuit PFTl is connected to OUTA pin OUT- . Node OUT- is connected to RLOAD, pin B- and to sub-circuit IFB pin OUT- . Rectified power is delivered to pin OUT+ of OUTA and is connected to RLOAD, pin B+ and to sub-circuit IFB pin OUT+ . Sub-circuit IFB provides the isolated feedback signal to the sub-circuit PWFM. Frequency control pin FM1 of sub-circuit PWFM is connected to sub-circuit IFB pin FBE . Internal reference pin REF of sub-circuit PWFM is connected to sub-circuit IFB pin FBC . PWFM is designed to operate at the resonate frequency of the tank (2*pi* (square root (CIO * inductance of 100 (FIG. 18)). When sub-circuit IFB senses the converter output is at the target voltage, current from PWFM pin REF is injected into FMl . Injecting current into FM1 commands the PWFM to a lower clock frequency pin CLK. Driving the tank out of resonance reduces the amount of energy added to the tank thus reducing the converter output voltage. In the event the feedback signal from IFB commands the PWFM off or 0Hz, i.e.: at no load, all primary activity stops. The input current from VBAT may be steady state or variable DC. When TCSSC is operated from rectified AC (sub-circuit LL FIG. 20) , high input (line) power factor and input transient protection is achieved. The primary and secondary currents of PFTl are sinusoidal and free of edge transitions _making the converter very quiet. In addition the switches Qll and Q21 are never exposed to the large circulating voltage induced in the tank (See FIG. 35) . This allows the use of lower voltage switches in the design thereby reducing losses and increasing the MTBF. Sub-circuit TCSSC takes advantage of the desirable properties of the NSME in this converter topology. TCSSC is well suited for implementation with distributed NSME PFT1D (FIG. 18C) . This combination exemplifies how distributed magnetics enable advantageous high voltage converter design variations that support form factor flexibility and multiple parallel secondary outputs from series coupled voltage divided primary windings across multiple NSME. This magnetic strategy is useful in addressing wire/core insulation, form factor and packaging limitations, circuit complexity and manufacturability . These converter strategies are very useful for obtaining isolated high current density output from a high voltage low current series coupled primary. Adjusting the secondary turn's ratio allows TCSSC to generate very large AC or DC output voltages as well as low-voltage high current outputs.
ADDITIONAL EMBODIMENTS
FIG. 1 and 1A is a schematic diagram of a two stage power factor corrected AC to DC converter. The invention is comprised of line protection filter sub-circuit LL (FIG. 20) and full-wave rectifier sub-circuit BR (FIG. 22) . A power factor corrected regulated boost stage with sub-circuits PFA2 (FIG. 23) , snubber sub-circuit SN (FIG. 30) , magnetic element sub-circuit PFTl (FIG. 18) , sub- circuit CP (FIG. 26) , buffer sub-circuit AMP (FIG. 29) , over temperature sub-circuit OTP (FIG. 28) , over voltage feedback sub-circuit IPFFB (FIG. 40) and voltage feedback sub-circuit IFB (FIG. 40B) . Start up resistor R2 , filter capacitor CI, PFC capacitor C2 , flyback diode D4 , switch transistor Ql, hold up capacitors C17 and C16, and resistor R17. An efficient push-pull isolation stage with sub-circuits CPA (FIG. 27), PPG (FIG. 43) , AMPl (FIG. 29), AMP2 (FIG. 29), snubber sub-circuits SNB (FIG. 32) and SNA (FIG. 31) , resistor Rload, transistors Q6 and Q9, magnetic element PPT1 (FIG. 19) , and OUTA (FIG. 25) .
In the two-stage converter the primary side voltage to the second push-pull output stage is modulated by the power factor corrected input (boost) stage. Each stage can comprise of individual and distributed NSME. A graph of B-H hysteresis for the non-saturating magnetics is set forth in FIG. 15. Although the following description is in terms of particular converter topologies, i.e., flyback controlled primary and constant duty cycle push pull secondary, number of outputs, the style, and arrangement of the several topologies are offered by way of example, not limitation. In addition non-saturating magnetics BL1, PFTl, and PPT1 may be implemented as distributed NSME. As an example PFTl is shown as a distributed magnetic PFT1A (FIG. 18C) . Distributed magnetics enable advantageous high voltage converter design variations that support form factor flexibility and multiple parallel secondary outputs from series coupled voltage divided primary windings across multiple NSME. The negative of the hold-up capacitor (s) [C17||C16] is connected to bridge positive. This allows the rectified line voltage to be excluded from the boost voltage in the hold-up capacitor (s) . This, in turn, allows direct regulation of the push-pull stage from the boost (PFC) stage. This eliminates the typical PWM control of the oversized thermally derated transformer and many sub-circuit components from the known art. AC line is connected to sub-circuit LL (FIG. 20) between pins LL1 and LL2. AC/earth ground is connected to node LLO. The filtered and voltage limited AC line appears on node/pin LL5 of sub-circuit LL and connected to node BR1 of bridge rectifier sub-circuit BR (FIG. 22) . The neutral/AC return leg of the filtered and voltage limited AC appears on pin LL6 of sub-circuit LL is connected to input pin BR2 of BR. The line voltage is full -wave rectified and is converted to a positive haversine appearing on node BR+ of sub-circuit BR (FIG. 22) . Start up resistor R2 connects BR+ to sub-circuit CP pin CP+ . Node CP+ connects to pins PFA+ of control element sub- ' circuit PFA (FIG. 23) and over temperature switch sub- circuit OTP (FIG. 28) pin GAP. Resistor R2 provides start up power to the control element until the rectifier/regulator CP is at full output. Node SIH from PFTl is connected to node PFVC of sub-circuit PFA. The zero crossings of the core are sensed when the voltage at SIH is at zero. The core zero crossings are used to reset the PFC and start a new cycle. The positive node of the DC side of bridge BR+ is connected through capacitor C2 to BR- . C2 is selected for various line and load conditions to de-couple switching current from the line improving power factor while reducing line harmonics and EMI. Primary of NSME sub-circuit PFTl (FIG. 18) pins P1B and S2CT connects to pin SNL1 of snubber sub-circuit SN (FIG. 30) , to sub-circuit BR pin BR+ and connects to pin BR+ (FIG 1A) . The return line for the rectified AC power BR- is connected to the following pins: BR- of sub- circuit BR, PFA pin BR- , sub-circuit AMP pin GAO , output switch Ql source, capacitor C2, sub-circuit CP pin CT0 sub-circuit PFTl pin S1CT and CT20 through EMI filter capacitor CI to earth ground node LLO. Pin BR+ from FIG. 1 is connected to FIG. 1A sub-circuits CPA pin SN pin SNL1, sub-circuit PFTl pin P1B, and sub-circuit PFTl pin S2CT. Pin BR+ continues to FIG. 1A connecting to sub- circuit CPA pin CT20, PPG (FIG. 43) pin PPG0 , sub-circuit AMP1 pin GAO, sub-circuit AMP2 pin GAO, sub-circuit IPFFB pin PF-, Capacitor [C161 | C17 | | resistor R17] , transistor Q6 source, transistor Q9 source, sub-circuit SNA pin SNA2 and sub-circuit SNB pin SNB2. The drain of output switch Ql is connected to diode D4 anode, sub-circuit SNB pin SNL2, and sub-circuit PFTl pin PIA and sub-circuit SN pin SNL2. Snubber network SN reduces the high voltage stress to Ql until flyback diode D4 begins conduction. Line coupled, power factor corrected boost regulated output voltage of the AC to DC converter stage (FIG. 1) appears on node PF+ . Addition efficiency may be realized by connecting sub-circuit DSN (FIG. 30A) in parallel with D4. The regulated boost output PF+ connects to the following: sub-circuit SN pin SNOUT, sub-circuit DSN pin SNOUT and diode D4 cathode. Node PF+ also connects on FIG. 1A to capacitors [C16 | | C17 | |R17] , sub-circuit IPFFB (FIG. 40) pin PF+ , sub-circuit PPT1 (FIG. 19) pin P2CT, snubber sub-circuit SNA (FIG. 31) pin SNA3 , and snubber SNB (FIG. 32) pin SNB3. Magnetic element winding pin SIH of sub-circuit PFTl is connected to CP pin CT1A and pin PFVC of sub-circuit PFA. Magnetic element winding node S1L of sub-circuit PFTl is connected to CP pin CT2A. Magnetic element winding node S2H of sub-circuit PFTl is connected to pin 10 FIG. 1A then to CPA pin CT1B. Magnetic element winding node S2L of sub-circuit PFTl is connected to pin 12 FIG. 1A then to CPA pin CT2B. Sub- circuit PFA using the AC line phase, load voltage, and magnetic element feedback, generates a command pulse PFCLK. Pin PFCLK of sub-circuit PFA (FIG. 23) is connected to the input of buffer amplifier pin GA1 of sub-circuit AMP1 (FIG. 29) . Buffered high-speed gate drive output pin GA2 of sub-circuit AMP is connected to gate of switch FET Ql. The buffering provided by AMP shortens switch Ql ON and OFF times greatly reducing switch losses (see FIG. 13 & 14) . The source of Ql with pin GAO is connected to return node BR- . Power to sub- circuit AMP is connected to pin GA+ from sub-circuit OTP pin TS+ . Thermal switch THSl is connected to Ql . In the event the case of Ql reaches approximately 105C THSl opens removing power to sub-circuit AMP, safely shutting down the first (input) stage. Normal operation resumes after the switch temperature drops 20-30 deg. C closing THSl. Drain of output switch Ql is connected to primary winding pin PIA of non- saturating magnetic sub-circuit PFTl (FIG. 18) and to pin SNL2 of snubber sub-circuit SN (FIG. 30) . Reference voltage from PFC sub-circuit PFA pin PFA2 is connected to feedback networks sub-circuit IPFFB pin FBC and to sub-circuit IFB pin FBC . Control current feedback networks is summed at node PF1 of sub-circuit PFA. Pin PF1 is connected to feed back networks sub- circuit IPFFB pin FBE and to sub-circuit IFB pin FBE . Constant frequency/duty-cycle non-overlapping two-phase generator sub-circuit PPG (FIG. 43 1A) generates the drive for the push-pull output stage. Phase one output pin PHI is connected to sub-circuit AMP1 pin GAl, second phase output pin PH2 is connected to sub-circuit AMP2 pin GAl. Output of amplifier buffer sub-circuit AMP1 pin GAP2 connects to gate of push-pull output switch Q6. Output of amplifier buffer sub-circuit AMP2 pin GAP2 connects to gate of push-pull output switch Q9. The buffering currents from AMPl and AMP2 provide fast, low impedance critically damped switching to Q6 and Q9 greatly reducing ON-OFF transition time and switching losses. Regulated 18-volt power from sub-circuit CPA (FIG. 1A) pin CP2+ is connected to amplifier buffer sub-circuit AMPl pin GA+, amplifier buffer sub-circuit AMP2 pin GA+ and sub-circuit PPG pin PPG+ . Drain of transistor Q6 is connected to snubber network sub-circuit SNB pin SNB1 and to non- saturating center tapped primary magnetic element sub- circuit PPTl pin P2H. Drain of transistor Q9 is connected to snubber network sub-circuit SNA (FIG. 31) pin SNAl and sub-circuit PPTl pin P2L. Source of transistor Q6 is connected to snubber network sub-circuit SNB pin SNB2 , transistor Q9 source, sub-circuit SNA pin SNA2 and to return node BR+ . Isolated output of NSME sub-circuit PPTl pin SH connects to Pin C7B of rectifier sub-circuit OUTA (FIG. 25A) , pin SL connects to sub-circuit OUTA C8B. Center tap of PPTl pin SCT is the output return or negative node OUT- it connects to sub-circuit OUTA pin OUT- and sub-circuit IFB (FIG. 40B) pin OUT- and RLOAD. Converter positive output from sub-circuit OUTA pin OUT+ is connected to RLOAD and sub-circuit IFB pin OUT+ . Figure 1 elements LLl, BR, PFA, AMP, Ql, IPFFB, IFB and PFTl (input stage) perform power factor corrected AC to DC conversion. The regulated high voltage output of this converter supplies the efficient fixed frequency/duty- cycle push-pull stage comprising PPG, AMPl, AMP2 , Q6 , Q9, PPTl and OUTA (FIG. 1A) . Magnetic element sub-circuit PPTl provides galvanic isolation and minimal voltage overshoot and ripple in the secondary thus minimizing filtering requirements of the rectifier sub-circuit OUTA. Five volt reference output from sub-circuit PFA pin PFA2 connects to pin 15 then to FIG. 1A sub-circuit IPFFB pin FBC and to sub-circuit IFB pin FBC. Pulse width control input from sub-circuit PFA pin PF1 connects to pin 14 then to FIG. 1A sub-circuit IPFFB pin FBE and to sub- circuit IFB pin FBE. Sub-circuit IFB provides high-speed feedback to the AC DC converter, the speed of the boost stage provides precise output voltage regulation and active ripple rejection. In the event of sudden line or load changes, sub-circuit IPFFB corrects the internal boost to maintain regulation at the isolated output. Remote load sensing and other feedback schemes known in the art may be implemented with sub-circuit IPFFB. This configuration provides power factor corrected input transient protection, rapid line-load response, excellent regulation, isolated output and quiet efficient operation at high temperatures. FIG. 2 is a schematic diagram of an embodiment of a DC to AC converter. The invention DCAC1 is an efficient push-pull converter. Comprised of sub-circuits PPG (FIG. 43) , AMPl (FIG. 29) , AMP2 (FIG. 29) , SNB (FIG. 32) , SNA (FIG. 31) , PPTl (FIG. 19) and OUTA (FIG. 25) , switches Q6 and Q9.
Converter ACDC1 accepts variable DC voltage and efficiently converts it to a variable AC voltage output at a fixed frequency. Variable frequency operation may be achieved by simple changes to PPG. In this embodiment fixed frequency operation is required. The magnetic element comprises non- saturating magnetics. A graph of B- H hysteresis for the non- saturating magnetics is set forth in FIG. 15. Variable DC voltage is applied to pin DC+ . The pin DC+ connects to the following, sub-circuit PPTl (FIG. 19) pin P2CT, snubber sub-circuit SNA (FIG. 31) pin SNA3, and snubber SNB (FIG. 32) pin SNB3. Constant frequency non-overlapping two-phase generator sub-circuit PPG (FIG. 43) generates the drive for the push-pull output switches. Phase one output pin PHI is connected to sub-circuit AMPl pin GAl, the second phase output pin PH2 is connected to sub-circuit AMP2 pin GAl. Output of amplifier buffer sub-circuit AMPl pin GAP2 connects to gate of push-pull output switch Q6. Output of amplifier buffer sub-circuit AMP2 pin GAP2 connects to gate of push-pull output switch Q9. The buffering provided by AMPl and AMP2 shortens switch Ql ON and OFF times greatly reducing switching losses (See FIG. 13 and 14) . External regulated 18 -volt power from pin P18V connected to amplifier buffer sub-circuit AMPl pin GA+, amplifier buffer sub-circuit AMP2 pin GA+ and sub-circuit PPG pin PPG+ . Drain of transistor Q6 is connected to snubber network sub-circuit SNB pin SNB1 and to non- saturating center tapped primary magnetic element sub- circuit PPTl pin P2H. Drain of transistor Q9 is connected to snubber network sub-circuit SNA (FIG. 31) pin SNAl and sub-circuit PPTl pin P2L. Source of transistor Q6 is connected to snubber network sub-circuit SNB pin SNB2 , transistor Q9 source, sub-circuit SNA pin SNA2 , sub- circuit AMPl pin GAO, sub-circuit AMP2 pin GAO, sub- circuit PPG pin PPGO, and to return pin DC-. AC output of NSME sub-circuit PPTl pin SH connects to Pin ACH, pin SL connects to pin ACL. Center tap of PPTl pin SCT is connected to pin ACO . Magnetic element sub-circuit PPTl provides galvanic isolation and minimal voltage overshoot in the secondary thus minimizing filtering requirements if a rectifier assembly is attached. Sub-circuit DCAC1 may be used as a stand-alone converter or as a fast quiet efficient stage in a multi stage converter system. Sub- circuit DCAC1 achieves isolated output, quiet operation, efficient conversion, and operation at high and low temperatures . FIG. 3 and 3A is a three-stage version of the present invention. The arrangement is comprised of an AC- DC or DC-DC boost converter stage, DC-DC forward converter stage, and a push-pull stage. This system reduces losses by combining low current buck regulation, buffered switching, rectified snubbering, and NSME in each stage. A power factor corrected boost stage is used to assure that any load connected to the converter looks like a resistive load to the AC line, eliminating undesirable harmonic and displacement currents in the AC power line. NSME having a lower permeability compared to the prior art are used to minimize magnetizing losses, improve coupling efficiency, minimize magnetic element heating, eliminate saturated core current spikes/gap leakage, reduce parts count, reduce thermal deterioration, and increase MTBF (mean time before failure) . The invention also uses an emitter follower circuit with a high speed switching FET to slew the main FET gate rapidly. The use of non-saturating magnetics allows operation at higher voltages, which proportionally lowers current further reducing switch, magnetic element, and conductor losses due to I^R heating. High voltage FET switches have the added benefit of lower gate capacitance, which translates to faster switching. At turn on, the n-channel gate drive FET quickly charges the main FET gate. At turn off, a PNP Darlington transistor switch quickly discharges the main FET gate. The flyback effect in the PFC stage is managed by use of rectifying RC networks positioned across the output diode with an additional capacitor coupled diode across the switched magnetic element to decouple and further dampen the inductive flyback. The invention is comprised of a power factor corrected regulating boost stage with line protection filter sub-circuit LL1 (FIG. 21) and full-wave rectifier sub-circuit BR (FIG. 22) and capacitors CI and C2. Sub-circuits PFB (FIG. 24) , resistor R2 , rectifier CP (FIG. 26) , magnetic element PFTl (FIG. 18) , over temperature protection OTP (FIG. 28) snubber SN (FIG. 30) gate buffer AMP (FIG. 29) , switch transistors Ql, flyback diode D4, holdup capacitors C17 and C16, bleed resistor R17, and voltage feedback sub-circuit FBA (FIG. 40A) . An efficient second pre-regulating buck stage with sub- circuits PWFM (FIG. 33), current sense resistor R26, rectifier CPA (FIG. 27) , magnetic element BL1 (FIG. 18B) , over voltage protection OVP (FIG. 42) , IPFFB (FIG. 40) gate buffer AMP3 (FIG. 29), switch transistor Q2 , flyback diode D70, storage capacitor C4 , and voltage feedback sub-circuit IFB (FIG. 40B) . An efficient third push-pull isolation stage with sub-circuits CPA (FIG. 27) , two- phase generator PPG (FIG. 43) , gate buffers AMPl (FIG. 29) and AMP2 (FIG. 29), switch transistors Q6 , and Q9, snubbers SNA (FIG. 31) and SNB (FIG. 32) , magnetic element PPTl (FIG. 19) and rectifier OUTA (FIG. 25) .
AC line is connected to sub-circuit LLA (FIG. 21) between pins LLl and LL2. AC/earth ground is connected to node LLO. The filtered and voltage limited AC line appears on node/pin LL5 of sub-circuit LLA and connected to node BR1 of bridge rectifier sub-circuit BR. The neutral/AC return leg of the filtered and voltage limited AC appears on pin LL6 of sub-circuit LL is connected to input pin BR2 of BR. The line voltage is full -wave rectified and is converted to a positive haversine appearing on node BR+ of sub-circuit BR. Start up resistor R2 connects BR+ to sub-circuit CP pin CP+ . Node CP+ connects to pins PFA+ of control element sub-circuit PFB and over temperature switch sub-circuit OTP pin GAP. Resistor R2 provides start up power to the control element until the regulator CP is at full output. Node SIH from PFTl is connected to pin 31 (FIG. 3) then to pin CT1A of sub-circuit CP and pin PFVC of sub-circuit PFB. The zero crossing of the core bias are sensed when the voltage at SIH is at zero relative to BR- . The core zero crossings are used to reset the PFC and start a new cycle. The positive node of the DC side of bridge BR+ is connected through capacitor C2 to BR- . Capacitor C2 is selected for various line and load conditions to de- couple switching current from the line improving power factor. Sub-circuit BR pin BR+ connects to pin SNL1 of snubber sub-circuit SN, sub-circuit PFB pin BR+ and pin BR+ (FIG. 3A) then to primary of NSME sub-circuit PFTl pin P1B and to sub-circuit OVP pin BR+ . The return line for the rectified AC power is connected to the following pins; BR- of sub-circuit BR, sub-circuit PFTl pin S1CT, PFC sub-circuit PFB pin BR- , sub-circuit FBA pin BR- , capacitor C2 , sub-circuit CP pin CT0, sub-circuit IPFFB pin FBE, and through EMI filter capacitor CI to earth ground node LLO. Node BR- continues to FIG. 3A connecting to R26, capacitors [C16 | | C17 | | R17] , sub-circuit OVP pin BR-, sub-circuit PWFM pin PWFMO , sub-circuit AMP3 pin GAO, switch Q2 source. Floating ground node PF- is connected to magnetic element sub-circuit PFTl pin S2CT, rectifier sub-circuit CPA pin CT20, generator sub-circuit PPG (FIG. 43) pin PPGO , sub-circuit AMPl pin GAO, sub- circuit AMP2 pin GAO, capacitor C4 , magnetic element BL1 pin, transistor Q6 source, transistor Q9 source, sub- circuit SNA pin SNA2 sub-circuit SNB pin SNB2 , pin PF- FIG. 3 then to sub-circuit IPFFB pin PF- . Drain of output switch Ql is connected to diode D4 anode, sub-circuit SN pin SNL2, then to pin 34 of FIG. 3A then to sub-circuit PFTl pin PIA. Snubber SN reduces the high voltage stress to Ql until flyback diode D4 begins conduction. Additional rectification efficiency and protection is achieved by adding sub-circuit DSN (FIG. 30A) across flyback diode D4. Feedback corrected boost output voltage of the power factor corrected AC to DC converter stage appears across nodes PF+ and PF- . The regulated 385-volt boost output node PF+ connects to the following; sub- circuit SN pin SNOUT, diode D4 cathode, sub-circuit IPFFB (FIG. 40) pin PF+ , sub-circuit FBA pin PF+, then to pin PF+ of FIG. 3A, capacitors [C16 | | C17 | | R17] , magnetic element sub-circuit PTT1 (FIG. 19) pin P2CT, snubber sub- circuit SNA (FIG. 31) pin SNA3 , and snubber SNB (FIG. 32) pin SNB3 , sub-circuit OVP pin PF+ , capacitor C4 and diode D70 cathode. Magnetic element winding node SIH of sub- circuit PFTl is connected to pin 31 FIG. 3 then to sub- circuit CP pin CT1A and pin PFVC of sub-circuit PFB. Magnetic element winding node SIL of sub-circuit PFTl is connected to pin 33 FIG. 3 then to sub-circuit CP pin CT2A. Magnetic element winding node S2H of sub-circuit PFTl is connected to CPA pin CT1B. Magnetic element winding node S2L of sub-circuit PFTl is connected to CP pin CT2B. Sub-circuit PFB using feedback from the phase of the AC line, Ql switch current, magnetic bias first stage and output voltage feedback generates a command pulse on pin PFCLK. Pin PFCLK of sub-circuit PFB (FIG. 24) is connected to the input of buffer AMP amplifier pin GAl of sub-circuit AMPl. Buffered high-speed low impedance gate drive output pin GA2 of sub-circuit AMP is connected to gate of switch FET Ql . The buffering provided by AMP shortens switch Ql "ON" and "OFF" times greatly reducing switch losses (See Figures 13 and 14) . The source of Ql is connected to sub-circuit AMP pin GAO, pin 35 of FIG. 3A then to current sense resistor R26 connected to return node BR- . The voltage developed across R26 is fed back to PFB pin PFSC. This signal is used to protect the switch by reducing the pulse width in response to a low line or high load induced over current fault. The return line of sub-circuit FBA pin BR- is connected to node BR- and to pin BR- of sub-circuit PFB. This feedback is non-isolated; network values are selected for the first stage to develop a 385-Volt output at PF+ . Sub-circuit feedback network FBA (FIG. 40A) pin PF1 is connected to sub-circuit PFB pin PF1. Controller PFB modulates PFCLK signal to maintain a substantially constant 385-voltage at PF+ independent of line and load conditions. In the event of a component failure in sub- circuit FBA the PBF may command the converter to very high voltages. Sub-circuit OVP monitors the first stage boost in the event it exceeds 405-volts OVP will clamp the output of sub-circuit BR causing fuse FI in sub- circuit LLA to open. An alternate over voltage network OVP1 (FIG. 42A) may replace OVP clamping the 18 -volt control power stopping the boost action of the converter without opening the fuse. Sampled converter output at node from sub-circuit FBA pin PFl is connected to sub- circuit PFB pin PFl. The haversine on BR+ is used with an internal multiplier by PFB to generate variable width control pulses on pin PFCLK. The high frequency modulation of switch Ql makes the load/converter appear resistive to the AC line. Over temperature protection sub-circuit OTP pin TS+ is connected to sub-circuit AMP pin GA+ . Thermal switch THSl is connected to Ql . In the event Ql reaches approximately 105C THSl opens removing power to sub-circuit AMP, safely shutting down the first stage. Normal operation resumes after the temperature decreases 20-30C closing THSl. The second stage is configured as a buck stage. It accepts the 385-Volt output of the first stage. By employing a second floating reference node PF- energy storage element capacitor C4 the voltage to the final push-pull stage may be regulated with minimal loss. Power from sub-circuit CP pin CP18V+ is connected to pin 30 of FIG. 3A then to sub-circuit PWFM (FIG. 33) pin PWM+ and AMP3 pin GA+ . Feedback current from sub-circuit IPFFB pin FBC is connected to pin 36 FIG. 3A then to sub-circuit IFB pin FBC and sub- circuit PWFM pin PFl. Sub-circuit IPFFB only shunts current from this node if the output of the second stage is greater than 200-volts. When the converter reaches its designed output voltage, IFB shunts current from PWFM pin PFl signaling PWFM to reduce the pulse width on pin PWMCLK. Sub-circuit AMP3 input pin is connected to sub- circuit PWFM pin PWMCLK. Output of AMP3 buffer pin GA2 is connected to gate of switch Q2. Drain of Q2 is connected to anode of D70 and non-saturating magnetic sub-circuit BL1 pin P2B (FIG. 18B) . Turning on switch Q2 charges C4 also storing energy in magnetic element BL1. Releasing switch Q2 allows energy stored in magnetic element BLl to charge C4 through flyback diode D70. Larger pulse widths charge C4 to larger voltages thus efficiently blocking part of the first stage voltage to the final push-pull stage. This action provides regulated voltage to the final converter stage. The third and final push-pull (transformer) converter stage provides the galvanic isolation, filtering and typically converts the internal high voltage bus to a lower regulated output voltage. The efficient push-pull stage produces alternating magnetizing currents in the NSME for maximum load over core mass. Constant frequency non-overlapping two-phase generator sub-circuit PPG (FIG. 43) generates the drive for the push-pull output stage. Phase one output pin PHI is connected to sub-circuit AMPl pin GAl, output pin PH2 is connected to sub-circuit AMP2 pin GAl. Output of amplifier buffer sub-circuit AMPl pin GAP2 connects to gate of push-pull output switch Q6. Output of amplifier buffer sub-circuit AMP2 pin GAP2 connects to gate of push-pull output switch Q9. The buffering provided by AMPl and AMP2 shortens switch Ql ON and OFF times greatly reducing switching losses. (See FIG. 13 and 14) Regulated 18 -volt power from sub-circuit CPA pin CP18+ is connected to amplifier buffer sub-circuit AMPl pin GA+, amplifier buffer sub-circuit AMP2 pin GA+ and sub-circuit PPG pin PPG+ . Drain of transistor Q6 is connected to snubber network sub-circuit SNB pin SNB1 and to non-saturating center tapped primary magnetic element sub-circuit PPTl pin P2H. Drain of transistor Q9 is connected to snubber network sub-circuit SNA (FIG. 31) pin SNAl and sub- circuit PPTl pin P2L. Return node PF- connects source of transistor Q6 to snubber network sub-circuit SNB pin SNB3 , transistor Q9 source, sub- circuit SNA pin SNA3 and to return node GND2. Output of NSME sub-circuit PPTl pin SH connects to pin C7B of rectifier sub-circuit OUTA (FIG. 25) , pin SL connects to C8B. Center tap of PPTl pin SCT is the output return or negative node OUT- it connects to sub-circuit pin OUT- and sub-circuit IFB pin OUT- and RLOAD. Supply positive output from sub-circuit OUTA pin OUT+ is connected to RLOAD and sub-circuit IFB pin OUT+. Elements LLl, BR, PFA, AMP, Ql, IPFFB, IFB and PFTl provide power factor corrected AC to DC conversion and DC output regulation. The regulated high voltage output of this converter is used to power the efficient fixed frequency push-pull stages PPG, AMPl, AMP2 , Q6 , Q9, PPTl and OUTA. Magnetic element sub-circuit PPTl provides galvanic isolation and minimal voltage overshoot in the secondary thus minimizing filtering requirements of the rectifier sub-circuit OUTA. Sub-circuit IFB provides high-speed feedback to the AC DC converter, the speed of the boost stage provides precise output voltage regulation and active ripple rejection. In the event of a sudden line or load changes sub-circuit IPFFB compensates the internal boost. This system reduces losses by focusing output control in the middle (low current) stage of the converter and by using non- saturating magnetics, buffered switching, and rectifying snubbers throughout each stage. The combined improvements translate to higher system efficiencies, higher power densities, lower operating temperatures, and, improved thermal tolerance thereby reducing or eliminating the need for forced air- cooling per unit output. The non-saturating magnetic properties are relatively insensitive to temperature (see FIG. 17) , thus allowing the converter to operate over a greater temperature range. In practice, the operating temperature for the Kool Mu NSME is limited to 200C by wire/core insulation; the non-saturating magnetic material remains operable to near its Curie temperature of 500C. This configuration provides power factor corrected input transient protection, rapid line-load and ripple compensation, excellent output regulation, output isolation and quiet efficient operation at high temperatures . FIG. 4 is a schematic diagram of a power factor corrected single stage AC to DC converter sub-circuit ACDCPF. The invention is comprised of line protection filter sub-circuit LL (FIG. 20) and full-wave rectifier sub-circuit BR (FIG. 22) . A power factor corrected regulated boost stage with sub-circuits PFB (FIG. 24) , snubber sub-circuit SN (FIG. 30) , magnetic element sub- circuit PFT1A (FIG. 18A) , sub-circuit CP (FIG. 26) , buffer sub-circuit AMP (FIG. 29) , over temperature sub- circuit OTP (FIG. 28) , and voltage feedback sub-circuit FBA (FIG. 40A) . Start up resistor R2 , filter capacitor CI, PFC capacitor C2 , flyback diode D4 , switch transistor Ql, hold up capacitors C17 and C16, and resistor R17.
AC line is connected to sub-circuit LL (FIG. 20) between pins LLl and LL2. AC/earth ground is connected to node LLO. The filtered and voltage limited AC line appears on node/pin LL5 of sub-circuit LLl and connected to node BR1 of bridge rectifier sub-circuit BR (FIG. 22) . The neutral/AC return leg of the filtered and voltage limited AC appears on pin LL6 of sub-circuit LL is connected to input pin BR2 of BR. The line voltage is full -wave rectified and is converted to a positive haversine appearing on node BR+ of sub-circuit BR (FIG. 22) . Start up resistor R2 connects BR+ to sub-circuit CP pin CP+ . Node CP+ connects to pins PFA+ of power factor controller sub-circuit PFA (FIG. 24) and over temperature switch sub-circuit OTP (FIG. 28) pin GAP. Resistor R2 provides start up power to the control element until the rectifier and regulator CP is at full output. Node SIH from PFT1A is connected to node PFVC sub-circuit PFB. The zero crossing of the core bias are sensed when the voltage at SIH is at zero. The core zero crossings are used to reset the PFC and start a new cycle. The positive node of the DC side of bridge BR+ is connected through capacitor C2 to BR- . C2 is selected for various line and load conditions to de-couple switching current from the line improving power factor. Primary of NSME sub-circuit PFTIA (FIG. 18A) pin P1B connects to pin SNL1 of snubber sub-circuit SN (FIG. 30) , sub-circuit PFB pin BR+ and connects to node BR+ . The return line for the rectified AC power BR- is connected to the following pins; BR- of sub-circuit BR, sub-circuit PFB pin BR- , sub-circuit AMP pin GAO, sense resistor R26, capacitor [C16 | | C17 I I resistor R17] , capacitor C2 , sub-circuit CP pin CTO , sub-circuit PFTIA pin S1CT and through EMI filter capacitor CI to earth ground node LLO. Drain of output switch Ql is connected to diode D4 anode, sub-circuit PFTIA pin PIA and snubber sub-circuit SN pin SNL2. Additional rectification efficiency and protection is achieved by adding sub-circuit DSN (FIG. 30A) in parallel flyback diode D4. Sub-circuit provides reduces the high voltage stress to Ql until flyback diode D4 begins conduction. Line coupled, power factor corrected boost regulated output voltage of the AC to DC converter stage (FIG. 1) appears on node PF+ . The regulated boost output PF+ connects to the following; sub-circuit SN pin SNOUT, diode D4 cathode, capacitor [C16 | | C17 | | R17] , and snubber DSN (FIG. 30A) pin SNOUT. Magnetic element winding node SIH of sub-circuit PFTIA is connected to CP pin CT1A and pin PFVC of sub-circuit PFB. Magnetic element winding node SIL of sub-circuit PFTIA is connected to CP pin CT2A. Sub-circuit PFB using the phase of the AC line, and load voltage generates a command pulse PFCLK. Pin PFCLK of sub-circuit PFB (FIG. 24) is connected to the input of buffer amplifier pin GAl of sub-circuit AMPl (FIG. 29) . Buffered high-speed gate drive output pin GA2 of sub- circuit AMP is connected to gate of switch FET Ql . The buffering provided by AMP shortens switch Ql ON and OFF times greatly reducing switch losses. The source of Ql is connected to current sense resistor R26, pin PFSC of sub- circuit PFB, connected then to return node BR- . The voltage developed across R26 is feedback to PFB pin PFSC. This signal is used to protect the switch in the event of an over current fault. Thermal switch THSl is connected to Ql . In the event Ql reaches approximately 105C THSl opens removing power to sub-circuit AMP, safely shutting down the first stage. Normal operation resumes after the switch temperature drops 20-30C closing THSl. Sub-circuit feedback network FBA (FIG. 40A) pin PFl is connected to sub-circuit PFB pin PFl. Converter output at node PF+ (the junction of [C17 | |C16] and D4) is connected to sub- circuit FBA pin PF+ . The return line of sub-circuit FBA pin BR- is connected to pin BR- of sub-circuit PFB. This feed back is non- isolated; network values are selected for a substantially constant 385-Volt output at PF+ relative to BR- . The high-voltage haversine from the rectifier section BR pin BR+ is connected to sub-circuit PFB pin BR+ . The haversine is used with an internal multiplier by PFB to make the converter ACDCPF appear resistive to the AC line. Sub-circuits LLl, BR, PFB, AMP, Ql, OTP, FBA, IFB and PFTIA perform power factor corrected AC to DC conversion. The regulated high voltage output of this converter may be used use to power one or more external converters connected to the PF+ and BR- nodes. The NSME sub-circuit PPT1A provides efficient boost action at high power levels in a very small form factor. Sub-circuit FBA provides high-speed feedback to the converter the speed of the boost stage provides precise output voltage regulation and active ripple rejection. This configuration provides power factor corrected input transient protection, rapid line-load response, excellent regulation, and quiet efficient operation at high temperatures.
FIG. 4A is a schematic diagram of a power factor corrected converter with auto load leveling sub-circuit ACDCPF1. The invention is comprised of line filter sub- circuit LF (FIG. 20A) , fast start sub-circuit FSl (FIG. 45) , transient diodes D460, D461, and D462 (FIG. 46) and inrush limiter sub-circuit SSI (FIG. 44) . A power factor corrected regulated boost stage with sub-circuits PFB
(FIG. 24) , snubber sub-circuit SNBB (FIG. 30B) , magnetic element sub-circuit PFTIA (FIG. 18A) , sub-circuit CPl
(FIG. 26A) , buffer sub-circuit AMP (FIG. 29) , over temperature sub-circuit OTP (FIG. 28) , over voltage sub- circuit FB2 (FIG. 41A) , and voltage feedback sub-circuit FBD (FIG. 40D) . Auto load-leveling resistor R345, filter capacitor CI, PFC capacitor C2 , flyback diode D4 , switch transistor Ql, hold up capacitors C442 and C417.
AC line is connected to sub-circuit LF (FIG. 20A) between nodes LLl and LL2. AC/earth ground is connected to node LLO. The filtered and rectified AC line appears on pin BR+ of sub-circuit LF connects to anode of transient diodes D460-462. Cathode of diodes D460-462 connects to node PF+ and main storage capacitor C442. The line voltage is full -wave rectified converted to a positive haversine appearing on node B+ of sub-circuit LF (FIG. 20A) . Node B+ of filter sub-circuit LF is connected to input pin BR2 of PFB (FIG. 24) , positive of C2, pin PB1 of PFTIA, pin B+ of SSI. Capacitor C2 is selected for various line and load conditions to de- couple switching current from the line improving power factor. Fast start sub-circuit FSl node TP17 connects to sub-circuit CPl pin TP17. Node VCC of CPl connects to pin PFA+ of power factor controller sub-circuit PFA (FIG. 24) , auto load leveling resistor R345 connects to pin PFl of PFB and PFl of FBD. VCC of FSl connects to over temperature switch sub-circuit OTP (FIG. 28) pin GAP. Fast start FSl provides start up power until the converter is at full power. It also provides control power in the event of an extended loss of boost . Node SIH from PFTIA is connected to node PFVC sub-circuit PFB. The zero crossing of the core bias are sensed when the voltage at SHI is at zero. The core zero crossings are used to reset UIB and start a new cycle. Primary of NSME sub-circuit PFTIA (FIG. 18A) pin P1B connects to pin SNL2 of snubber sub-circuit SNBB (FIG. 30B) , sub-circuit PFB pin BR+ and connects to node B+ . Return line for the rectified AC power BR- is connected to the following pins; BR- of sub-circuit LF, sub-circuit PFB pin BR- , sub-circuit AMP pin GAO, sub-circuit SSI pin BR-, sense resistor R26, sub-circuit SSI pin BR-, capacitors C417 and C2 , sub-circuit CPl pin CT0, sub-circuit FB2 pin BR- , sub-circuit FBD pin BR- , sub-circuit FSl pin BR-, sub- circuit PFTIA pin S1CT and through EMI filter capacitor CI to earth ground node LLO. Drain of output switch Ql is connected to diode D4 anode, sub-circuit PFTIA pin PIA and snubber sub-circuit SNBB pin SNL2. Switch protection is achieved by adding sub-circuit SNBB (FIG. 30B) in parallel flyback diode D4. Sub-circuit SNBB provides reduces the high voltage stresses to Ql until flyback diode D4 begins conduction. Regulated output voltage of the converter appears on node PF+ . The regulated boost output PF+ connects to the following; sub-circuit SNBB pin SNOUT, diode D4 cathode, capacitor C417, sub-circuit FSl pin PF+ , sub-circuit SSI pin PF+, and diode D460-462 - cathodes. Magnetic element winding node SIH of sub- circuit PFTIA is connected to CPl pin CT1A and pin PFVC of sub-circuit PFB. Magnetic element winding node SIL of sub-circuit PFTIA is connected to CPl pin CT2A. Sub- circuit PFB using the phase of the AC line, and load voltage generates a command pulse PFCLK. Pin PFCLK of sub-circuit PFB (FIG. 24) is connected to the input of buffer amplifier pin GAl of sub-circuit AMPl (FIG. 29) . Buffered high-speed gate drive output pin GA2 of sub- circuit AMP is connected to gate of main switch Ql . The buffering provided by AMP shortens switch Ql "ON" and "OFF" times greatly reducing switch losses. The source of Ql is connected to current sense resistor R26, pin PFSC of sub-circuit PFB, connected then to return node BR- . The voltage developed across R26 is feedback to PFB pin PFSC. This signal is used to protect the switch in the event of an over current fault. Thermal switch THSl is thermally connected to Ql . In the event Ql reaches approximately 105C THSl opens removing power to sub- circuit AMP, safely shutting down boost operation. Normal operation resumes after the switch temperature drops 20-30C closing THSl. Sub-circuit feedback network FBD (FIG. 40D) pin PFl is connected to sub-circuit PFB pin PFl. Sub-circuit feedback network FB2 (FIG. 41A) pin PF2 is connected to sub-circuit PFB pin PF2. This feed back is non- isolated; network values are selected for a substantially constant 385-Volt output at PF+ relative to BR- . The high-voltage haversine from the rectifier section pin B+ is connected to sub-circuit PFB pin BR+ . The haversine is used with an internal multiplier by PFB to make the converter ACDCPF1 appear resistive to the AC line. The regulated high voltage output of this converter may be used use with one or more external converters connected in parallel. A unique feature of the converter ACDCPF1 is the automatic load-sharing feature. Where the signal VCC varies as a function of load as shown in FIG. 26B. Load leveling resistor connected between nodes VCC and PFl regulates the output voltage lower as the load/boost increases. This unique action allows units to be operated in parallel with out the typical master slave connections. In this way the lightly loaded converter will increase it's output voltage thus accepting more load. Like wise the heavy loaded converter will reduce voltage, automatically shedding load to parallel converters. In this way any number of converters may be connected in parallel for high power or redundant applications. In the prior art master/slave configuration, loss of the master unit is catastrophic. In the instant invention failure or removal of a unit causes the remaining unit/units to assume the additional load. The NSME sub-circuit PPT1A1 provides efficient boost action at high power levels in a very small form factor. Inrush limiter sub-circuit SSI allows "hot swapping" with minimal system disturbance. The unique magnetic features allow full power operation at temperature ranges were common art converters can not . Providing high power factor, transient protection, low inrush currents, excellent regulation, automatic recovery from fault conditions and quiet efficient operation at temperature extremes.
FIG. 5 is a graph comparing typical currents in saturating and non- saturating magnetic elements. As the inductance does not radically change at high temperatures and currents in the NSME, the large current spikes due to the rapid reduction of inductance common in saturating magnetics is not seen. As a result, destructive current levels, excessive gap leakage, magnetizing losses, and magnetic element heating are avoided in NSME.
FIG. 6 is a schematic for non-isolated low side switch buck converter sub-circuit NILBK. Sub-circuit NILBK consists of resistor R20, diode D6, capacitor C6 , FET transistor Qlll, sub-circuit CP (FIG. 26) , sub- circuit PFTIA (FIG. 18A) , sub-circuit IFB (FIG. 40B) , sub-circuit AMP (FIG. 29) and sub-circuit PWFM (FIG. 33) .
and DCIN- . From DCIN+ through resistor R20 connects to sub-circuit CP pin CP+, sub-circuit AMP pin GA+ and to sub-circuit PWFM pin PWFM+ . Resistor R20 provides startup power to the converter before regulator sub-circuit CP reaches it full 18-volt output. VBAT negative is connected to pin DCIN- connects to sub-circuit PWFM pin PWFMO, sub-circuit AMP pin GAO, Qlll source, sub-circuit IFB pin FBE, sub-circuit CP pin CTO, and sub-circuit PFTl pin S1CT. Magnetic element winding node SIH of sub- circuit PFTIA is connected to CP pin CT1A. Magnetic element winding node S1CT of sub-circuit PFTl is connected to CP pin CTO. Magnetic element winding node SIH of sub-circuit PFTIA is connected to CP pin CT2A. The regulated 18 volts from sub-circuit CP+ is connected to R20, sub-circuit AMP pin GA+ and to sub-circuit PWFM pin PWFM+ . Sub-circuit PWFM is designed for variable pulse width operation. PWFM is configured for maximum pulse width 90-95% with no feedback current from sub-circuit IFB pin FBC. Increasing the feedback current reduces the pulse-width and output voltage from converter NILBK. Sub- circuit PWFM clock/PWM output pin CLK is connected to the input pin GAl of buffer sub-circuit AMP. The output of sub-circuit AMP pin GA2 is connected to the gate of Qlll. Input node DCIN+ connects to the cathode of flyback diode D6, sub-circuit IFB pin OUT+, resistor RLOAD, capacitor C6 and pin B+ . The drain of Qlll is connected to sub- circuit PFTl pin P1B and the anode of D6. Pin PIA of sub- circuit PFTIA is connected to capacitor C6 , RLOAD, sub- circuit IFB pin OUT- and to node B- . With sub-circuit PWFM pin CLK high buffer AMP output pin GA2 charges the gate of transistor switch Qlll. Switch Qlll conducts charging capacitor CIO through NSME PFTIA from source VBAT and storing energy in PFTIA. Feedback output pin FBC from sub-circuit IFB is connected to sub-circuit PWFM pulse-width adjustment pin PW1. Sub-circuit IFB removes current from PW1 commanding PWFM to reduce the pulse - width or on time of signal CLK. After sub-circuit PWFM reaches the commanded pulse-width PWFM switches output pin CLK low turning "off" Qlll stopping the current into PFTIA. The energy not transferred into regulator sub- circuit CP load is released from NSME PFTIA into the now forward biased diode D6 charging capacitor C6. By modulating the "on" time of switch Qlll the converter buck voltage is regulated. Regulated voltage is developed across Nodes B- and B+ . Sub-circuit IFB provides the isolated feedback voltage to the sub-circuit PWFM. When sub-circuit IFB senses the converter output (nodes B+ and B-) is at the designed voltage, current from REF is removed from PM1. Sinking current from PM1 commands the PWFM to a shorter pulse -width thus reducing the converter output voltage. In the event the feedback signal from IFB commands the PWFM to minimum output . Gate drive to switch Qlll is removed stopping all buck activity capacitor C6 discharges through RLOAD. Input current from VBAT is sinusoidal making the converter very quiet. In addition the switch Qlll is not exposed to large flyback voltage. Placing less stress on the switches thereby increasing the MTBF. Sub- circuit NILBK takes advantage of the desirable properties of the NSME in this converter topology. Adjusting the NSME 100 (FIG. 18A) primary inductance and component values in sub-circuit IFB determines the output buck voltage. FIG. 8 is a schematic for a tank coupled single stage converter sub-circuit TCTP . Sub-circuit TCTP consists of resistor R20 and RLOAD, capacitor CIO, Darlington transistors Q10 and Q20, sub-circuit CP (FIG. 26) , sub-circuit PFTl (FIG. 18) , sub-circuit OUTB (FIG. 25A) , sub-circuit IFB (FIG. 40B) and sub-circuit PWFM (FIG. 33) .
External power source VBAT connects to pins DCIN+ and DCIN- . From DCIN+ connects to Q10 collector then through resistor R20 connects to sub-circuit CP pin CP+ and to sub-circuit PWFM pin PWFM+ . Resistor R20 provides startup power to the converter before regulator sub- circuit CP reaches it full 18-volt output. VBAT negative is connected to pin DCIN- ground/return node GND . Node GND connects to sub-circuit PWFMO pin PWFMO , Q20 collector, CIO, sub-circuit CP pin CTO and sub-circuit PFTl pin S1CT. Magnetic element winding node SIH of sub- circuit PFTl is connected to CP CT1A. Magnetic element winding node SIL of sub-circuit PFTl is connected to CP CT2A. Magnetic element winding node S1CT of sub-circuit PFTl is connected to CP pin CTO. Magnetic element winding node S2H of sub-circuit PFTl is connected to CP pin CT2A. The regulated 18-volts from sub-circuit CP+ is connected to R20 and to sub-circuit PWFM pin PWFM+ . Sub-circuit PWFM is designed for a constant 50% duty cycle variable frequency generator. Sub-circuit PWFM clock output pin CLK is connected to the base of Q10 and Q20. The emitters of Q10 and Q20 are connected to sub-circuit PFTl pin P1B. This forms an emitter follower configuration. Pin PIA of sub-circuit PFTl is connected through tank capacitor CIO to node GND. With PWFM CLK pin high forward biased transistor Q10 supplies current to the tank from BAT1 charging capacitor CIO through NSME PFTl and transferring energy into PFTl. Sub-circuit PWFM switches CLK low turning "off" Q10 stopping the current into PFTl. Energy not transferred into the load is released from NSME PFTl into the now forward biased PNP transistor Q20 back into capacitor CIO . Thus any energy not used by the secondary loads is transferred back to the primary tank to be used next cycle. When the switching occurs at the resonant frequency large circulating currents develop in the tank. Also CIO is charged and discharged to very large voltages. Oscillograph in FIG. 35 is the actual voltage developed across capacitor CIO with VBAT equal to 18 volts. A very large 229-Volts peak to peak was developed across the nodes PIA and PIA of NSME PFTl. The large primary voltage generates large biases in the NSME PFTl to be flux harvested by the windings 102 and 103 (FIG. 18) and transferred to a load or rectifier sub-circuit OUTB. Magnetic element winding node S2L of sub-circuit PFTl is connected to OUTB C8b. Magnetic element winding node S2H of sub-circuit PFTl is connected to C7B of sub- circuit OUTB node OUT-. Node OUT- is connected to RLOAD, pin B- and to sub-circuit IFB pin OUT- . Rectified power is delivered to pin OUT+ of OUTB and is connected to RLOAD, pin B+ and to sub-circuit IFB pin OUT+ . Sub- circuit IFB provides the isolated feedback signal to the sub-circuit PWFM. Frequency control pin FM1 of sub- circuit PWFM is connected to sub-circuit IFB pin FBE. Internal reference pin REF of sub-circuit PWFM is connected to sub-circuit IFB pin FBC. PWFM is designed to operate at the resonate frequency of the tank. When sub- circuit IFB senses the converter output is at the designed voltage, current from REF is injected into FM1. Injecting current into FM1 commands PWFM to a lower frequency. Operating below resonance reduces the amount of energy added to the primary tank thus reducing the converter output voltage. In the event the feedback signal from IFB commands the PWFM to 0-Hz all primary activity stops. Input current from VBAT is sinusoidal making the converter very quiet. In addition the switches Q10 and Q20 are never exposed to the large circulating voltage (FIG. 35) . Placing less stress on the switches thereby increasing the MTBF. Sub-circuit TCTP takes advantage of the desirable properties of the NSME in this converter topology. Adjusting secondary turns allows TCTP to generate very large AC or DC output voltages as well as low-voltage high current outputs. FIG. 9 is a schematic for non-isolated low side switch boost converter sub-circuit NILSBST . Sub-circuit NILSBST consists of resistor R20 and RLOAD, diode D6 , capacitor C6 , FET transistor Qlll, sub-circuit CP (FIG. 26) , sub-circuit PFTIA (FIG. 18A) , sub-circuit FBI (FIG. 41) , sub-circuit AMP (FIG. 29) and sub-circuit PWFM (FIG. 33) .
D6 STA1206 DI
C6 200uf External power source VBAT connects to pins DCIN+ and DCIN-. From DCIN+ Resistor R20 connects to sub- circuit CP pin CP+, sub-circuit AMP pin GA+ and to sub- circuit PWFM pin PWFM+ . Resistor R20 provides startup power to the converter before regulator sub-circuit CP reaches it full 18-volt output. VBAT negative is connected to pin DCIN- and ground return node GND. Node GND connects to sub-circuit PWFM pin PWFMO, sub-circuit AMP pin GAO, Qlll source, sub-circuit FBA pin BR- , sub- circuit FBA pin FBA, sub-circuit CP pin CTO, capacitor C6, resistor RLOAD, transistor Qlll source, and sub- circuit PFTl pin S1CT. Magnetic element winding node SIH of sub-circuit PFTIA is connected to CP pin CT1A. Magnetic element winding node S1CT of sub-circuit PFTl is connected to CP pin CTO. Magnetic element winding node S2H of sub-circuit PFTIA is connected to CP pin CT2A. The regulated 18 volts from sub-circuit CP+ is connected to R20, sub-circuit AMP pin GA+ and to sub-circuit PWFM pin PWFM+ . Sub-circuit PWFM is designed for variable pulse width operation. PWFM is configured for maximum pulse width 90-95% (maximum boost voltage) with no feedback current from sub-circuit FBI. Increasing the feedback current reduces the pulse-width reducing the boost voltage and reducing the output from converter NILSBST. Sub-circuit PWFM clock/PWM output pin CLK is connected to the input pin GAl of buffer sub-circuit AMP. The output of sub-circuit AMP pin GA2 is connected to the gate of Qlll. Input node DCIN+ connects to the NSME PFTIA pin PIA. The drain of Qll is connected to sub-circuit PFTIA pin P1B and the anode of D6. Cathode of diode D6 is connected to sub-circuit FBA pin PF+ , resistor RLOAD, C6 and pin BK+ . With sub-circuit PWFM pin CLK high buffer AMP output pin GA2 charges the gate of transistor switch Qlll. Switch Qlll conducts reverse biasing diode D6 capacitor CIO stops charging through NSME PFTIA from source VBAT. During the time Qlll is conducting, energy is stored in NSME sub-circuit PFTIA. Feedback output pin FBC from sub-circuit FBI is connected to sub-circuit PWFM pulse-width adjustment pin PW1. Sub-circuit FBI removes current from PW1 commanding PWFM to reduce the pulse- width or on time of signal CLK. After sub-circuit PWFM reaches the commanded pulse-width PFFM switches CLK low turning "off" Qlll stopping the current into PFTIA. The energy not transferred into regulator sub-circuit CP load is released from NSME PFTIA into the now forward biased diode D6 charging capacitor C6. By modulating the "on" time of switch Qlll the converter boost voltage is regulated. Regulated voltage is developed across Nodes B- and B+ . Sub-circuit IFB provides the feedback current to the sub-circuit PWFM. When sub-circuit IFB senses the converter output (nodes B+ and B-) is at or greater than the designed voltage, current is removed from PMl. Sinking current from PMl commands the PWFM to a shorter pulse-width thus reducing the converter output voltage. In the event the feedback signal from IFB commands the PWFM to minimum output. Gate drive to switch Qlll is removed stopping all boost activity capacitor C6 charges to VBAT. Input current from VBAT is sinusoidal making the converter very quiet. In addition the switch Qlll is not exposed to large flyback voltage. Placing less stress on the switches thereby increasing the MTBF. Sub-circuit NILBK takes advantage of the desirable properties of the NSME in this converter topology. Adjusting the NSME 100
(FIG. 18A) primary inductance and component values in sub-circuit IFB determines the output boost voltage.
FIG. 10 is a schematic for a two stage isolated DC to DC boost controlled push-pull converter BSTPP . Sub- circuit BSTPP consists of diode D14, capacitor C14, FET transistor Q14 , sub-circuit REG (FIG. 36), sub-circuit BL1 (FIG. 18B) , sub-circuit IFB (FIG. 40B) , sub-circuit AMP (FIG. 29) , sub-circuit DCAC1, and sub-circuit PWFM
(FIG. 33) . External power source VBAT connects to pins DCIN+ and DCIN- .
From pin DCIN+ connects to sub-circuit REG pin RIN+ andsub-circuitBLl pin PIA. Voltage regulator sub-circuit output pin +18V connects to sub-circuit AMP pin GA+ and to sub-circuit PWFM pin PWFM+ . Sub-circuit REG provides regulated low voltage power to the controller and to the main switch buffers. VBAT negative is connected to pin DCIN- and ground return node GND. Node GND connects to sub-circuit PWFM pin PWFMO, sub-circuit AMP pin GAO, Q14 source, capacitor C14, sub-circuit IFB pin FBE, sub- circuit REG pin REG0 , sub-circuit DCAC1 pin DC-. Sub- circuit PWFM (FIG. 33) is designed for variable pulse width operation. The nominal frequency is between 20- 600Khz PWFM is configured for maximum pulse width 90% (maximum boost voltage) with no feedback current from sub-circuit FBI. Increasing the feedback current reduces the pulse-width reducing the boost voltage and reducing the output from converter BSTPP. Sub-circuit PWFM clock/PWM output pin CLK is connected to the input pin GAl of buffer sub-circuit AMP (FIG. 29) . The output of switch speed up buffer sub-circuit AMP pin GA2 is connected to the gate of Q14. Input node DCIN+ connects to the NSME BL1 pin PIA. The drain of Q14 is connected to sub-circuit BL1 pin P1B and the anode of D14. Cathode of flyback diode D14 is connected to sub-circuit DCAC1 pin DC+ and C14. With sub-circuit PWFM pin CLK high buffer AMP output pin GA2 charges the gate of transistor switch Q14. Switch Q14 conducts reverse biasing diode D14 capacitor C14 stops charging through NSME BL1 from source VBAT. During the time Q14 is conducting, energy is stored in NSME sub-circuit BL1. Feedback output pin FBC from sub-circuit IFB is connected to sub-circuit PWFM pulse- width adjustment pin PW1. Sub-circuit IFB removes current from PW1 commanding PWFM to reduce the pulse-width or "on" time of signal CLK. After sub-circuit PWFM reaches the commanded pulse-width PFFM switches CLK low turning "off" Q14 stopping the current into BLl . The energy is released from NSME BLl into the now forward biased flyback diode D14 charging capacitor C14. By modulating the "on" time of switch Q14 the converter boost voltage is regulated. Regulated voltage is developed across C14 Nodes DC+ and GND is provided to the isolated constant frequency push-pull DC to AC converter sub-circuit DCAC1 (FIG. 2) . Sub-circuit DCAC1 provides efficient conversion of the regulated boost voltage to a higher or lower voltage set by the magnetic element-winding ratio. The center tap of the push-pull output magnetic is connected to, sub-circuit OUTB pin OUT-, RLOAD, sub-circuit IFB pin OUT- and the pin OUT- forming the return line for the load and feedback network. Output of sub-circuit DCAC1 pin ACH is connected to sub-circuit OUTB pin C7b. Output of sub-circuit DCAC1 pin ACL is connected to sub-circuit OUTB pin C8b. Sub-circuit OUTB provides rectification of the AC power generated by sub-circuit DCAC1. Since the non-saturating magnetic converter has low output ripple, minimal filtering is required by OUTB. This further reduces cost and improves efficiency as losses to filter components are minimized. Sub-circuit IFB provides the isolated feedback current to the sub-circuit PWFM. When sub-circuit IFB senses the converter output (nodes OUT+ and OUT-) is greater than the designed/desired voltage, current is removed from node PMl. Sinking current from PMl commands the PWFM to a shorter pulse-width thus reducing the converter output voltage. In the event the feedback signal from IFB commands the PWFM to minimum output. Gate drive to switch Q14 is removed stopping all boost activity capacitor C14 charges to VBAT. As the non- saturating does not saturate the destructive noisy current "spikes" common to prior art are absent . Input current from VBAT to charge C14 is sinusoidal making the converter very quiet. In addition the switch Q14 is not exposed a potentially destructive current spike. Placing less stress on the switches thereby increasing the MTBF. Sub-circuit BSTPP takes advantage of the desirable properties of the NSME. Adjusting the NSME BLl (FIG. 18B) sets the amount of boost voltage available to the final push-pull isolation stage. Greater efficiencies are achieved at higher voltages. The final output voltage is set by the feedback set point and the turns ratio of the push-pull element PPTl (FIG. 19) . FIG. 11 is a graph of permeability as a function of temperature for typical prior art magnetic element material. The high permeability material in FIG. 11 exhibits large changes in permeability of almost 100% over a 100G range as compared to the less than 5% change for the material in FIG. 17. The increase in permeability at high temperatures of the prior art material increases the flux density resulting in core saturation for a constant power level. (See FIG. 12) Thus the prior art core must be derated at least 100% to operate over extended temperatures. The instant invention takes advantage of the desirable properties of the NSME. Eliminating the need to derate the magnetic element. As the magnetic element performs better at high temperatures, currently limited by melting wire insulation. FIG. 12 is a graph of flux density as a function of temperature for typical prior art magnetic element material . The reduction of maximum flux density with temperature is typical of the saturating magnetic element prior art material. Thus the prior art core is commonly derated at least 100% to operate over extended temperatures. Resulting in a larger more expensive design, and or the requirement to cool the core. FIG. 12A is a graph of magnetic element losses for various flux densities and operating frequencies typical of prior art magnetic element material . FIG. 13 is a graph showing standard switching losses. The hashed area represents the time when the switch is in a resistive state. The hashed area is proportional to the amount of energy lost each time the output switch operates. Total power lost is the product of the loss per switch times the switching frequency. FIG. 14 is a graph showing the inventions switching losses. The hashed area represents the time when the switch is in a resistive state. The smaller hashed area is due to the action of the buffer in FIG. 29 and the snubber isolation diode D805 in FIG. 30. Generally the NSME has a wider usable frequency band and can be magnetized from higher primary voltages. Higher operating voltages have proportionally smaller currents for a given power level thus proportionally lower losses. Switching
2 losses more closely resemble I R losses. Most switching loss occurs during turn "on" and turn "off" transitions; total switching losses are reduced proportionally by the lower switching frequencies and faster transition times characteristic of the disclosed NSME converters. In addition the properties of the NSME allow operation at temperature extremes beyond the tolerance of standard prior art magnetics and their geometry's. The combined contributions of the above yields a converter that requires little or no forced air-cooling. (See FIG. 15, 16, and 17) FIG. 15 is a graph of the NSME magnetization curves for Kool Mu material. The invention makes advantageous use of the available saturation range of the NSME. FIG. 15A is a graph of the magnetization curves for H Material. FIG. 16 is a graph of the Kool Mu NSME losses for various flux densities and operating frequencies. It can be seen from the data that much higher flux densities are available per unit losses over the prior art . FIG. 17 is a plot of permeability vs. temperature for several Kool Mu materials. This data demonstrates the usefulness and stability of the magnetic properties over temperature .
FIG. 18 is a schematic representation of the non- saturating magnetic boost element PFTl. Sub-circuit PFTl consists of a primary winding 100 around a NSME 101 with two center-tapped windings 102 and 103.
The primary winding 100 has nodes P1B and PIA for connections to external AC source. Secondary 102 winding has center- tapped node S1CT and node SIH and SIL connections to the upper and lower halves respectively. Secondary 103 winding has center- tapped node S2CT and node S2H and S2L connections to the upper and lower halves respectively. Both 102 and 103 are connected to external full-wave rectifier assemblies. Magnetic element magnetic element 101 comprises a non-saturating, low permeability magnetic material. The permeability is on the order of 26u with a range of lu to 550u, as compared to the prior art, which ranges from 1500 to 5000u. Flyback management is of concern when using NSME in a boost converter because the magnetic element generates high drain source voltages across the primary switch during the reverse recovery time of the flyback (output) diode. The magnitude per cycle of flyback current from NSME is greater for a given input magnetizing force relative to the prior art. (See FIG. 5) For example, Kool Mu torroids (Materials from Magnetics) are suitable for this application. This material is not identified by way of limitation. The material comprises, by weight, 85% iron, 6% aluminum, and 9% silicon. Further, the magnetic element may be air, (permeability=l) ; a molypermalloy powder, (MPP) a high flux MPP, a powder, a gapped ferrite, a tape wound, a cut magnetic element, a laminated, or an amorphous magnetic element. Unlike the prior art, the NSME is temperature tolerant in that the critical parameters of permeability and saturability remain substantially unaffected during extreme thermal operation over time. Some materials such as air also exhibit little or no change in permeability or saturation levels over time, temperature, and conditions. The prior art uses high permeability saturable materials often greater than 2000u permeability. These magnetics exhibit undesirable changes in permeability and saturation during operation at or near rated output making operation at high power levels and temperature difficult. See the permeability vs. temperature FIG. 11. This deficiency is overcome by the use of expensive oversized magnetic elements or output current sharing with multiple supplies. (See the graph b vs. temperature FIG. 12) This invention takes advantage of the desirable properties of NSME. See the permeability vs. temperature FIG. 17. Prior art saturating magnetic element commonly is operating at frequencies greater than 500KHz to achieve greater power levels. As a result practitioners experience exponentially greater core losses (see FIG. 12A) at high frequencies. NSME support operation at lower frequencies 20-600KHz further reducing switching losses and magnetic element losses allowing operation at even higher temperatures. See the loss density vs. flux density FIG. 16. Unlike the prior art, the instant invention uses voltage mode control with over-current shutdown. Material selection is also based upon mass and efficiency. By increasing the mass of the magnetic element, more energy is coupled more efficiently. Since there are reduced losses, the dissipation profile follows I2R/copper losses. The magnetic element is operated at duty cycles of 0%+ to 90%, which, when used to control the primary side push-pull voltage, results in efficiencies on the order of 90%.
FIG. 18A is a schematic representation of the NSME PFTIA Sub-circuit transformer PFTIA consists of a primary winding 100 around a NSME 101 with a center-tapped winding 102.
The primary winding 100 has nodes P1B and PIA for connections to external AC source. Secondary 102 winding has center-tapped node SICT and node SIH and SIL connections to the upper and lower halves respectively. Winding 102 are typically connected to external full -wave rectifier assemblies. Magnetic element 101 comprises a non- saturating, low permeability magnetic material. The permeability is on the order of 26u with a range of lu to 550u, as compared to the prior art, which is on the order of 2500u. Flyback management is of concern when using such a magnetic element because the magnetic element generates high drain source voltages across the primary switch during the reverse recovery time of the flyback diode. Flyback current is available for longer periods after the primary switch opens. (See FIG. 5) For example, Kool Mu (Materials from Magnetics are suitable for this application. This material is not identified by way of limitation. The material comprises, by weight: 85% iron, 6% aluminum, and 9% silicon. Further, the magnetic element may be air; (air magnetic element permeability=l) ; a molypermalloy powder (MPP) magnetic element; a high flux MPP magnetic element; a powder magnetic element; a gapped ferrite magnetic element; a tape wound magnetic element; a cut magnetic element; a laminated magnetic element; or an amorphous magnetic element. During operation the temperature of the NSME rises, the permeability slowly decreases, thereby increasing the saturation point. Some materials such as air exhibit no or very small changes in permeability or saturation levels. Unlike prior art using high permeability materials greater than 2000u permeability rapidly increases at high temperatures . See the permeability vs. temperature FIG. 11. Prior art also suffers from reduced magnetic element saturation levels at high temperatures, making operation at high power levels and temperature difficult and may require the use of expensive oversized magnetic elements. See the graph bsat vs. temp ^erature FIG. 12 this invention takes advantage of the desirable NSME properties. See the permeability vs. temperature FIG. 17. Operation at lower frequencies 20-600KHz reduces switching losses and magnetic element losses allowing operation at higher temperatures. See the loss density vs. flux density FIG. 16. Unlike the prior art, the instant invention uses voltage mode control with over-current shutdown. Material selection is also based upon mass and efficiency. By increasing the mass of the magnetic element, more energy is coupled more efficiently. Since there are reduced losses, the dissipation profile follows I2R/copper losses. The magnetic element is operated at duty cycles of 0%+ to 90%, which, when used to control the primary side push-pull voltage, results in efficiencies on the order of 90%.
FIG. 18B is a schematic representation of the NSME BLl Sub-circuit BLl consists of a winding 100 around a NSME 101.
Magnetic element BLl may also be constructed from one or more magnetic elements in series or parallel. Assuming minimal mutual coupling the total inductance is the arithmetic sum of the individual inductances. For elements in parallel the (assuming minimal mutual coupling) the total inductance is the reciprocal of the arithmetical sum of the reciprocal of the individual inductances. In this way multiple magnetic elements may be arranged to meet packaging, manufacturing, and power requirements. The primary winding 100 has nodes P2B and P2A for connections to external AC source. Magnetic element 101 comprises a non-saturating, low permeability magnetic material. The permeability is on the order of 26u with a range of lu to 550u, as compared to the prior art, which is on the order of 2500 to 5000u. Flyback management is of concern when using such a magnetic element because the magnetic element generates high drain source voltages across the primary switch during the reverse recovery time of the flyback diode. Flyback current is available for longer periods after the primary switch opens. (See FIG. 5) For example, Kool Mu (Materials from Magnetics are suitable for this application. This material is not identified by way of limitation. The material comprises, by weight: 85% iron, 6% aluminum, and 9% silicon. Further, the magnetic element may be air (air magnetic element permeability=l) ; a molypermalloy powder (MPP) magnetic element; a high flux MPP magnetic element; a powder magnetic element; a gapped ferrite magnetic element; a tape wound magnetic element; a cut magnetic element; a laminated magnetic element; or an amorphous magnetic element. During operation temperature of the magnetic element rises, the permeability slowly decreases, thereby increasing the saturation point. Some materials such as air exhibit no or very small changes in permeability or saturation levels. Unlike prior art using high permeability materials greater than 2000u permeability rapidly increases at high temperatures. See the permeability vs. temperature (FIG. 11) . Prior art also suffers from reduced magnetic element saturation levels at high temperatures, making operation at high power levels and temperature difficult and may require the use of expensive oversized magnetic elements. (See the graph b vs. temperature FIG. 12) This invention takes advantage of the desirable NSME properties. (See the permeability vs. temperature FIG. 17.) Prior art often operates at high switching frequencies 100-1000 kHz to avoid the saturation problem. Only to increase switching and core losses. (See FIG. 12A) This inventions use of the desirable NSME properties allows operation at lower frequencies 20-600KHz further reducing switching losses and magnetic element. See the loss density vs. flux density FIG. 16. Unlike the prior art, the instant invention uses voltage mode control with over-current shutdown. Material selection is also based upon mass and efficiency. By increasing the mass of the magnetic element, more energy is coupled more efficiently. Since there are reduced losses, the dissipation profile follows I2R/copper losses. FIG. 18C is a schematic representation of a distributed NSME PFT1D. This is shown to exemplify distributed magnetics enable advantageous high voltage converter design variations that support form factor flexibility and multiple parallel secondary outputs from series coupled voltage divided primary windings across multiple NSME. This magnetic strategy is useful in addressing wire insulation, form factor and packaging limitations, circuit complexity and manufacturability . In this example a 500W converter is required to fit in a low profile package. Sub-circuit PFTD1 consists of three magnetic elements 120, 121 and 124 with series connected primaries.
AC voltage is applied to 112 pin P1B then from PIC through conductor 115 to 116 pin P1D. Winding 116 pin PIE is connected through conductor 119 to 118 pins P1F then to pin PIA. Original Sub-circuit PFTl (FIG. 18) consists of a primary winding 100 around a NSME 101 with two center-tapped windings 122 and 123. By way of example sub-circuit PFT1D will be implemented as three magnetic elements. For a 500-watt expression a total inductance of 203 uH is required in winding 100 (FIG. 18) . Dividing the primary inductance by the number of elements, in this case three requires elements 112, 116 and 118 have 67 uH of inductance. The energy storage is equally distributed over the magnetic assembly 120, 121 and 124. The 500 watt converter in (FIG. 1) employs two (Kool Mu part number 77932-A7) 0.9 oz (25 gram) NSME to form 101 (FIG. 18). Sub-circuit PFTl magnetic element 101 (FIG. 18) may be expressed as three 0.5-0.7 oz (14-19 gram) elements. Three 0.5-oz Kool Mu elements (part number 77352-A7) were selected. To realize 67 uH of primary inductance 55 turns are required for elements 112, 116 and 118. The primary circuit has nodes P1B and PIA for connections to external AC source. Secondary 102 winding has center-tapped node SICT and node SIH and SIL connections to the upper and lower halves respectively. Secondary 123 winding has center-tapped node S2CT and node S2H and S2L connections to the upper and lower halves respectively. Both 122 and 123 are connected to external full -wave rectifier assemblies. Magnetic element magnetic element 120, 121 and 124 comprises a non-saturating, low permeability magnetic material. The permeability is on the order of 26u with a range of lu to 550u, as compared to the prior art, which is on the order of 2500u. Flyback management is of concern when using such a magnetic element because the magnetic element generates high drain source voltages across the primary switch during the reverse recovery time of the flyback diode. Flyback current is available for longer periods after the primary switch opens. (See FIG. 5) For example, Kool Mu (Materials from Magnetics are suitable for this application. This material is not identified by way of limitation. The material comprises, by weight: 85% iron, 6% aluminum, and 9% silicon. Further, the magnetic element may be air (air magnetic element permeability=l) ; a molypermalloy powder (MPP) magnetic element; a high flux MPP magnetic element; a powder magnetic element; a gapped ferrite magnetic element; a tape wound magnetic element; a cut magnetic element; a laminated magnetic element; or an amorphous magnetic element. During operation the temperature of the NSME, the permeability slowly decreases, thereby increasing the saturation point. Some materials such as air exhibit no or very small changes in permeability or saturation levels. Unlike prior art using high permeability materials greater than 2000u permeability rapidly increases at high temperatures. See the permeability vs. temperature FIG. 11. Prior art also suffers from reduced magnetic element saturation levels at high temperatures, making operation at high power levels and temperature difficult and may require the use of expensive oversized magnetic elements. (See the graph b vs. temperature FIG. 12) This invention takes advantage of the desirable NSME properties. See the permeability vs. temperature FIG. 17. Prior art saturating magnetic element commonly is operating at frequencies greater than 500KHz to achieve greater power levels. As a result practitioners experience exponentially greater core losses (see FIG. 12A) at high frequencies. NSME allows operation at lower frequencies 20-δOOKHz further reduces switching losses and magnetic element losses allowing operation at even higher temperatures. (See the loss density vs. flux density FIG. 16) Unlike the prior art, the instant invention uses voltage mode control with over-current shutdown. Material selection is also based upon mass and efficiency. By increasing the mass of the magnetic element, more energy is coupled more efficiently. Since there are reduced losses, the dissipation profile follows I2R/copper losses. The magnetic element is operated at duty cycles of 0%+ to 90%, which, when used to control the primary side push-pull voltage, results in efficiencies on the order of 90%. FIG. 19 is a schematic representation of the non- saturating push-pull magnetic element sub-circuit PPTl. Sub-circuit PPTl consists of a center-tapped primary winding 104 around a NSME 106 with one secondary center- tapped winding 105
The primary winding 104 has nodes P2H and P2L for connections to external AC sources, and common center-tap node P2CT. Secondary 105 winding has center-tapped node SCT and nodes SH and SL connections to the upper and lower halves respectively. The invention is not limited to a single output. More secondary windings may be added for additional outputs. Secondary 105 is connected to an external full-wave rectifier assembly (Example FIG. 25 or 26) . The magnetic element magnetic element 106 comprises a non-saturating, low permeability magnetic material. The permeability is on the order of 26u with a range of lu to 550u, as compared to the prior art, which is on the order of 2500u. Flyback management is of concern when using such a magnetic element as high drain source voltages across the primary switch are generated during the reverse recovery of the flyback diode. The falling flyback current is available for a longer period. (See FIG. 5) For example, Kool Mu (magnetic elements from Magnetics are suitable for this application. This material is not identified by way of limitation. The material comprises, by weight; 85% iron, 6% aluminum, and 9% silicon. Further, the magnetic element may be air (comprise an air magnetic element) ; a molypermalloy powder (MPP) magnetic element; a high flux MPP magnetic element; a powder magnetic element; a gapped ferrite magnetic element; a tape wound magnetic element; a cut magnetic element; a laminated magnetic element; or an amorphous magnetic element. During operation the temperature of the NSME rises, the permeability slowly decreases, thereby increasing the saturation point. Unlike prior art using high permeability materials greater than 2000u permeability rapidly increases at high temperatures. See the permeability vs. temperature FIG. 11. Prior art also suffers from reduced magnetic element saturation levels at high temperatures, making operation at high power levels and temperature difficult and may require the use of expensive oversized magnetic elements. (See the bsat vs. temperature FIG. 12) This invention takes advantage of the desirable NSME properties. (See the permeability vs. temperature (FIG. 17) Operation at lower frequencies 20-600KHz reduces switching losses and magnetic element losses allowing operation at higher temperatures. See the loss density vs. flux density FIG. 16. Unlike the prior art, the instant invention uses voltage mode control with over-current shutdown. Material selection is also based upon mass and efficiency! By increasing the mass of the magnetic element, more energy is coupled more efficiently. Since there are reduced losses, the dissipation profile follows I2R/copper losses. The magnetic element primary is driven in a push- pull fashion at a duty cycle of 48-49% resulting in efficient use of the magnetic element volume. FIG. 19A is a schematic representation of the non- saturating push-pull magnetic element sub-circuit PPTl. Sub-circuit PPTl consists of a center-tapped primary winding 134 around a NSME 136 with one secondary center- tapped winding 135.
The primary winding 134 has nodes P2H and P2L for connections to external AC sources, and common center-tap node P2CT. Secondary 135 winding has center-tapped node SCT and nodes SH and SL connections to the upper and lower halves respectively. The invention is not limited to a single output winding. More secondary windings may be added for additional outputs. Secondary 135 is connected to an external full -wave rectifier assembly such as OUTA (FIG. 25) , OUTB (FIG. 25A) and OUTBB (FIG. 25B) . The magnetic element 136 comprises a non- saturating, low permeability magnetic material. The permeability is on the order of 26u with a range of lu to 550u, as compared to the prior art, which is on the order of 2500u. Flyback management is of concern when using such a magnetic element as high drain source voltages across the primary switch are generated during the reverse recovery of the flyback diode. The falling flyback current is available for a longer period. (See FIG. 5) For example, Kool Mu (magnetic elements from Magnetics are suitable for this application. This material is not identified by way of limitation. The material comprises, by weight; 85% iron, 6% aluminum, and 9% silicon. Further, the magnetic element may be air (comprise an air magnetic element) ; a molypermalloy powder (MPP) magnetic element; a high flux MPP magnetic element; a powder magnetic element; a gapped ferrite magnetic element; a tape wound magnetic element; a cut magnetic element; a laminated magnetic element; or an amorphous magnetic element. During operation the temperature of the NSME rises, the permeability slowly decreases, thereby increasing the saturation point. Unlike prior art using high permeability materials greater than 2000u permeability rapidly increases at high temperatures. See the permeability vs. temperature (FIG. 11) . Prior art also suffers from reduced magnetic element saturation levels at high temperatures, making operation at high power levels and temperature difficult and may require the use of expensive oversized magnetic elements. (See the bsat vs. temperature FIG. 12) This invention takes advantage of the desirable NSME properties. (See the permeability vs. temperature FIG. 17) Operation at lower frequencies 20-600KHz reduces switching losses and magnetic element losses allowing operation at higher temperatures. See the loss density vs. flux density FIG. 16. Unlike the prior art, the instant invention uses voltage mode control with over-current shutdown. Material selection is also based upon mass and efficiency. By increasing the mass of the magnetic element, more energy is coupled more efficiently. Since there are reduced losses, the dissipation profile follows I2R/copper losses. The magnetic element primary is driven in a push- pull fashion at a duty cycle of 48-49% resulting in efficient use of the magnetic element volume. FIG. 20 is a schematic showing the inventions filter and lightning input protection circuit for an AC line connected converter. The protection sub-circuit LL comprises a Spark gap Al, diodes D20 and D21, capacitor CI and magnetic elements LI and L2.
The AC line is connected to node LL2. The common input frequencies of DC to 440Hz may be extended beyond this range with component selection. Node LL2 is connected to NSME LI then to node LL5, the spark gap Al, anode of diode D22 and the cathode of diode D20. Filter capacitor C60 is connected between node LLO and LL6. Filter capacitor C61 is connected between node LLO and LL5. The low side of AC line is connected to node LLl then to magnetic element L2 the other side L2 is connected to spark gap Al, anode of diode D23 and the cathode of diode D21 and to node LL6. Capacitor CI is connected to earth ground CI attenuates noise generated by the converter. The use of non-saturating magnetic allows the input magnetic elements to absorb very large voltages and currents commonly generated by lightning, often without causing spark gap Al to clamp. During UL testing sixty 16ms 2000V pulses were applied between LLl and LL2 without realizing spark gap Al was missing with out damage. During normal operation the NSME LI flux density is a few hundred gauss. The 75u material from the graph of Flux Density v. Magnetizing Force (FIG. 15) will accept flux densities at least 50 times greater with out limitation. This is an example of the magnetic elements ability to perform well at flux densities many times greater than prior art. Elements LI and L2 will block differential or common mode line transients. In the event of a very large or long duration line to neutral transient, spark gap Al will clamp the voltage to a safe level of about 400V. The NSME LI and L2 have the added benefit of reducing conducted noise generated by the converter.
FIG. 20A is a schematic showing an alternate line filter. The filter sub-circuit LF comprises capacitors C2 and C60-66, inductors L64 and L62, magnetic element L63 and diodes D20-D23.
The AC line is connected to nodes LL2 and LLl. Node LL2 connects through upper leg of inductor L64 to first leg of y-cap C64 then to capacitor C63 then to upper leg of Bifilar wound inductor L62. Node LLl connects through lower leg of inductor L64 to second leg of y-cap C65, then to capacitor C63 then to lower leg of Bifilar wound inductor L62. Capacitor C66 is connected between LL2 and LLl. Second upper leg of inductor L62 connects to first leg of y-cap C61 then to capacitor C62 then to anode of D22 and cathode of D20. Second lower leg of inductor L62 connects to second leg of y-cap C60 then to capacitor C62 then to anode of D23 and cathode of D21. Center legs of Y-caps C60, C61, C64 and C65 are connected to chassis return LLO. Capacitor C69 connects node BR- to chassis ground LLO. Anodes of diode D20 and D21 connected to node BR- . Cathodes of diodes D22 and D23 connect to MSME L63 in parallel with C20 and node BR+ . Capacitor C21 connects to BR- and the other side of L63 in parallel with C20 forming node B+ . Common mode inductors L64 and L62 are constructed on a high permeability core material H41-406-TC, H42-109-TC respectively manufactured by Magnetics inc. Butler Pennsylvania USA. This material is offered by way of example and not limitation. Capacitor C69 is connected to earth ground attenuates noise generated by the converter. The instant invention takes advantage of the high permeability properties of the ferrite used in inductors L64 and L62. (see FIG. 15A) . Making full use of the core material over all four quadrants. Inductors L64 and L62 are effective in removing common mode EMI components. Differential mode noise generated by the main switch Ql is effectively blocked by NSME L63 in parallel with C20. Inductor L63 is operated in the first quadrant taking advantage of the unique non- saturating properties of the Kool Mu core material (manufactured by Magnetics Inc.) . This material allows operation with large DC magnetizing currents without saturation. The 125u material from the graph of Flux Density v. Magnetizing Force (FIG. 15) was selected for this application. And is offered by way of example and not limitation. This is an example of the magnetic element's ability to perform well at high flux densities many times greater than prior art. NSME L63 in parallel with C20 forms a tuned tank effectively blocking high frequency from the AC line. Elements L64 and L62 will block common mode line transients. In the event of a very large or long duration line to neutral transient, sub- circuit TRN (FIG. 46) connected to BR+ redirects the transient into the main storage capacitor C442. The instant invention makes optimal use of the ferrite type material in the AC side and the desirable NSME in the DC side to provide high performance filtering at a low cost. FIG. 21 is a schematic showing the inventions alternate lightning protection sub-circuit LLA for an AC line connected converter. The protection circuit comprises a fuse FI, Spark gap Al, capacitors CI, C60 and C61 and NSME L3.
High side of AC line is connected to node LL2 , fuse FI the load side of the fuse is connected to NSME L3 and to capacitor C61. The load side L3 is connected to spark gap Al and the cathode of diode D20 and anode of D22 forming node LL5. The low side of AC line is connected to node LL6, capacitor C60, spark gap Al, and the cathode of diode D21 and anode of D23. The anodes of diodes D20 and D21 are connected to Capacitor CI. Capacitor CI is connected to earth ground. CI attenuates radiated noise or EMI generated by the converter. The cathode of diodes D22 and D23 are connected to Capacitor C2. Capacitor C2 decouples high frequency harmonic currents from the line. Capacitors CI, C61 and C60 are connected to earth ground node LLO. The use of non-saturating magnetics allows the input magnetic element to absorb very large voltages and currents commonly generated on the AC line by lightning. A transient on the AC line will be limited by capacitors C60 and C61 and blocked by the non-saturating magnetic L3. In the event of a very large or long duration line to neutral transient, magnetic element L3 will allow the voltage to rise across spark gap Al, the spark gap will clamp the voltage to a safe level protecting the rectifier diodes D20-D23. The NSME L3 has the added benefit of reducing conducted noise generated by the converter. CI connected to the ground plane is effective in attenuating conducted and radiated EMI . FIG. 22 is a schematic showing the inventions AC line rectifier. The rectifier sub-circuit BR1 comprises diodes D20, D21, D22 and D23 and capacitor C2.
An AC or DC signal from the input filter is connected to bridge rectifier to nodes BR1 and BR2. Node BR1 connects diode D22 anode to D20 cathode. Node BR2 connects diode D23 anode to D21 cathode. Node BR+ connects diode D22 cathode to D23 cathode. Node BR- connects diode D20 anode to D21 anode. The common input frequencies of DC to 440Hz may be extended beyond this range with component selection. Capacitor C2 is selected to improve power factor for a particular operating frequency and to de-couple switching currents from the line. Diodes are selected to reliably block the expected line voltage and current demands of the next converter stage. Fig. 23 is the inventions AC to DC controller sub- circuit. Sub-circuit PFA consists of resistors R313 and R316, capacitors C308, and C313 and PWM controller IC U1A.
Control element U1A connects to a circuit with the following series connections: from pin 1 to feedback node/pin PFl then to capacitor C308 then to the pin 2 node of U1A. Internal 5.1-volt reference U1A pin 8 or node PFA2 through resistor R308 to the pin 4 node. U1A pin 4 is connected through capacitor C313 to return node BR- . This arrangement allows the PFC output to be pulse width modulated with application of voltage to PFl. External feedback current applied to U1A pin 1 and node PFl. Node PFVC is connected to resistor R313 to pin 3 of U1A. Resistor R316 is connected to pin 3 then to return node BR-Power pin 7 is connected to node PFA+ . Control element switch drive U1A pin 6 is connected to node PFCLK. Return ground node of U1A pin 5 is connected to return node BR- . In the event of a component failure in the primary feed networks such as IPFFB (FIG. 40) , FBA (FIG. 40A) , IFB (FIG. 40B) and FBI (FIG. 41) . The output voltage of the boost stage may rapidly increase to destructive levels. Fast over voltage feedback networks IOVFB (FIG. 40C) or OVP2 (FIG. 42B) increases the current into PFl thereby limiting the output voltage to a safe level. In addition latching type over voltage protection networks such as OVP (FIG. 42), OVP1 (FIG. 42A) and OVP2 (FIG. 42B) maybe used. The latching type kills power to the control circuit thereby stopping the boost action. The latching type networks require power to be cycled to the converter to reset the latch. IFB Input node PFVC is connected to resistor R313 to internal zero crossing detector connected to pin 3 and through R316 to return node BR- . PFVC is connected to a magnetic element winding referenced to BR- . A new conduction cycle is started each time the bias in the magnetic element goes to zero. Power factor corrected is realized by chopping the input at a high frequency. The average pulse width decreases at higher line voltage and increases at lower voltage for a given load. Frequency is lower at line peaks and higher around zero crossings. In this way the converter operates with a high input power factor.
FIG. 24 is the alternate power factor controller sub-circuit. Sub-circuit PFB consists of resistors R313, R339, R314, R315, R328, R340, R341 and R346, diode D308, capacitors C310, C318, C338, C340, C341 and C342, transistor Q305, and control element IC UIB.
Control element UIB connects to a circuit with the following series connections: from pin 1 to node/pin PFl to capacitor C338 in series with resistor R339, and then to the pin 2 node of UIB. Pin 1 is the input to an internal error amplifier and connection to external feedback networks. (See FIG. 40, 40A, 40B, 40C and 41) Increasing the voltage on pin 1 decreases the pulse width of the PFCLK node pin 7. Resistor R328 is connected to the fullwave rectified AC line haversine voltage on node BR+ then to UIB pin 3 and then to resistor R346 in parallel with capacitor C342 to return node BR- . Node PFSC connects to series resistors [R341+ R340] which are connected to UIB pin 4 then to diode D308 in parallel with capacitor C340 to return node BR- . Power to PFC controller is applied to node PFB+ and to UIB pin 8. Output clock node PFCLK is connected to UIB pin 7, to external buffer sub-circuit AMP (FIG. 29) . Transistor Q305 collector is connected to the pin 2 node of UIB. The base is connected in series through resistor R314 to capacitor C318, then to the pin 2 node of UIB. The base is also connected to [C31θ| | R315] , then to return node BR- Emitter of Q305 is connected to return node BR- . Transistor Q305 provides a soft start compensation ramp to • the controller error amp reducing the stress and DC overshoot in the converter at power up. Capacitor C341 is connected from UI pin 2 to return node BR- . UIB pin 1 is connected to pin PFl, capacitor C338 in series with resistor R339 to transistor Q305 collector and to UI pin 2. Current switched by PFC power switch Ql (FIG. 4 & 3) is sensed by R26 (see FIG. 4) . Series resistors [R340+R341] to UIB pin 4 connect voltage developed across R26. This voltage is compared to an internal 1.5-volt reference, comparator output turns off the switch drive pin 7 of UIB during times of high current that occur during startup or during very high load or low line conditions. Capacitor C340 is connected between UI pin 4 to return node BR- filter high frequency components. Schottky diode D308 connected between UI pin 4 to return node BR- protects the controller (UI pin 4) substrate from negative current injection. Maximum switch current value is set by R26 over currents are automatically limited in each cycle by the PFC controller. The rectified fullwave haversine at pin 3 of UIB is multiplied by the error voltage on pin 2. The product is compared to the magnetic element/switch current measured by R26 on pin 4. Gate drive on pin 7 turns off when the sensed magnetic element current increases to the current comparator level . This action has the effect of modulating the switch Ql "on" time tracking the AC line voltage. External feedback networks are connected to node PFl. In the event of a component failure in the primary feed network such as IPFFB (FIG. 40) , FBA (FIG. 40A) , IFB (FIG. 40B) and FBI (FIG. 41) . The output voltage of the boost stage may rapidly increase to destructive levels. Fast over voltage feedback networks IOVFB (FIG. 40C) or OVP2 (FIG. 42B) increases the current into PFl thereby limiting the output voltage to a safe level. In addition latching type over voltage protection networks such as OVP (FIG. 42) , OVP1 (FIG. 42A) and OVP2 (FIG. 42B) maybe used. The latching type removes power to the control circuit thereby stopping the boost action. The latching type networks require power to be cycled to the converter to reset the latch. Modulating the voltage at PFl changes the duty cycle of the PFC and the final output voltage. In this way the PFC may be used as a pre-regulator to additional output stages. FIG. 25 is a schematic of a full wave rectified output stage and filter sub-circuit OUTA. The rectifier stage consists of diodes D80 and D90. The filter consists of resistor R21, magnetic element L30 and capacitors C26, C27, C28, C29, C30, C31 and C32.
Input node/pin C7B is connected to the high side of external center-tapped magnetic element secondary winding. Node C7B connects to anode of diode D8 and to capacitors C26 and C27 in the following arrangement. Capacitor C27 is connected across diode D80, capacitor C26 is connected in series to R21. Input node/pin C8B is connected to the low side of external center-tapped magnetic element secondary winding. Pin C8B is connected to anode of diode D9 and to resistor R21, capacitor C32 is connected across diode D90. Capacitors C27 and C32 is a small value to reduce high frequency noise generated by rapid switching the high speed rectifier D80 and D90 respectively. Capacitor C26 and resistor R21 are used to further dissipate high frequency energy. Anode of diodes D80 and D90 is connected to parallel capacitors C28| |C29 and NSME L30. Capacitors C28 and C31 are solid dielectric types selected for low impedance to high frequency signals. Capacitors C29 and C30 are larger polarized types selected for low impedance at low frequencies and for energy storage. Magnetic element L3 is connected to diode D8 cathode the second terminal of L30 is connected to parallel capacitors C31 and C30 and pin OUT+ . Node 0UT+ is the output positive and is connected to external feedback sense line to isolated feedback network. The other side of parallel capacitors [C28| |C29| |C30| |C31] is connected to pin OUT- and the center-tap of the magnetic element secondary forming the return node. The combination of capacitors [C28| |C29] , L30 and capacitors [C30| |C31] form a low pass pi type filter. Sub-circuit OUTA performs efficient fullwave rectification and filtering. FIG. 25A is a schematic of a full wave rectified output stage. The rectifier stage consists of diodes D80 and D90 and capacitors C931 and C928.
Input node/pin C7B is connected to high side of external center-tapped magnetic element secondary winding. Node C7B connects to anode of diode D80. Input node/pin C8B is connected to low side of external center- tapped magnetic element secondary winding is connected to anode of diode D90. Node OUT- is the negative output and return line to the external isolated feedback network and load not shown. Cathodes of diodes D80 and D90 are connected to parallel capacitors C931 and C928. Capacitor C928 is a solid dielectric type selected for low impedance to high frequency signals. Capacitor C931 is a larger polarized selected for low impedance to low frequency signals and for energy storage. Node OUT+ is the output positive and is connected to external feedback sense line to isolated feedback network. The other side of parallel capacitors C928| |C931 is connected to the center-tap of the magnetic element secondary forming the node OUT-. The use of the NSME for the push-pull magnetic element requires only minimal filtering after the rectifiers.
FIG. 25B is a schematic diagram of an alternate final output rectifier and filter sub-circuit OUTB. The rectifier sub-circuit OUTB comprises diodes D40, D41, D42 and D43 and capacitor C931 and C928.
An AC or DC signal is connected to nodes C7B and C8b. Node C7B connects diode D41 anode to D40 cathode. Node C8b connects diode D42 anode to D43 cathode. Node OUT+ connects diode D42 cathode to D43 cathode. Node OUT- connects diode D40 anode to D43 anode. Diodes are selected to reliably block the expected line voltage and current demands of the load. For low voltage outputs, Schottky type diodes are used due to their low forward voltage drop. Higher voltages would use high-speed silicon diodes due to their ability to withstand high peak inverse voltage (PIV) . The use of the NSME for the push-pull magnetic element requires only minimal filtering after the rectifiers. Capacitor C928 is shown schematically as a single device. Capacitor C931 is a larger polarized selected for low impedance to low frequency signals and for energy storage a typical value may be 200uF. To increase the capacitance or reduces the output impedance multiple capacitors may be used. C931 is a solid dielectric type and is selected for it's low impedance to high frequencies. As is selected to reduces noise for a particular operating frequency and power level. Capacitor C928 is selected for the operating frequency and power level. Sub-circuit OUTB performs AC to DC rectification and filtering at slightly lower efficiency due to the extra junctions.
FIG. 26 Floating 18_Volt DC control power sub- circuit CP. Sub-circuit CP consists of diodes D501, D502 and D503, resistor R507, regulator Q504, and capacitors C503, C504, C505, C506, and C507.
Node CT1A connects to anode of D503 and to the upper external center tapped secondary winding. Node CT2A connects to anode of D502 and to the lower external center tapped secondary winding. Node CTO connects to the external winding center tap. Node CTO is also the return line and it connects to Q504 pin 2, and capacitors C503, C504, C505, C506, and C507. The cathode of each of diodes D502 and D503 is connected to resistor R507. R507 is then connected to the pin 1 (input) node of voltage regulator Q504. Voltage regulator Q504 Pin 3 is the 18vdc regulated DC output is connected to the anode of blocking diode D501. Three-pin voltage regulator Q504 is of the type LM7818 a common device made by a number of manufacturers. Capacitors C503, C505, C506 are O.luF solid dielectric type and are used to filter high frequency ripple and to prevent Q504 from oscillating. The junction of C503, C504 and D501 cathode is the output node CP1+ . Isolated 18- volt DC is available between nodes CTO and CP+ . Used for regulator circuits and output switch drive during normal operation. FIG. 26A Alternate control power sub-circuit CPl Sub-circuit CPl consists of diode D260, resistor R261, transistor Q260, and capacitors C261-C265, and C260.
Node CT1A connects to anode of D261 and to the upper external center tapped secondary winding. Node CT2A connects to anode of D262 and to the lower external center tapped secondary winding. Node BR- connects to the external winding center tap. Node BR- is also the return line and it connects to Q260 emitter, and capacitors C261-C265 and R261. The cathode of diodes D261 and D262 is connected inductor L260 and capacitor 266. The other side of capacitor C266 connects to node FSC. Resistor R262 is then connected between the other side of inductor L260 and node VCC. The junction of R262 and L260 forms node TP15. Node VCC connects the positive terminals of capacitors C260-265, collector of Q260, and cathode of D260. Anode of low leakage zener D260 connects to the base of Q260, resistor R261 and capacitor C260. The zener diode voltage is selected to begin regulation at high boost levels. Thus VCC is allowed to follow the load level as shown by G260 (FIG. 26B) . Voltage limiting starts at levels near full load (maximum boost) . This is offered by way of example and not limitation. In a 1000- watt supply the VCC limiting is observed with the increase in slope in segment 262 (FIG. 26B) . This unique behavior has three benefits. First at greater levels of boost (load) additional voltage is automatically provided to the main switch Ql when maximum gate power is required. Lowering gate voltage at minimal boost reduces the stress on the main switch Ql gate and associated buffer components, thus enhancing MBTF and efficiency. Second VCC provides an internal load sense signal used to servo the output voltage for load sharing. The load sharing aspects of the design will be taught in FIG. 4A. Third, a signal is available that may be used to communicate load magnitude with out additional current sensors. Diodes D262 and D261 provide rectified power capacitor C226 couples AC voltage to node TP17 of sub- circuit FSl (FIG. 45) . The AC voltage on TP17 inhibits the action of the fast start circuit when the converter is operating. Regulator CPl is a shunt regulator. The components are selected such that the limiting begins near maximum boost. In this way, power is not wasted at small load levels. Additionally the main switch Ql gate voltage is modulated to provide additional power at maximum boost insuring maximum efficiency under varying load conditions. FIG. 26B is a plot of VCC as a function of output power. Plot G26 was generated by measuring VCC in ACDCPF1 (FIG. 4A) as the load was veried from 0-1000 watts. FIG. 27 second Floating 18_Volt DC push-pull control power sub-circuit CPA. Sub-circuit CPA consists of diodes D601, D602 and D603, resistor R607, regulator B604 and capacitors C603, C604, C605, C606, C607 and C608.
D603 MURS120T3
D602 MURS120T3
Node CT1B connects to anode of D603 and to the upper external center tapped secondary winding. Node CT2B connects to anode of D602 and to the lower external center tapped secondary winding. Node CT20 connects to the external winding center tap. Node CTO is also the return line and it connects to Q604 pin 2, and capacitors C603, C604, C605, C606, and C607. The cathode of each of diodes D602 and D603 is connected to resistor R607. R607 is then connected to the pin 1 (input) node of voltage regulator Q604. Voltage regulator Q604 Pin 3 is the lδvdc regulated DC output and is connected to the anode of blocking diode D601. Capacitors C603, C605, C606 are solid dielectric type and are used to filter high frequency ripple and to prevent Q604 from oscillating. The junction of C603, C604 and D601 cathode is the output node CP1+ . Isolated 18-volt DC is available between nodes CT20 and CP2+. To be used for regulator circuits and output switch drive during normal operation.
FIG. 28 is the main switch over temperature protection sub-circuit OTP. The sub-circuit OTP comprises thermal switch and resistors R711 and R712.
thermal switch THSl. Maximum FET gate voltage requires the input power voltage be less than 20 volts, the voltage selected was 18 volts. The other side of THSl is connected to parallel resistors [R71l| |R712] . A single resistor may represent the resistors. The figure depicts the surface mount arrangement. The other side of [R71l| |R712] connects to output node TS+ . Normally closed thermal switch TS1 is in contact with main switch transistor Ql . In the event of temperature greater than 105C THSl opens, thus removing power to the buffer sub- circuit AMPl (FIG. 29) causing switch Ql to default to a blocking state protecting the boost switch should the optional cooling fan fail or the circuit reach high temperatures. In this instant invention the speed up buffer AMP (FIG. 29) non- saturating magnetics (FIG. 18, 18A and 19) allows the main switch and to run cooler than prior art for a given power level . When switch temperature returns to normal range THSl will close, allowing the PFC to resume normal operation. Under normal load and ambient temperatures the thermal switch THSl should never open. FIG. 29 PFC Buffer Circuit sub-circuit AMP, AMPl, AMP2, AMP3 switch drive command from PFCLK (FIG. 23 and 24) or PWFM (FIG. 33) control elements are connected to a gate buffer circuit. The sub-circuit AMP is comprised of power FET Q702, Darlington pair Q703, capacitors C709 and C715, and resistors R710 and R725.
DC Power is applied to node GAT+ to transistor Q702 drain and to capacitor C709, which goes to ground. Maximum gate voltage requires the input power voltage must be less than 20 volts, 18-volts was selected. Input node GAl is connected to the gate of FET Q702 is connected to the base of BJT1 of the Darlington pair Q703 and to capacitor C715. C715 is connected across the Darlington pair from the base, pin 1, to the collectors, pins 2 and 4, Q703 collector node is also connected to ground. The emitter of BJT2 is connected to the gate of FET Ql. The source of FET Q702 is connected through small optional series resistor R710 to the gate of the output switch or node GA2. Some power FETs under certain load may tend to oscillate when driven from a low impedance source such as this buffer. A small resistance of approximately 2 ohms or less may be required with out significant slowing of the switch. In most cases R710 is replaced with a zero ohm jumper. Resistor R725 is connected from node GAO and source of Q702. The input switching signal to node GAP is in range of 20kHz to 600kHz. Very fast "on" times are realized by proving a low impedance to rapidly charge the output switch gate connected to node GA2. Capacitor C709 provides additional current when Q702 switches on. Transistor Q703 provides low impedance to rapidly remove the charge from the gate greatly reducing the "off" time. This particular topology provides output switch rise times on the order of 10ns, as compared to the industry standard rise time of 250ns. The corresponding fall time is <10nS, again as compared to an industry fall time of 200-300ns (See FIG. 13 and 14) . In the event the converter is operated at very high ambient temperatures a thermal switch may be placed in series with input power pin GA+ . This allows the switch transistor to be gracefully disabled. Sub-circuit AMP greatly reduces switching losses allowing converter operation in some cases with out the common prior art forced air-cooling.
FIG. 30 is a schematic diagram of a snubber sub- circuit of the invention. The snubber sub-circuit SN is comprised of diodes D804 and D805 and resistors R800, R817, R818, and capacitors C814 and C819.
Node SNL2 connects to the drain terminal of the external output switch and to flyback side of the inductive load. Input node SNL2 connects to R800 in series with capacitor C819 to node SNOUT. Diode D805 anode is connected to node SNL2 with resistors [R817| |R818] in parallel with D805. Resistors R817 and R818 may be combined to a single resistor. The cathode of D805 is connected to capacitor C814 that connects to node/pin SNLl. Node SNLl connects to the supply side of external load magnetic element. The other leg of external magnetic element is connected to the anode of D805 and the anode side of external flyback diode D4. The one MEG ohm resistors R817 and R818 bleed the charge from C814 resetting it for the next cycle. Capacitor C819 and resistor R800 captures the high frequency event from the transition of external flyback diode D4 and moves part of the energy into the external holdup capacitor connected to node SNOUT. Since external flyback diode D4 and D805 isolate the drain of the output switch, faster switching occurs because the output switch does not have to slew the extra capacitance of a typical drain / source connected snubber circuit. Note that this circuit does not attempt to absorb the flyback in large RC networks that convert useful energy to losses. Nor does it attempt to stuff the flyback to ground, adding capacitance and slowing the output switch and increasing switching losses. This sub-circuit is used with it's mirror SNB (FIG. 32) across the external push-pull switches. This design returns the some of the flyback energy back to the input supply or output load. The "snubbering" action slows the rise of the flyback giving time for the external flyback diode to start conduction. The circuit efficiently manages high frequency flyback pulses. FIG. 30A is a schematic diagram of a diode snubber sub- circuit of the invention. The snubber sub-circuit DSN is comprised of diodes D51, D52, D53, D54 and D55 and capacitors C51, C52, C53, C54 and C55.
Pin SNL2 is connected to the anode of D51 the cathode of D51 is connected to the anode of D52 the cathode of D52 is connected to the anode of D53 the cathode of D53 is connected to the anode of D54 the cathode of D54 is connected to the anode of D55 the cathode of D55 is connected to pin SNOUT. Capacitors are connected across each diode forming a series parallel combination of [D5l| |C51] + [D52| |C52] + [D53| |C53] + [D54| |C54] + [D55| |C55] . Node SNL2 connects to the drain terminal of the external output switch and to flyback side of the inductive load. The external fly-back rectifier diode D4 (FIG. 1, 3 and 4) anode is connected to node SNL2. Node SNOUT connects to the storage capacitors [C16| |C17] (FIG. 1, 3 and 4) and to the cathode of the flyback diode D4. External diode D4 in parallel with DSN forms a hybrid diode. The Schottky diode has the desirable characteristics of fast recovery time (less than 6 nanoseconds (6* 10^-9) ) and low forward voltage drop (0.4 - 0.9 Volts) at high currents. The Schottky diode suffers from limited reverse blocking voltage currently 100 V maximum. Each diode will block 100V; the parallel capacitors distribute the reverse voltage equally across the diode string. As the reverse junction capacitance of each diode is less than 10 pf much smaller than the parallel capacitor. Thus the reverse voltage is nearly equally divided across the diodes. To guarantee even voltage division 5% or better capacitor matching is required. High precision is common and inexpensive for small capacitors. Different blocking voltages may be achieved by adjusting the number of diode / capacitor pairs. By way of example not as a limitation 500V was selected. The main fly-back rectifier diode D4 will block high voltages but suffers from long reverse recovery time 50-500 nanoseconds is common in fast recovery diodes. What is needed is a diode with low voltage drop, high blocking voltage and very short recovery time. The snubber DSN in parallel with the main fly-back rectifier comes very close to that ideal diode. The total blocking voltage is achieved by the adding the individual diode blocking voltages. The recovery time is determined by the slowest diode in the string often less than 5 nanoseconds. The low forward voltage drop is achieved when the slower main rectifier begins conduction. Low capacitance is also realized, as the capacitance is 1/5 of the individual capacitors. This hybrid diode begins rectification immediately after the main switch stops conduction and the non-saturating magnetic begins releasing its energy. This effectively limits the high voltage flyback over shoot to less than 40-70 volts. This keeps the switch well inside it's safe operating area (SOA) allowing the switch to be run at higher voltages for higher output power and additional efficiency gain, or to use a less expensive lower voltage switch while keeping the same voltage margins. Since external flyback diode D4 and D805 isolate the drain of output switch, faster switching occurs because the output switch does not have to slew the extra capacitance of the typical snubber circuit. Note that this circuit does not attempt to absorb the flyback in large RC networks that generate additional heat. Nor does it attempt to stuff the flyback to ground, adding capacitance and slowing the output switch, increasing switching losses. Sub-circuit DSN may be used in parallel with any slower rectifier such as flyback diode D4 to assist the main rectifier. This providing additional protection to the switch and rectifying the portion of the flyback pulse before the main rectifier begins condition. That high frequency energy ends up as heat or radiated noise.
FIG. 30B is a schematic diagram of an alternate snubber sub-circuit SNBB of the invention. The snubber sub-circuit SNBB is comprised of resistor R310 and capacitor C821.
Node SNL2 connects through capacitor C821 to resistor R821 to node SNOUT. Node SNOUT connects to the cathode of the flyback diode. Node SNL2 connects to the drain terminal of the external output switch and to flyback side of the inductive load. The "snubbering" action slows the rise of the flyback giving time for the external rectifier diode (s) to begin conduction.
FIG. 31 is a schematic diagram of a snubber sub- circuit of the invention. The snubber sub-circuit SNA is comprised of resistor R810 and R811 and capacitors C820 and C821.
Node SNAl connects to series resistor R810 to capacitor C820 to node SNA2 then to capacitor C821 and series resistor R811 to node SNA3. Node SNAl connects to the external magnetic element center tap. Node SNA2 connects to the drain terminal of the external output switch and to flyback side of the inductive load. Node SNA3 connects to the source terminal of the external output switch. Resistor R810 and C820 attempt to absorb part of the flyback to reduce voltage transients across the switch. Part of the flyback is returned to ground by C821. This sub-circuit is used with its mirror SNA (FIG. 31) across the external push-pull switches. The "snubbering" action slows the rise of the flyback giving time for the external rectifier diodes D8 and D9 of FIG. 25 or 25A to start conduction. The circuit efficiently manages high frequency flyback pulses.
FIG. 32 is a schematic diagram of a snubber sub- circuit of the invention. The snubber sub-circuit SNB comprises resistor R820 and R821 and capacitors C840 and C841.
Node SNB1 connects to series resistor R820 to capacitor C820 to node SNA2 to capacitor C841 and to series resistor R821 to node SNB3. Node SNBl connects to the external magnetic element center tap. Node SNB2 connects to the drain terminal of the external output switch and to flyback side of the inductive load. Node SNB3 connects to the source terminal of the external output switch. Resistor R820 and C840 attempt to absorb part of the high frequency flyback to reduce voltage transients across the switch. C841 and R821 return part of the flyback to ground. The "snubbering" action slows the rise of the flyback giving time for the external rectifier diodes D8 and D9 of FIG. 25 or 25A to start conduction. The circuit efficiently manages high frequency flyback pulses.
Fig. 33 is the inventions PWM (pulse width modulator) and FM (frequency modulator) sub-circuit. Sub- circuit PWFM consists of resistors R401, R402, R403, and R404 capacitors C401, C402, C403, C404, C405 and C406, controller IC U400 and diode D401.
Control element U400 connects to a circuit with the following series connections: from pin 1 to feedback pin PWl then to the wiper of adjustable resistor R404 to return node PWFMO. Resistor R404 may be replaced with two fixed resistors. Capacitor C403 is connected from pin 2 to pin 1. Capacitor C403 is used to filter the error amp output. The upper half of resistor R404 is connected to node REFl pin 8 the 5.0 -Volt internal reference. Internal 5.0-volt reference U400 pin 8 or Node REFl is connected to the upper half of resistor R403 and through capacitor C402 to return node PWFMO. The reference provides current to external feed back networks. Wiper of R403 connects to node FM1 to pin 4 , through R402 to pin 3, and through C404 to return node PWFMO. Resistor R403 may be replaced with two fixed resistors. Pulse width timing capacitor C404 connects pin 3 to return node PWFMO. Low leakage diode D401 anode is connected to pin 3 cathode to output pin 6 node CLK. Resistor R404 sets the nominal pulse width of output pin 6 node CLK. The pulse width can be adjusted from 0 (off) to 95%. Resistor R403 and C404 determine the nominal operating frequency. With application of power 20-volts between Nodes PWFM+ and PWFMO controller U400 generates an internal 5.0 reference voltage to pin 7 node REFl. Output pin 6 node CLK is set high approximately 20- volts (see oscillograph trace G6 segment 60 FIG. 34) . C404 starts to charge through R401 until the voltage across C404 at pin 3 reaches the comparator level (see oscillograph trace GI segment 61 FIG. 34) at resetting the pin 6 low (see oscillograph trace G6 segment 62 FIG. 34) . Capacitor C404 rapidly discharges though D401 (see oscillograph trace GI segment 63 FIG. 34) . Pin 3 remains 0.6-volts above PWFMO node during the period pin 6 is low (see oscillograph trace GI segment 64 FIG. 34) . On the rising edge of pin 6 capacitor C405 begins to rapidly charge until the voltage in pin 4 reaches the internal comparator level (see oscillograph trace G4 segment 65 FIG. 34) . The comparator triggers internal transistor to rapidly discharge C404 (see oscillograph trace G4 segment 66 FIG. 34) . The cycle repeats with output pin 6 being set high. External feedback current applied to U400 pin 1 and node PWl (see oscillograph trace GI segment FIG. 34) follows the actual output voltage. Oscillograph trace GI segment 67 (FIG. 34) is the period when the output switch conducting storing energy in the NSME. Oscillograph trace GI segment 68 (FIG. 34) is the period when the output switch is off allowing storing energy in the NSME to be transferred to the storage capacitor. Application of external current source or feed back network to pin 1 or node PWl allows the pulse width to be modulated. Removing current from PWl lowers the comparator level causing the comparator to trigger at lower voltages across C404 reducing the pulse width. Introducing current into node PWl increases pulse width from nominal to maximum of 95%. Resistor R404 and C404 determine the nominal pulse width. This design allows the CLK output to be pulse width modulated. Application of external feed back network to pin 4 or node FW1 allows the frequency to be modulated. Removing current from FW1 slows the charging of C405. Longer charging time lowers the frequency from the nominal setting. This arrangement allows the CLK output to frequency modulated. When used with a resonant controller, R403 and C405 determine the nominal frequency typically equal to the tank resonant frequency. The external feedback is configured to lower the frequency from nominal (maximum output) to zero frequency "off". When used as a pulse-width controller the nominal is set to maximum pulse width of about 90% feedback reduces the pulse-width. Sub-circuit PWFM may be simultaneously frequency and pulse width modulated. This configuration and mode of operation is unique to this instant invention. Feeding back of the output to the error amplifier is a unique mode of operation for control element U400. Sub-circuit PWFM combines large dynamic range, precise control and fast response. FIG. 34 Oscillograph traces of the PWFM (FIG. 33) controller in the pulse-width modulation mode. FIG. 35 Oscillograph trace of the TCTP (FIG. 8) resonant converter primary voltage. FIG. 35 is an oscillograph trace of the voltage developed across capacitor CIO (FIG. 8) . In this embodiment the supply VBAT was only 18 -volts. The primary 100 (FIG. 18) inductance 203 uH was achieved by 55 turns on a 26u 2.28 oz. KoolMu magnetic element 101. The secondary winding 103 (FIG. 18) is 15 turns on core 101. A 5.5-watt load is connected to winding 103. The NSME primary 100 (FIG. 18) developed an excitation voltage of 229 volts peak more than 10 times VBAT. Tank converters TCTP and TCSSC (FIG. 7) take advantage of the desirable properties of the non- saturating magnetic to develop large flux biases. The useful large flux may harvested into useful power by addition of "flux nets" windings to the magnetic element. FIG. 36 Regulated 18_Volt DC control power sub- circuit REG. Sub-circuit REG consists of resistor R517, regulator Q514 and capacitors C514, C515, C516, C518, and C517.
Pin REGO connects to the external power source return. Node REGO is also the return line it connects to Q514 pin 2, and capacitors C518, C514, C515, and C517. Resistor R517 is connected to the pin 1 (input) node of voltage regulator Q514 and to input pin RIN+ . Voltage regulator Q514 Pin 3 is the 18vdc regulated DC output is connected to the capacitors C515, C514 and output pin 18V. Capacitors C515, C517 are solid dielectric type is used to filter high frequency ripple and to prevent Q514 from oscillating. Sub-circuit REG provides regulated power for control circuits and output switch buffer AMP (FIG. 29) .
FIG. 37 is a schematic for a non-isolated high side switch buck converter sub-circuit HSBK. FIG. 37 is a non- isolated high side switch buck converter sub-circuit HSBK. This converter topology consists of a non- isolated high efficiency buck stage, which provides regulated power to an efficient push-pull isolation stage. Sub- circuit HSBK consists of diode D8, capacitor C8 , FET transistor Q31, sub-circuit TCTP (FIG. 8) , sub-circuit BLl (FIG. 18B) , sub-circuit IFB (FIG. 40B) , sub-circuit AMP (FIG. 29) and sub-circuit PWFM (FIG. 33) .
External power source VBAT connects to pins DCIN+ and DCIN-. Pin DCIN+ connects to transistor Q31 source, sub-circuit PWFM pin PWFMO, sub-circuit AMP pin GAO, and sub-circuit IFB pin FBE, sub-circuit TCTP pins DCIN+ and B- . Regulated 18-volt output from sub-circuit TCTP pin B+ connects to sub-circuit AMP pin GA+ and to sub-circuit PWFM pin PWFM+ . This provides the positive gate drive relative to the source of Q31. Power source VBAT return is connected to pin DCIN-, sub-circuit TCTP pin DCIN-, diode D68 anode, capacitor C68, RLOAD, sub-circuit IFB pin OUT-, output pin B- and ground/return node GND. Sub- circuit PWFM is designed for adjustable pulse-width operation from 0 to 90%, maximum pulse width occurs with no feedback current to pin PWl. Increasing the feedback current reduces the pulse-width and output voltage from converter HSBK. Sub-circuit PWFM clock/PWM output pin CLK is connected to the input pin GAl of buffer sub-circuit AMP. The output of sub-circuit AMP pin GA2 is connected to the gate of Q31. The drain of Q31 is connected to sub- circuit BLl pin P1B and the cathode of D68. Pin PIA of sub-circuit BLl is connected to capacitor C8 , sub-circuit IFB pin OUT- and RLOAD. With sub-circuit PWFM pin CLK high buffer AMP output pin GA2 charges the gate of transistor switch Q31. Switch Q31 conducts charging capacitor C68 through NSME BLl from source VBAT and storing energy in BLl. Feedback output pin FBC from sub- circuit IFB is connected to sub-circuit PWFM pulse-width adjustment pin PWl. As the output voltage reaches the designed level sub-circuit IFB removes current from PWl commanding PWFM to reduce the pulse-width or on time of signal CLK. After sub-circuit PWFM reaches the commanded pulse-width PWFM switches output pin CLK low turning off Q31 stopping the current into BLl. The stored energy is released from NSME BLl into the now forward biased diode D68 charging capacitor C68. By modulating the on time of switch Q31 the converter "bucks" applied voltage and efficiently regulates to a lower voltage. Regulated voltage is developed across Nodes B- and B+ . Sub-circuit IFB provides the isolated feedback voltage to the sub- circuit PWFM. When sub-circuit IFB senses the converter output (nodes B+ and B-) is at the designed voltage more current is conducted by the phototransistor. Sinking current from PMl commands the PWFM to a shorter pulsewidth thus reducing the converter output voltage. In the event the feedback signal from IFB commands the PWFM to minimum output. Gate drive to switch Q31 is removed stopping all buck activity capacitor C68 discharges through RLOAD. Input current from VBAT is sinusoidal making the converter very quiet. As such the switch Q31 is not exposed to large current spikes common to saturating magnetic prior art. Thus placing less stress on the switches thereby increasing the MTBF. Sub-circuit HSBK takes advantage of the desirable properties of the NSME in this converter topology. FIG. 38 is a schematic for an isolated two-stage low side switch buck converter sub-circuit LSBKPP. This converter topology consists of a high efficiency low-side switch buck stage, which provides regulated power to an efficient push-pull isolation stage. An efficient center- tap fullwave rectifier provides rectification. Sub- circuit LSBKPP consists of diode D46, capacitor C46, FET transistor Q141, sub-circuit REG (FIG. 36) , sub-circuit OUTB (FIG. 25A) , sub-circuit BLl (FIG. 18B) , sub-circuit TCTP (FIG. 8) , sub-circuit IFB (FIG. 40B) , sub-circuit AMP (FIG. 29) , sub-circuit DCAC1, and sub-circuit PWFM (FIG. 33) . External power source VBAT connects to pins DCIN+ and DCIN- . From pin DCIN+ connects to sub-circuit REG pin RIN+, D46 cathode, capacitor C46, sub-circuit TCTP (FIG. 8) pin DCIN+, and sub-circuit DCACl pin DC+ . Voltage regulator sub-circuit REG output pin +18V connects to sub-circuit AMP pin GA+ and to sub-circuit PWFM pin PWFM+ . Sub-circuit REG provides regulated low voltage power to the controller and to the main switch buffer. VBAT negative is connected to pin DCIN- and ground return node GND. Node GND connects to sub-circuit PWFM pin PWFMO, sub-circuit AMP pin GAO, Q141 source, sub-circuit IFB pin FBE, sub-circuit REG pin REGO and sub-circuit TCTP pin DCIN-. Sub-circuit PWFM (FIG. 33) is designed for variable pulse width operation. The nominal frequency is between 20-600Khz PWFM is configured for maximum pulse width 90% (maximum buck voltage) with no feedback current from sub-circuit IFB. Increasing the feedback current reduces the Qlll on time reducing the voltage to the push-pull stage and the output from converter LSBKPP. Sub- circuit PWFM clock output pin CLK is connected to the input pin GAl of buffer sub-circuit AMP (FIG. 29) . The output of switch speed up buffer sub-circuit AMP pin GA2 is connected to the gate of Q141. Floating isolated 18- volt power from sub-circuit TCTP pin B+ connects to sub- circuit DCACl pin P18V. The drain of Q141 is connected to sub-circuit BLl pin PIA and the anode of D46. The return line of sub-circuit DCACl pin DC- connects to sub-circuit BLl pin P1B, sub-circuit TCTP pin B- and C46. With sub- circuit PWFM pin CLK high buffer AMP output pin GA2 charges the gate of transistor switch Q141. Switch Q141 conducts reverse biasing diode D46; capacitor C46 starts charging through NSME BLl from source VBAT. During the time Q141 is conducting, energy is stored in NSME sub- circuit BLl. Charging C46 provides power to final push- pull converter stage DCACl. The output of the output rectifier sub-circuit OUTB is connected to feedback sub- circuit IFB output pin FBC from sub-circuit IFB is connected to sub-circuit PWFM pulse-width adjustment pin PWl. Sub-circuit IFB removes current from PWl commanding PWFM to reduce the pulse-width or on time of signal CLK. After sub-circuit PWFM reaches the commanded pulse-width PFFM switches CLK low turning off Q141 stopping the current into BLl. The energy is released from NSME BLl into the now forward biased flyback diode D46 charging capacitor C46. By modulating the on time of switch Q141 the converter voltage is regulated. Regulated voltage is developed across C46 Nodes DC+ and GND. Providing energy to the isolated constant frequency push-pull DC to AC converter sub-circuit DCACl (FIG. 2) . Sub-circuit DCACl provides efficient conversion of the regulated buck voltage to a higher or lower voltage set by the magnetic element winding sub-circuit PPTl (FIG. 19) ratio. The center tap of the push-pull output magnetic is connected to, sub-circuit OUTB pin OUT-, RLOAD, sub-circuit IFB pin OUT- and the pin OUT- forming the return line for the load and feedback network. Output of sub-circuit DCACl pin ACH is connected to sub-circuit OUTB pin C7B. Output of sub-circuit DCACl pin ACL is connected to sub-circuit OUTB pin C8B. Sub-circuit OUTB provides rectification of the AC power generated by sub-circuit DCACl. As the non- saturation magnetic converter is very quite minimal filtering is required by OUTB. This further reduces cost and improves efficiency as losses to filter components are minimized. Sub-circuit IFB provides the isolated feedback current to the sub-circuit PWFM. When sub- circuit IFB senses the converter output (nodes OUT+ and OUT-) is greater than the designed/desired voltage, current is removed from node PMl. Sinking current from PMl commands the PWFM to a shorter pulse-width thus increasing the buck action and reducing the first stage converter output voltage. In the event the feedback signal from IFB commands the PWFM to minimum output. Gate drive to switch Q141 is removed stopping all buck activity capacitor discharging C46. Input current from VBAT to charge C46 is sinusoidal making the converter very quiet. In addition the switch Q141 is not exposed a potentially destructive current spike. Placing less stress on the switches thereby increasing the MTBF. Sub- circuit LSBKPP takes advantage of the desirable properties of the NSME in this converter topology. Adjusting the NSME BLl (FIG. 18B) sets the amount of buck voltage available to the final push-pull isolation stage. Greater efficiencies are achieved at higher voltages. The final output voltage is set by the turns ratio of the push-pull element PPTl (FIG. 19) . Converter LSBKPP provides efficient conversion from high voltage sources into high current isolated output . FIG. 39 is a schematic for an isolated two-stage low side switch buck converter sub-circuit LSBKPPBR. This converter topology consists of a non-isolated high efficiency low-side switch buck stage, which provides regulated power to an efficient push-pull isolation stage. A fullwave bridge rectifier provides rectification. Sub-circuit LSBKPPBR consists of diode D6, capacitor C6 , FET transistor Qlll, sub-circuit REG (FIG. 36) , sub-circuit OUTBB (FIG. 25B) , sub-circuit BLl (FIG. 18B) , sub-circuit TCTP (FIG. 8) , sub-circuit IFB (FIG. 40B) , sub-circuit AMP (FIG. 29) , sub-circuit DCACl (FIG. 2) , and sub-circuit PWFM (FIG. 33) .
External power source VBAT connects to pins DCIN+ and DCIN- . From pin DCIN+ connects to sub-circuit REG pin RIN+, D6 cathode, capacitor C6 , sub-circuit TCTP (FIG. 8) pin DCIN+, and sub-circuit DCACl pin DC+ . Voltage regulator sub-circuit REG output pin +18V connects to sub-circuit AMP pin GA+ and to sub-circuit PWFM pin PWFM+ . Sub-circuit REG provides regulated low voltage power to the controller and to the main switch buffer. VBAT negative is connected to pin DCIN- connects to sub- circuit PWFM pin PWFMO, sub-circuit AMP pin GAO, Qlll source, sub-circuit IFB pin FBE, sub-circuit REG pin REGO, sub-circuit TCTP pin DCIN-. Sub-circuit PWFM (FIG. 33) is designed for variable pulse width operation. The nominal frequency is between 20-600Khz PWFM is configured for maximum pulse width 90% (maximum buck voltage) with no feedback current from sub-circuit IFB. Increasing the feedback current reduces the Qlll on time reducing the voltage to the push-pull stage and the output from converter LSBKPPBR. Sub-circuit PWFM clock output pin CLK is connected to the input pin GAl of buffer sub-circuit AMP (FIG. 29) . The output of switch speed up buffer sub- circuit AMP pin GA2 is connected to the gate of Qlll. Floating isolated 18 -volt power from sub-circuit TCTP pin B+ connects to sub-circuit DCACl pin P18V. The drain of Qlll is connected to sub-circuit BLl pin PA1 and the anode of D6. The return line of sub-circuit DCACl pin DC- connects to sub-circuit BLl pin P1B, sub-circuit TCTP pin B- and C6. With sub-circuit PWFM pin CLK high buffer AMP output pin GA2 charges the gate of transistor switch Qlll. Switch Qlll conducts reverse biasing diode D6; capacitor C6 starts charging through NSME BLl from source VBAT. During the time Qlll is conducting, energy is stored in NSME sub-circuit BLl. Charging C6 provides power to final push-pull converter stage DCACl. The output of the output rectifier sub-circuit OUTBB is connected to feedback sub-circuit IPB output pin FBC from sub-circuit IFB is connected to sub-circuit PWFM pulse- width, adjustment pin PWl. Sub-circuit IFB removes current from PWl commanding PWFM to reduce the pulse-width or on time of signal CLK. After sub-circuit PWFM reaches the commanded pulse -width PFFM switches CLK low turning off Qlll stopping the current into BLl. The energy is released from NSME BLl into the now forward biased flyback diode D6 charging capacitor C6. By modulating the on time of switch Qlll the converter voltage is regulated. Regulated voltage is developed across C6 nodes DC+ and DC- . Providing energy to the isolated constant frequency push-pull DC to AC converter sub- circuit DCACl (FIG. 2) . Sub-circuit DCACl provides efficient conversion of the regulated buck voltage to a higher or lower voltage set by the magnetic element winding sub-circuit PPTl (FIG. 19) ratio. The return node of the sub-circuit OUTBB pin OUT- is connected to RLOAD, sub-circuit DCACl pin ACO, sub-circuit IFB pin OUT- and the pin OUT-. Node OUT- is the return line for the load and feedback network. Output of sub-circuit DCACl pin ACH is connected to sub-circuit OUTBB pin C7B. Output of sub-circuit DCACl pin ACL is connected to sub-circuit OUTBB pin C8B. Sub- circuit OUTBB provides rectification of the AC power generated by sub-circuit DCACl. As the disclosed non- saturation magnetic converter has minimal output ripple, less filtering is required by OUTBB. This further reduces cost and improves efficiency as losses in filter components are minimized. Sub-circuit IFB provides the isolated feedback current to the sub-circuit PWFM. Open collector output of IFB pin FBC connects to PWFM pin PWl. When sub-circuit IFB senses the converter output (nodes OUT+ and OUT-) is greater than the designed/desired voltage, current is removed from node PMl. Sinking current from PMl commands the PWFM to a shorter pulse - width thus increasing the buck action and reducing the first stage converter output voltage. In the event the feedback signal from IFB commands the PWFM to minimum output. Gate drive to switch Qlll is removed stopping all buck activity capacitor discharging C6. As the NSME does not saturate the destructive noisy current spikes common to prior art are absent . Input current from VBAT to charge C6 is sinusoidal making the converter very quiet. In addition the switch Qlll is not exposed a potentially destructive current spike. Placing less stress on the switches thereby increasing the MTBF. Sub-circuit LSBKPPBR takes advantage of the desirable properties of the NSME in this converter topology. Adjusting the NSME BLl (FIG. 18B) sets the amount of buck voltage available to the final push-pull isolation stage. Greater efficiencies are achieved at higher voltages. The final output voltage is set by the turns ratio of the push-pull element PPTl (FIG. 19) . Converter LSBKPPBR provides efficient conversion from high voltage sources such as high power factor AC to DC converters such as sub-circuit ACDCPF (FIG. 4) .
FIG. 40 is the schematic of the inventions isolated over voltage feed back network sub-circuit IPFFB. Sub- circuit IPFFB consists of Resistors R926, R927, R928, R929 and R930, capacitor C927, zener diodes D928 and D903, transistor Q915 and opto-isolator U903.
Node PF+ connects through resistor R927 to cathode of D903 and anode of opto-isolator U903. Cathode of diode D903 is connected to pin PF+ . Resistor R928 is connected from anode of D928 to base of Q915. Capacitor C927 is connected in parallel with zener diode D903. Resistor R928 limits maximum base current. Resistor R929 is connected between base and emitter of Q915. Resistor R929 is used to shunt excess zener leakage current from the base common in high voltage diodes. Two hundred-volt zener diode cathodes D928 are connected to pin PF+ . Anode of D928 is connected to R930 and R928. Resistor R930 provides a path for leakage current from 200 -volt zener D928. Resistor R926 limits the maximum current to U903 internal light emitting diode to about lOma. Resistor R927 sets the maximum zener current at maximum boost voltage of approximately 200-volts to 20ma. Transistor Q915 is biased off when the voltage from node PF+ and PF- is less than the zener voltage of 200-volts. Transistor is in a cutoff or non-conducting state no current is injected to U903 LED. The internal phototransistor is also in a non-conducting state. The attached external control sub-circuit is not commanded to change its output. With 200 volts or more applied to nodes PF+ and PF- reverse biased zener diode D928 injects current into the base of Q915. Resistor R927, capacitor C927 and diode D903 provide 18-volts to the collector of Q915. Transistor Q915 conducts current into U903 LED injecting base current into the U903 phototransistor. Modulating the LED current is reflected as variable impedance between FBC and FBE. This phototransistor may be connected as a variable current source or impedance. This sub-circuit senses excessive boost voltage and quickly feeds back to the control sub-circuit (See PFA (FIG. 23) , PFB (FIG. 24) or (PWFM FIG. 33)) automatically reducing the boost voltage. FIG. 40A is a schematic diagram of the non- isolated boost output voltage feed back sub-circuit FBA. Sub- circuit FBA consists of Resistors R1120, R1121, R1122, R1123 and R1124
Input node PF+ connected to series resistor [R1123+R1124] then to parallel resistors [R20 | | R211 | R22] to the return node BR- . Resistors R1120, R1121, R1122, R1123 and R1124 values are selected for a nominal input voltage of 385 -volts and output feed back voltage of 3.85. (See oscillograph GI FIG. 34) Resistors R1120, R1121, R1122, R1123 and R1124 are shown in surface mount configuration but can be combined into two thru hole- resistors. Feedback output node PFl is connected to node PFl of sub-circuit PFA (FIG. 23) or PFB (FIG. 24) . Return pin BR- is connected to BR- of PFA (FIG. 23) or PFB (FIG. 24) . Nodes FBE and FBC it may also be connected between nodes FM1 pin PWFMO or PWl pin PWFMO of control sub- circuit PWFM (FIG. 33) .
FIG. 40B is the schematic of the inventions isolated low voltage feed back network sub-circuit FBA. Sub- circuit IFB consists of Resistors R900, R901 and R902, zener diode D900, Darlington transistor Q900 and opto- isolator U900.
Node OUT+ connects cathode of D900 to R901. Anode of diode D900 is connected to series resistor R900 to base of Darlington transistor Q900. Resistor R902 is connected from base to emitter to Q900. Resistor R901 connects to anode of opto-isolator U900 LED (light emitting diode) the cathode is connected to Q900 collector. Emitter of Q900 is the return current path and connects to pin/node OUT-. Resistor R901 limits the maximum current to U900 internal light emitting diode to 20ma. Resistor R902 shunts some of the zener leakage current from the base. Zener diode voltage selection sets the converter output voltage a typical value maybe 48 -volts. The zener voltage is the final desired output minus two base emitter junction drops (1.4V) . Once the OUT+ node reaches the zener voltage a small base current biases Q900 into a conducting state turning "on" opto-isolator U900 internal LED. Resistor R900 limits the maximum base current to Q900. Resistors R900 and R901 are selected to bias Darlington transistor Q900 collector current with nominal voltage across nodes OUT+ and OUT- . Change in voltage between OUT+ and OUT- modulates the opto-isolator U900 LED current in turn changing the base current of U900 internal photo transistor. Phototransistor emitter is node FBE collector is node FBC. Modulating the LED current is reflected as variable impedance between FBC and FBE. This phototransistor may be connected as a variable current source or impedance. When used with control sub-circuit PFA (FIG. 23) , PFB (FIG. 24) or (PWFM FIG. 33) the phototransistor is connected as a current shunt. Higher voltage applied to OUT+ and OUT- nodes increases the feedback shunt current commanding the control sub-circuit (See PFA (FIG. 23) or PFB (FIG. 24) or PWFM (FIG. 33)) to reduce the pulse-width or frequency. IFB accomplishes high speed feed back due to the very high gain of the Darlington transistor and the rapid response of the internal converter stage (s) active ripple reduction and excellent load regulation are achieved.
FIG. 40C is the schematic of the alternate PFC isolated over voltage feed back network sub-circuit IOVFB. Sub-circuit IOVFB consists of resistors of R917, R938, R939 and R940, diode D911, Darlington transistor Q914 and opto-isolator U905.
The output of the PFC at pin PF+ is connected to R917 then to collector of Q914. Resistor R917 sets the maximum current to U905 light emitting diode. Resistor R938 is connected from return node PF+ to zener diode D911 cathode and R938. Resistor R939 is connected from return node PF- to zener diode D911 cathode and R938. Anode of D911 is connected to wiper arm of adjustable resistor R940. One leg of R940 is connected to the base of transistor Q914 the other to R939 and U905 LED anode and R939. Emitter of Q914 is connected to anode of U904. Adjustable resistor R940 sets the maximum or trip voltage before transistor Q914 is biased on. Providing current to U905 LED. Phototransistor emitter is node FBE collector is node FBC. Modulating the LED current is reflected as variable impedance between FBC and FBE. This phototransistor is normally connected as a shunt to force the control element to a minimum output. This sub-circuit senses the boost voltage and feeds back to the PFC. Where excessive boost voltage forces the PFC to automatically reduce the boost voltage.
FIG. 40D is a schematic diagram of and alternate for the non- isolated boost output voltage feed back sub- circuit FBD Sub-circuit FBD consists of Resistors R1120, R1121, R1122, R1123 and R1124.
Input node PF+ connected to series resistor
[R1123+R1124] then to parallel resistors [R1122 | | R1121] .
The other side of [R1122 | |R1121] is connected to wiper arm of R1121 and through to [R1123 | | R1120] to the return node BR- . Resistor values are selected for a nominal input voltage of 385-volts. Resistors R1120-R1124 are shown in a surface mount configuration but, can be combined into other series parallel combinations to form other equivalent circuits. Feedback output node PFl is connected to node PFl of sub-circuit PFA (FIG. 23) or PFB (FIG. 24) . Return pin BR- is connected to BR- of PFA (FIG. 23) or PFB (FIG. 24) . Nodes FBE and FBC may also be connected between nodes FM1 pin PWFMO or PWl pin PWFMO of control sub-circuit PWFM (FIG. 33) . Component values are selected to provide a 15-volt adjustment range.
FIG. 41 is the schematic of the alternate low voltage feed back network sub-circuit FBI. Sub-circuit FBI consists of Resistors R81, R82 and R83, zener diode D80, NPN transistor Q80 and capacitor C80.
Node OUT+ connects cathode of D80. Anode of diode D80 is connected to through resistor R83 to OUT- and resistor R82 to base of transistor Q80. Capacitor C80 is connected from base to pin OUT- . Capacitor C80 bypasses high frequency to noise to OUT- . Resistor R81 is connected from emitter of Q80 to node OUT- . Resistor R81 adds local negative feedback to reduces the effects of variation in transistor gain. Collector of Q80 is connected to pin FBC. The return current node connects to pins FBE and OUT-. Resistor R82 limits the maximum base current protecting Q80. Resistor R83 shunts some of the zener leakage current from the base. Zener diode voltage selection sets the converter output voltage a typical value maybe 48 -volts. The zener voltage is the final desired output minus one base emitter junction drop (0.65-Volts) . When the OUT+ node reaches the nominal level reverse biased zener starts to conduct injecting a small base current into Q80. Biasing transistor into a conducting state. Change in voltage between OUT+ and OUT- modulates Q80 collector current. During normal operation the zener diode is biased at it's knee thus small changes in voltage result in relatively large collector current changes. When sub-circuit FBI used with control sub- circuit PFA (FIG. 23) , PFB (FIG. 24) or (FIG. 33) the transistor is connected as a current shunt. Higher voltage applied to OUT+ and OUT- nodes increases the feedback shunt current commanding the control sub-circuit (See PFA (FIG. 23) or PFB (FIG. 24) or PWFM (FIG. 33) to reduce the pulse-width or frequency. Sub-circuit FBI provides high-speed feedback and gain to ripple components. With the rapid response of the internal converter stage (s) active ripple reduction and excellent load regulation are achieved. FIG. 41A is the schematic of an alternate over voltage feed back network sub-circuit FB2. Sub-circuit FB2 consists of Resistors R419, R418, R414 and R410, zener diode D410, and NPN transistors Q414 and Q413.
Node PF+ connects to series resistors R410+R419+R418 then to common or ground forming voltage divider. The junction of R418 and R419 connects to collector of Q414 and cathode of Zener diode D410. Diode D410 anode connects to base of transistor Q414. Emitter of Q414 connects to base of Q413 and through resistor R414 to ground. Emitter of Q413 is also connected to ground. Collector of Q413 connects to node PF2 for connection to regulator sub-circuit PFB pin2. . Resistors R410, R419, R418 and D410 are selected to forward bias transistors Q413 and Q414 when node PF+ exceeds 450VDC relative to common. This regulates the boost activity until the fault condition subsides providing fast reliable alternative regulation thus meeting UL test requirements. FIG. 42 is the schematic of the inventions over voltage protection embodiment sub-circuit OVP1. Sub- circuit OVP1 consists of SCR (silicon controlled rectifier) SCR1200, resistor R1200, capacitor C1200 and zener diodes D1200, D1202 and D1203.
Input pin PF+ is connected to cathode of zener diode D1203, anode of D1203 is connected to series zener diodes [D1202 + D1200] then to gate of SCR1200. Noise attenuation network of [R1200| |C1200] is connected from SCR SCR1200 gate to the return node BR- . Diodes D1102 and D1103 are both 200-volt; D1101 is a 5.1-volt type the sum of the zener voltages set the trip point of the OVP at 405-volts. Other trip voltages may be implemented by selecting other zener diode combinations. Capacitor C1200 and R1200 prevents leakage current and transients from accidentally tripping the OVP. In the event of very high AC line voltages or a component failure in a feed back loop (FIG. 40A, 40B, 40C or 40) The boost voltage may quickly rise increase to levels dangerous to the output switch or output storage capacitors. When the output boost voltage of the at node PF+ rises above 405V, zener diodes D1203, D1202 and D1200 conduct a small current into the gate of SCR1200 turning SCR1200 on. Turning SCR1200 on places a low impedance path across the AC line through the rectifier sub-circuit BR (FIG. 22) . SCR1200 and bridge rectifier diodes must be selected to withstand the short circuit currents that may exceed 100 amperes until the input fuse opens. Thus quickly limiting the boost output voltage to a safe level. This circuit should never operate under normal AC line voltages. By changing zener voltages this sub-circuit would also be suitable for use in the across the rectifier output to protect the load from an over voltage condition. Sub-circuits OVP1 shuts down the converter with out opening the line fuse. Sub-circuit OVP may be used in combination with OVP1 (FIG. 42A) as a fail-safe back up for critical loads. FIG. 42A is the schematic of the inventions over voltage protection embodiment sub-circuit OVP2. Sub- circuit 0VP2 consists of SCRs (silicon controlled rectifier) SCR1101 and SCR1100, resistors R1101 and R1102, capacitors CllOO and CHOI and zener diodes DllOO, D1102 and D1103.
Anode of SCR1101 is node/pin CP18V+ that is connected to external control DC source. Return node BR- is connected to SCR1101 cathode and capacitor CllOO. Input node PF+ is connected to cathode of zener diode D1103 and to series resistor R1100 then to anode of SCR SCR1102. The anode of D1103 is connected to the cathode of D1102. The anode of D1102 is connected to the cathode of DllOO. The cathode of SCR1100 is connected to the gate of SCR1101. The anode of D1103 is connected to series zener diodes [D1102 + DllOO] then to capacitor CllOO then to the return node BR- . Capacitor [C1200 | | R1200] prevents leakage current and transients from accidentally tripping OVPB . In the event of very high AC line voltages or a component failure in a feed back loop (IPFFB FIG. 40A, FBA 40B, IFB 40C or FBI FIG. 41) The boost voltage may quickly rise increase to levels dangerous to the output switch or output storage capacitors. When the output boost voltage of the at node PF+ rises above 405V, zener diodes D1103, D1102 and DllOO conduct a small current into the gate of SCRllOl latching SCRllOl on. Resistor R1100 provides holding current for SCRllOl. Turning SCRllOl provides gate current to SCR1100, resistors R1100 and R1101 limits the gate current and provides the hold current to SCR1100. With gate current to SCR1100 the SCR is turned on providing a low impedance path from nodes CP18V+ to BR- . This action removes the regulated power to the main switch buffer and or PWM controllers PFA (FIG. 23) or PWFM (FIG. 33) and or buffer AMP (FIG. 29) thus turning off the main switch. The converter is held in an off state until boost voltage PF+ through R1100 can not maintain the holding current of SCRllOl. Typically power must be removed from the system to reset SCRllOl. The minimum holding current of SCRllOl is typically 5-10ma. The action of OVPl quickly limits the boost output voltage to a safe level. This circuit should never operate under normal AC line voltages. By changing zener voltages this sub-circuit would also be suitable for use across the output rectifier to protect the load from an over voltage condition. Sub-circuit OVPl gracefully shuts down the converter requiring manual intervention to reset the fault. FIG. 42B is the schematic of the isolated output over voltage feed back network sub-circuit OVP2. Sub- circuit OVP2 consists of resistors of R970, R971, and R972, capacitor C970, zener diode D970, SCR SCR970, Darlington transistor Q970 and opto-isolator U970.
The output of the converter at pin OUT+ is connected to R972 and to the cathode of zener diode D970. The anode of D970 is connected to series resistor R970 then to base of Q970. Resistor R970 sets the maximum base current to Q970. Resistor R971 is connected between the anode of D970 and return node OUT- . Anode of light emitting diode U970 is connected to resistor R972 then to 0UT+ . The cathode of U970 LED is connected to Q980 collector. Emitter of Q980 is connected to return node OUT- . Zener diode D960 sets the maximum or trip voltage before transistor Q970 is biased on providing current to U970 LED. Application of voltage greater than the zener voltage of D970 injects a small base current into Q970. Transistor Q970 turns on the internal LED of U970 placing phototransistor in a conducting state and low impedance to pins OVC and OVC . External push-pull driver sub- circuit PPG (FIG. 43) is shut down immediately by bringing pin PPEN high stopping the output stage. Sub- circuit OVP2 senses the output voltage and quickly feeds back to the push-pull PFC. Where excessive boost voltage forces the PFC to automatically reduce the boost voltage. FIG. 42C is the schematic of the isolated output over voltage crowbar network sub-circuit OVP3. Sub- circuit OVP3 consists of resistors of R980, R981, R982, R983, R984 and R985, capacitors C980, C981 and C982 zener diode D980, SCRs SCR980 and SCR981, Darlington transistor Q980 and opto-isolator U980.
to pin OUT- . Pin OUT+ is connected to resistor R982 and to the cathode of zener diode D980. The anode of D980 is connected to series resistor R980 then to base of Q980. Resistor R980 limits the base current to Q980. Resistor R981 is connected between the anode of D980 and return node OUT- to provide a diode leakage current path. Anode of light emitting diode U980 is connected through resistor R982 then to OUT+ . The cathode of U980 LED is connected to Q980 collector. Emitter of Q980 is connected to return node OUT- . Zener diode D960 sets the maximum or trip voltage before transistor Q980 is biased on providing current to U980 LED. Application of voltage greater than the zener voltage of D980 injects a small base current into Q980. Emitter of opto-isolator U980 is connected to the gate of SCR981 and through [R984||C982] to return node BR- . Transistor Q980 turns on the internal LED of U980 placing phototransistor in a conducting state and supplying gate current to SRC SCR981 from the external 18 -volt source connected to pin CP18V+. Network [R984| |C982] prevents false triggering of SCR SCR981. The cathode of SCR SCR981 is connected to the gate of SCR SCR980 and through [R985||C981] to return BR- . With SCR SCR981 turned on gate current is provided to low voltage SCR SCR980. High voltage boost output is connected to pin PF+ resistor R983 supplies hold current to SCR SCR981 holding SCR SCR980 on. SCR SCR980 is selected for low hold current and ability to block the maximum boost voltage on PF+ . SCR SRC980 anode is connected to pin CP18V+. SCR SRC980 cathode is connected to return pin BR- . SCR980 clamps the low voltage supply CP (FIG. 26) or CPA (FIG. 27) . With the low supply held down the gate drive to the main switch is disabled turning off the converter. With the main switch Ql (FIG. 1,3,4) turned off holdup capacitor C17 charges to applied AC line peak. With pin PF+ held near line peak SCRs SCR981 will hold SCR SCR981 on until AC line power is removed to the converter. Sub-circuit OVP3 senses the out of specification output voltage and quickly stop the converter thereby protecting the load and converter with out generating destructive currents like OVP (FIG. 42) . FIG. 43 Push-pull oscillator sub-circuit PPG FIG. 43 is the push-pull oscillator sub-circuit of the invention. The current implementation uses a Motorola MC33025 pulse width modulator IC to generate the clock signals to drive the push-pull output stage. Sub- circuit PPG consists of U14 a two-phase oscillator, resistors R126, R130, R131, R132, R133, R134, R135, R136 and R137, capacitors C143, C136, C139, C140, C141 and C142.
The current implementation uses a Motorola MC33025 pulse width modulator IC to generate the clock signals to drive the push-pull stage. But, any non-overlapping two phase fixed frequency generator could be used. Pin 1 of U14 is connected to [capacitor C143 | | Resistor R132] then to pin 3. Resistor R134 connects the internal 5.1 -volt reference output of U14 pin 16 to pin 1. Resistors R135 in series with R137 from 5.1-volt reference to return node PPGO form a voltage divider; the center is connected to U14 pin 2 placing pin 2 at 2.55-volts. Resistor R126 is connected from U14 pin 5 to return node PPGO. Resistor R133 is connected from U14 pin 1 to return node PPGO. Timing capacitor C142 is connected from U14 pins 6 and 7 to return node PPGO . Resistor R126 and capacitor C142 set the operating frequency of the internal oscillator. Timing resistor could be replaced with a JFET, MOSFET, transistor, or similar switching device to provide variable frequency operation. The drain of the transistor would be connected to pin 5. The source would be connected to return node PPGO . The variable frequency command voltage/current is applied between gate and source. Capacitor C141 is connected from U14 pin 8 to return node PPGO. Capacitor C136 is connected from U14 pin 16 to return node PPGO. Capacitor C140 is connected from U14 pin 15 to return node PPGO. Capacitor C139 is connected from U14 pin 13 to return node PPGO . Resistor R136 is connected from U14 pin 9 to return node PPGO. U14 pins 10 and 12 is connected to return node PPGO. External power is connected to node/pin PPG+ to PWM (pulse width modulator) IC U14 on pin 15 through resistor R130 connected to the 18-volt control supply. Resistor R131 connected to pin 13 of U14 and PPG+ provides power to the totem-poll output stage. The power return line is connected to node PPGO. IC U14 is designed to operate at a constant frequency of approximately 20-600Khz with a fixed duty cycle of 35- 49.9%. Resistors R135, R137, R133 configure U14 to operate at maximum pulse width. A two-phase non-over lapping square wave is generated on pins 11 node PH2 and pin 14 node PHI and delivered to speed-up buffers AMP described in FIG. 29. The two-phase generator is configured to prevent the issue of overlapping drive signals that would null the core bias and present excessive current to the switches. Sub-circuit PPG provides the drive to the push-pull switches making efficient use of the NSME.
FIG. 44 inrush limiter sub-circuit SSI. Sub-circuit SSI consists of diodes D447, resistors R441, R442, R443, R444, R445 and R446, transistor Q446 and capacitors C449, C442, and C448.
Node PF+ connects to the positive input of storage capacitor C442 and to series resistors R441+R442. Series resistors R441 and R442 may be replaced with a single element. Series resistors R441 and R442 in parallel with provide a safety discharge path for C442. Drain of transistor Q446 is connected to the negative terminal of C442 and R442. Source of Q446 is connected to return node BR- . Resistors [R443 | |R445] are connected in parallel with Q446 source and drain terminals. Resistors R443, R444 and R445 may be replaced with a single element. Resistor R446 connects to the rectified line voltage node BR+ and to gate of Q446. Cathode of Zener diode D447 is connected the gate of Q446. Anode of Zener diode D447 is connected to source of Q446. Diode D447 limits the maximum gate voltage to approx. 16 volts. Parallel capacitors C448 and C449 are connected in parallel to D447. Resistor R446 and capacitors [C448| |C449] provide a time delay of (0.05 to 0.2 sec) at power up. This delay range is offered by way of example and not limitation. At power up transistor Q446 is in a high impedance state. Thus capacitor C442 charging current is limited by [R443 | | R4441 |R445] . Referring to Interval 441 oscillograph G44 (Fig 44A) is the period when transistor is not conducting thus [R443 | |R444| |R445] provides the charging path thus limiting inrush current. Greatly reducing stress on the line filter and rectifier components during power up. The exponential decrease in inrush current is observed during interval 441. Soft start-interval 444 (Fig 44A) of oscillograph GPF+ is also marked with greater AC ripple voltage due to the series resistance. As capacitors [C448| |C449] charges through R446 the gate voltage of Q446 increases turning "ON" Q446. Transistor Q446 turns on during interval 442 (FIG. 44A) . This action is marked by an increase in charging current 446 and a reduction in AC ripple during interval 445. Similarly an exponential decrease in charging current is observed during 442 as C442 charges. Transistor Q446 is held in the conducting state until power is removed from the converter. During interval 447 the boost converter begins operation. Additional inrush limiting is provided by sub-circuit SST (FIG. 33B) smoothly bringing up the output voltage during interval 448. Shown by the increase in line current to full load during 443. The instant invention provides settable inrush limiting intervals with simple resistor/capacitor value selection. Thus complementing the additional novel soft start boost circuit SST. While maintaining high power factor during the start up interval . The graceful start up greatly reduces stress in the external fusing and components in the high current path. Enhancing MBTF with a minimal addition of components. This instant invention also permits "HOT" plugging multiple units in parallel for higher power and or redundancy. The inrush limiter SSI briefly isolates the storage capacitor from the main DC bus. In this way "hot swapping" does no create a large disturbance on the AC or main external DC BUS. The unique master less load sharing method taught in FIG. 4A allows any number of units to be connected in parallel for high power and reliability. FIG. 44A is an oscillograph of line current and output voltage during operation of sub-circuit SSI (FIG. 44) . FIG. 45 is a schematic diagram of the fast start sub-circuit FSl. Fast-start Sub-circuit FSl consists of diodes D452 and D451, resistors R451, R452, R453, R454, R455 and R456, transistors Q450 and Q451, and capacitors C452, C453, and C451.
Resistor R451 connects node VCC to the base of transistor Q450, then to resistor R454 in parallel with capacitor C451 to ground or BR- . Anodes of zener diodes D451 and D452 are connected to ground. Cathode of zener diode D451 is connected to emitter of Q450. Cathode of zener diode D452 is connected to collector of Q450, gate of Q451 and through resistors R452+R453 to node PF+ . Resistor R455 connects from PF+ to drain of Q451. Resistor R456 connects from BR- (ground) to source of Q451 forming node TP15 and through capacitor C452 to the gate of Q451. Capacitor C453 is connected between nodes TP17 and TP45. With application of AC power node PF+ voltage increases rapidly. Transistor Q450 is not in a conducting state as VCC is zero (no boost) . Resistors R452+R453 charge C452 forward biasing Q451. Oscillograph G45 (FIG. 45A) is plot of the source gate voltage of Q451. During interval G451, transistor Q451 conducts providing power to VCC though R455 from PF+ . Interval G452 of oscillograph GVCC shows the rapid rise of VCC. Thus full power is immediately available to the main switch Ql switch buffer AMP (FIG. 29) and to the power factor controller PFA, PFB or PFB1. With VCC at or above 12.6V the boost converter gradually starts operation. This is seen by the small AC voltage present on TP45 during interval G454 (FIG. 45A) . Transistor Q451 continues to provide power to VCC while the boost operation ramps up during the soft-start interval G455. Once the soft-start phase is completed, rectified AC via D261 and D260 provides power to VCC. Capacitor C453 couples HF boost energy to quickly charge C451. R451 provides continuous bias current to C451 to prevent the activation of Q451 when VCC is above 5 volts. Forward biasing Q450 reduces the gate voltage on Q451. Past G456 transistor Q451 gate to source is reverse biased turning off the fast-start. In the event of an over voltage condition from a high line condition or sudden load removal, boost activity will stop removing the AC voltage on TP45. Removal of this base drive reduces current in the collector circuit of G450, thus allowing Q451 to become forward biased if VCC falls below 5 volts. Power will be provided to VCC any time C451 falls below 5 volts. This novel circuit provides a unique method to quickly provide control power before boost operation begins and maintain control power during extended over voltage or no load periods. Thus insuring rapid reliable start up and recovery under a full range of load and fault conditions. FIG. 45A is an oscillograph of sub-circuit FSI during operation of sub-circuit SSI (FIG. 45) . FIG. 46. Transient protection , Sub-circuit TRN consists of diodes D460-D462, Bridge rectifier 461 and capacitors C260, C260.
Line voltage AC plus a high voltage source HVl are connected to the AC-voltage terminals of bridge rectifier 461. Bridge DC+ terminal connects to node BR+ and to Anodes of transient protection diodes D460-D462 and inductor L63 in parallel with capacitor C20. Inductor L63 and capacitor C20 do not substantially contribute to the action of the transient protection circuit and are only shown for completeness. Cathodes of D460-D462 are connected to Boost output and storage capacitors C2 and C260. Boost circuit operation is taught in FIG. 18A, 30, 29, and 24. Three transient protection diodes are offered by way of example and not limitation. The number of devices is a function of the selected device forward current capacity and the expected peak currents. Capacitor C260 is a polarized electrolytic device and is offered by way of example and not limitation. A solid dielectric capacitor may be added in parallel to C260 lower the impedance and improve the high frequency performance. During normal operation transient protection diodes D460-D462 are reverse biased due to the action of the boost. With the application of a high voltage event HVl of any polarity to the AC line, the rectified event appears on node BR+ , also shown in oscillograph G463 (FIG. 46B) . If the transient voltage exceeds the voltage at C2, D460-D462 are forward biased transferring the energy to storage capacitor C260. Common art transient methods shunt the energy into spark gaps or MOV type devices. These devices suffer from limited life cycles, excessive leakage currents or a catastrophic failure. With proper component selection very large transients may be absorbed with out exceeding device ratings. Thus insuring high reliability with minimal parts counts and cost. The instant invention is adaptable to other offline converters having a storage capacitor maintained (boosted) above the rectified peak line voltage. This topology will work with positive or negative reference converters.
FIG. 46A. Transient protection Sub-circuit TRNX consists of resistor R468, Bridge rectifier BR468 and capacitor C468.
Line voltage AC plus a high voltage source HVl are connected to the AC-voltage terminals of bridge rectifier BR468. Bridge output positive terminal connects to node BR+ and to resistor R486 in parallel with C468. Bridge output negative terminal connects to node BR- and to resistor R486 in parallel with C468. Sub-circuit TRNX may be connected in parallel with any AC or DC load requiring transient protection. With application of power to the bridge capacitor C468 charges to peak voltage. Resistor R468 bleeds off a small charge from C468. Once charging is complete only a small amount of power is dissipated by R468. During a transient event of the type depicted in graph G462 (FIG. 46b) . The high voltage transient will be directed into capacitor C468 the low internal impedance of C468 with the high forward current capability of BR468. Limits the magnitude of the transient, by directing the transient energy into C468. Generating a voltage oscillograph response G461. Additional capacitors may be added for higher voltages, currents and or lower impedance. FIG. 46B is an oscillograph of the converter operation during a high voltage transient event. Oscillograph G461 is the output voltage PF+ . Oscillograph G462 is the rectified AC line voltage BR+ . Oscillograph G463 is the gate voltage to the main boost switch Ql . FIG. 47 is a signal diagram of supply auto load leveling. To teach the invention FIG. 47 only shows the essential elements for clarity. Power supplied to 473 enters regulator stage 470. Regulator stage 470 may be any type such as series pass, variable reactance (AC) , boost, buck and shunt. These are offered by way of example and not limitation. The regulator 470 only requires a control pin 479 that modulates the output N470 in proportion to the control signal . Power or load sensing element 471 provides an output signal 472 that is proportional to the power delivered by 470 to load 476. Load sensing element may be a hall effect sensor (Current) , resistor with differential amplifier, watt sensor or current transformer. These are offered by way of example and not limitation. The requirement being that signal 472 is proportional to the power delivered. A simple inverting amplifier (not shown) may be required to level shift, buffer or invert signal 472 polarity for a specific sensor. By way of example VCC derived from the sampling the boost magnetic element PFTIA (FIG. 4A) via CPl (FIG. 26A) provides such a signal. Signal 472 (VCC) varies as a function of load as shown in FIG. 26B. Load leveling is achieved with the addition of resistor R476 connected between nodes 472 and 477. Resistor R345 in FIG. 4A is the corresponding component in the converter ACDCPF1. Power signal 472 is converted into a current through R476 and injected into summing junction 477. Summing junction 477 accepts current from R473 proportional to the converter temperature from sensor T473. In this way converter load sharing is based on power and or temperature. Simple resistor ratios program load-sharing rates while maintaining converter regulation. Resistor R479 develops a voltage proportional to the summing currents and applies it to the inverting terminal of comparator 478. Reference voltage V470 is applied to non-inverting input of comparator 478. The comparator generates command signal 479 to modulate the regulator 470. The action of the comparator is to maintain a minimal voltage difference between comparator input terminals. External power source (s) 475 and 475N connect to output node N474 and to common load 476. This configuration allows many converters to be connected in parallel. Signal 472 (VCC) varies as a function of load as shown in FIG. 26B. Load leveling is achieved with the addition of resistor R476 connected between nodes 472 and 477. Thus regulating the output voltage lower as the load increases. This unique action allows N units to be operated in parallel with out the typical master slave connections and circuitry. In this way the lightly loaded converters increase output voltage thus accepting more load. Like wise the heavy loaded converters will reduce voltage, automatically shedding load to other converters or sources. In this way any number of converters may be connected in parallel for high power or redundant applications. In common art master/slave configurations, loss of the master unit is catastrophic. In the instant invention failure or removal of a unit (s) causes the remaining units to increase output to absorb the additional load. Optional temperature sensor T473 allows load sharing as a function of supply temperature in addition to load. Thus minimizing thermal gradients among multiple units. This auto load leveling method is adaptable to AC or DC sources. Component selection sets nominal operating voltages, and rates of load sharing. This method allows dynamic load sharing with out the typical master slave connections, costs, and reduced reliability. This method permits mixing of power supply types i.e. auto load sharing and only requiring their output voltages to be substantially equal. Thus providing excellent regulation, simple setup and configuration, "hot swap" capability automatic recovery from fault conditions. FIG. 47A is an alternate signal diagram of supply auto load leveling. To teach the invention FIG. 47A only shows the essential elements for clarity. Power supplied to 473 enters the regulator stage 470. Regulator stage 471 may be any type such as series pass, variable reactance (AC) , boost, buck and shunt. These are offered by way of example and not limitation. The regulator 470 only requires a control pin 479 that modulates the output N470 in proportion to the control signal. Power or load sensing element 471 provides an output signal 472 that is proportional to the power delivered by 470 to load 476. Load sensing element may be a hall effect sensor (Current) , resistor with differential amplifier, watt sensor or current transformer and are offered by way offered example and not limitation. The requirement being that signal 472 is proportional to the power delivered. A simple inverting A470 amplifier may be required to level shift, buffer or invert signal 472 polarity for a specific sensor. By way of example VCC derived from the sampling the boost magnetic element PFTIA (FIG. 4A) via CPl (FIG. 26A) provides such a signal. Signal 472 (VCC) varies as a function of load as shown in FIG. 26B. Amplifier A470, resistor R478 and R475 provides signal inversion to correct the signal polarity. Automatic load leveling is achieved with the addition of resistor R476 connected between nodes output of A470 and 477. Resistor R345 in FIG. 4A is the corresponding component in the converter ACDCPF1. Power signal 472 is converted into a current through R476 and injected into reference junction N476. Reference voltage V470 through R470 to non-inverting input of comparator 478. Thus effectively modulating the reference voltage to reduce the converter output voltage with higher powers. Summing junction 477 accepts current from R475 proportional to the converter output N474. Thus enabling converter load sharing based on power. Simple resistor ratios program load-sharing rates and output voltages while maintaining converter regulation. Resistor R479 develops a voltage proportional to the summing currents and is applied to the inverting terminal of comparator 478. The comparator generates command signal 479 to modulate the regulator 470. The action of the comparator is to maintain a minimal voltage difference between comparator input terminals. Additional external power source (s) 475 and 475N connect to output node N474 and turn to common load 476. This configuration allows many converters to be connected in parallel . Thus regulating the output voltage lower as the load increases. This unique action allows N units to be operated in parallel with out the typical master slave connections and circuits. In this way the lightly loaded converters increase output voltage thus accepting more load. Like wise the heavy loaded converters will reduce voltage, automatically shedding load to other converters or sources. In this way any number of converters may be connected in parallel for high power or redundant applications. In common art master/slave configurations, loss of the master unit is catastrophic. In the instant invention failure or removal of a unit (s) causes the remaining units to increase output to absorb the additional load. This auto load leveling method is adaptable to AC or DC sources. Component selection sets nominal operating voltages, and rates of load sharing. This method allows dynamic load sharing with out the typical master slave connections, costs, and the reduced reliability. This method also permits mixing of power supply types i.e. auto load sharing and constant voltage types. Only requiring their stand alone output voltages to be substantially equal for a given load. This provides excellent regulation, simple setup and configuration, "hot swap" capability automatic recovery from fault Conditions. Although the present invention has been described with reference to a preferred embodiment, numerous modifications and variations can be made and still the result will come within the scope of the invention. No limitation with respect to the specific embodiments disclosed herein is intended or should be inferred.

Claims

I CLAIM :
1. A converter comprising: a power factor corrected flyback converter having a feedback circuit; a push pull converter having a duty cycle; said power factor corrected flyback converter providing a variable signal to said push pull converter; a full wave rectified output circuit; said push pull converter providing a signal having an operating frequency to said full wave rectified output circuit; and said push pull converter further comprising a magnetic element operating in a non-saturated region (NSME) .
2. The converter of claim 1, wherein said NSME further comprises a low permeability.
3. The converter of claim 2, wherein the NSME further comprises a mixture of 85% by weight of iron, 6% by weight of aluminum, and 9% by weight of silicon, thereby providing a wide thermal operating range for the magnetic element .
4. The converter of claim 1, wherein the low permeability has a range of one to 500.
5. The converter of claim 4, wherein the NSME is an air magnetic element.
6. The converter of claim 1, wherein the NSME further comprises a B-H curve characteristic ranging from B=l to 10,000 gauss and H=l to 100 oersteds.
7. The converter of claim 1 further comprising a frequency modulating circuit to optimize an output signal from the NSME.
8. The converter of claim 7, wherein said push pull converter further comprises a double ended controller having a fixed pulse width.
9. The converter of claim 7, wherein said push pull converter further comprises a double ended controller having a variable frequency.
10. The converter of claim 7, wherein said push pull converter further comprises a double ended controller having a duty cycle ranging from 40% to 60% of a fixed pulse width.
11. The converter of claim 7, wherein said push pull converter further comprises a double ended controller having an optimizing circuit varying a relationship between pulse width and frequency.
12. The converter to claim 1, wherein said duty cycle is a constant .
13. The converter of claim 1, wherein said duty cycle is a variable.
14. The converter of claim 10, wherein the duty cycle is 50.
15. The converter of claim 1 further comprising a control circuit to monitor a bias of the NSME and controls a frequency and a pulse width for optimizing a NSME efficiency.
16. The converter of claim 1, wherein the NSME is selected from the group consisting of: an air magnetic element; a molypermalloy powder (MPP) magnetic element; a high flux MPP magnetic element; a powder magnetic element; a gapped ferrite magnetic element; a tape wound magnetic element; a cut magnetic element; a laminated magnetic element; and an amorphous magnetic element .
17. A converter comprising: a power factor corrected flyback converter having a feedback circuit; a push pull converter having a duty cycle; said power factor corrected flyback converter providing a variable signal to said push pull converter; a full wave rectified output circuit; said push pull converter providing a signal having an operating frequency to said full wave rectified output circuit; and said flyback converter further comprising a magnetic element operating in a non-saturated region (NSME) .
18. The converter of claim 17, wherein said NSME further comprises a low permeability.
19. The converter of claim 18, wherein the NSME further comprises a mixture of 85% by weight of iron, 6% by weight of aluminum, and 9% by weight of silicon, thereby providing a wide thermal operating range for the magnetic element .
20. The converter of claim 17, wherein the low permeability has a range of one to 500.
21. The converter of claim 20, wherein the NSME is an air magnetic element.
22. The converter of claim 17, wherein the NSME further comprises a B-H curve characteristic ranging from B=l to 10,000 gauss and H=l to 100 oersteds.
23. The converter of claim 17 further comprising a frequency modulating circuit to optimize an output signal from the NSME.
24. The converter of claim 17, wherein said push pull converter further comprises a double ended controller having a fixed pulse width.
25. The converter of claim 17, wherein said push pull converter further comprises a double ended controller having a variable frequency.
26. The converter of claim 17, wherein said push pull converter further comprises a double ended controller having a duty cycle ranging from 40% to 60% of a fixed pulse width.
27. The converter of claim 17, wherein said push pull converter further comprises a double ended controller having an optimizing circuit varying a relationship between pulse width and frequency.
28. The converter to claim 17, wherein said duty cycle is a constant .
29. The converter of claim 17, wherein said duty cycle is a variable.
30. The converter of claim 17, wherein the duty cycle is 50.
31. The converter of claim 17 further comprising a control circuit to monitor a bias of the NSME and controls a frequency and a pulse width for optimizing a NSME efficiency.
32. The converter of claim 17, wherein the NSME is selected from the group consisting of: an air magnetic element; a molypermalloy powder (MPP) magnetic element; a high flux MPP magnetic element; a powder magnetic element; a gapped ferrite magnetic element; a tape wound magnetic element; a cut magnetic element; a laminated magnetic element; and an amorphous magnetic element .
33. A converter comprising: a power factor corrected flyback converter having a feedback circuit; a push pull converter having a duty cycle; said power factor corrected flyback converter providing a variable signal to said push pull converter; a full wave rectified output circuit; said push pull converter providing a signal having an operating frequency to said full wave rectified output circuit; said push pull converter further comprising a magnetic element operating in a non-saturated region (NSME) ; and said flyback converter further comprising a second magnetic element operating in a non-saturated region (NSME)
34. The converter of claim 33, wherein said NSME further comprises a low permeability.
35. The converter of claim 34, wherein the NSME further comprises a mixture of 85% by weight of iron, 6% by weight of aluminum, and 9% by weight of silicon, thereby providing a wide thermal operating range for the magnetic element .
36. The converter of claim 33, wherein the low permeability has a range of one to 500.
37. The converter of claim 34, wherein the NSME is an air magnetic element.
38. The converter of claim 33, wherein the NSME further comprises a B-H curve characteristic ranging from B=l to 10,000 gauss and H=l to 100 oersteds.
39. The converter of claim 33 further comprising a frequency modulating circuit to optimize an output signal from the NSME.
40. The converter of claim 33, wherein said push pull converter further comprises a double ended controller having a fixed pulse width.
41. The converter of claim 33, wherein said push pull converter further comprises a double ended controller having a variable frequency.
42. The converter of claim 33, wherein said push pull converter further comprises a double ended controller having a duty cycle ranging from 40% to 60% of a fixed pulse width.
43. The converter of claim 33, wherein said push pull converter further comprises a double ended controller having an optimizing circuit varying a relationship between pulse width and frequency.
44. The converter to claim 33, wherein said duty cycle is a constant .
45. The converter of claim 33, wherein said duty cycle is a variable.
46. The converter of claim 33, wherein the duty cycle is 50.
47. The converter of claim 33 further comprising a control circuit to monitor a bias of the NSME and controls a frequency and a pulse width for optimizing a NSME efficiency.
48. The converter of claim 33, wherein the NSME is selected from the group consisting of: an air magnetic element; a molypermalloy powder (MPP) magnetic element; a high flux MPP magnetic element; a powder magnetic element; a gapped ferrite magnetic element; a tape wound magnetic element; a cut magnetic element; a laminated magnetic element; and an amorphous magnetic element.
49. The converter of claim 1 further comprising: a voltage regulator having a capacitor, said capacitor having a voltage derived from a pulse width from said flyback converter; said capacitor referenced to a boost voltage across said magnetic element; said capacitor having a reference voltage for a primary of said push pull converter; and said voltage following a load.
50. The converter of claim 1 further comprising a power factor control (PFC) circuit, wherein said PFC circuit further comprises: a first FET having a switching mode and a buffer; said buffer comprising a second FET and Darlington transistor pair whereby a voltage is slewed to a gate of said first FET on a first cycle and a voltage is removed from said first FET gate on a second cycle.
51. A transformer for use in a converter of a power supply comprising: a core ; a primary winding wrapped around the core; at least one secondary winding wrapping around the core ; and wherein the core comprises at least one magnetic element operating in a non-saturated region (NSME) .
52. An AC-DC converter comprising: an input for receiving a variable DC voltage; a magnetic element sub-circuit electrically connected to said input; at least one push-pull output switch electrically connected to said magnetic element sub- circuit; and wherein said magnetic element sub-circuit includes at least one magnetic element operating in a non-saturated region (NSME) .
53. A converter comprising: a power factor corrected flyback converter having a feedback circuit; a forward buck converter; said power factor corrected flyback converter providing an output signal to said forward buck converter; a push pull converter having a duty cycle; said forward buck converter providing a regulated voltage to said push pull convertera full wave rectified output circuit; said push pull converter providing a signal having an operating frequency to said full wave rectified output circuit; and wherein each of said flyback converter, said forward buck converter, and said push pull converter include at least one magnetic element operating in a non- saturated region (NSME) .
54. In combination with a switch which generates a high voltage transient (flyback) , a flyback management circuit comprising: a power source mode; a rectifier connected to the switch; a first resistor/capacitor network having a resistor connected in parallel with said rectifier and a capacitor connected in series with both said rectifier and said switch; a second resistor/capacitor network connected between the switch and an output mode; and wherein said flyback management circuit returns said high voltage transient to both the output and source modes .
55. In combination with a switch, a power source, an output mode, and an inductive energy storage element, a high voltage protection circuit for the switch, said high voltage protection circuit comprising: a flyback rectifier diode; a high speed rectifier in parallel with a capacitor sub-circuit; said sub-circuit connected in parallel with said flyback rectifier diode; and wherein a closed switch high voltage spike is diverted first through the sub-circuit, and then through the flyback rectifier diode.
56. A transient protection network comprising: a power input; an output ; a first and a second input node, at least one of which having a series magnetic element operating in a non-saturated region (NSME) ; a shunt capacitor (s) connected in parallel to a ground; a shunt spark gap connected in parallel with said shunt capacitor (s) ; a rectifier (s) connected in a bridge topology in parallel with said shunt spark gap; a capacitor connected in parallel with said output ; and a capacitor connected between an output negative and the ground.
57. The network of claim 56, wherein the NSME further comprises a low permeability having a range of 1 to 550 u.
58. The network of claim 57, wherein the NSME further comprises a substantially vertical B-H curve characteristics.
59. An improvement to a switch drive gate buffer having an amplifier function, said buffer comprising a high speed N-channel FET, a DC power source to a drain terminal of said FET, an input signal to a gate of the FET, the improvement comprising: said input signal connected to a base of a high speed PNP transistor which in turn is connected between a FET source and the ground; said PNP transistor having a base connected to a gate of the FET; a capacitor connected between a base of the PNP transistor and a collector of said PNP ransistor; and wherein an emitter of the PNP transistor is connected to the source of the FET.
60. The improvement of claim 59 further comprising a resistor connected between the source of the FET and the switch gate.
61. The improvement of claim 59 further comprising a shunt resistor connecting the source of the FET to the ground.
62. The improvement of claim 59 further comprising a temperature activated switch connected in series with the DC power source .
63. A distributed magnetic circuit comprising: at least two magnetic elements operating in a non- saturated region (NSME) ; and wherein said elements are connected in series.
64. A distributed magnetic circuit comprising: at least two magnetic elements operating in a non- saturated region (NSME) ; and wherein said elements are connected in parallel.
65. A converter feedback circuit comprising: a positive and a negative input terminal each connected to an output of the converter; circuit output terminals connected to a converter control circuit; said positive input terminal connected in series to a regulating diode and in series to a resistor and further connected to a base of a transistor; said negative input terminal connected to an emitter of the transistor and connected to a parallel resistor/capacitor sub-circuit which in turn is connected to the base of the transistor; said transistor having a collector connected to a cathode of an optical isolator; said optical isolator having an anode connected to a series resistor to said positive input terminal and having an output connected to the circuit output terminals.
66. An over voltage protection sub-circuit comprising: a positive and a negative input terminal each connected to an output of a converter; at least one zener diode connected to the positive input terminal; said zener diode having an anode connected to a gate of a first silicon controlled rectifier (SCR) and further connector to a parallel resistor/capacitor sub-circuit connected to the negative input terminal; said first SCR having an anode connected in series with a resistor to the positive input; said negative input terminal having a connection to a second resistor/capacitor sub-circuit; said second resistor/capacitor sub-circuit having a parallel connection to a gate of a second SCR and a cathode of the second SCR; wherein said gate of the second SCR is connected to a cathode of the first SCR; the cathode of the second SCR has a connection to a negative output terminal; and the anode of the second SCR has a connection to a positive output terminal .
67. A converter comprising: a power factor corrected resonant mode controller; a resonant mode converter having a feedback circuit; a switch drive gate buffer; a full wave rectified output circuit; said power factor controller providing a variable frequency signal to the resonant mode converter; and said resonant mode converter further comprising: a magnetic element operating in a non-saturated region (NSME) ; a positive and a negative input terminal each connected to a power source; said positive input terminal connected to a collector of a NPN transistor; said positive input terminal further connected to a resonant capacitor and to a resistor and further connected to a collector of an optical isolator; emitter of said optical isolator connected to a base of the NPN transistor; a resonant capacitor connected to a first terminal of said NSME; an emitter of the NPN transistor connected to a drain of a N-channel FET and second terminal of said NSME; and said negative input terminal connected to a source of the N-channel FET and to a return node of a switch buffer.
68. The converter of claim 67, wherein said NSME further comprises a low permeability.
69. The converter of claim 67, wherein the NSME further comprises a mixture of 85% by weight of iron, 6% by weight of aluminum, and 9% by weight of silicon, thereby providing a wide thermal operating range for the NSME.
70. The converter of claim 68, wherein the low permeability has a range of one to 550 u.
71. The converter of claim 67, wherein the NSME is an air magnetic element.
72. The converter of claim 67, wherein the NSME further comprises a B-H curve characteristic ranging from B=l to 10,000 gauss and H=l to 100 oersteds.
73. The converter of claim 67 further comprising a frequency modulating circuit to regulate an output signal from the NSME.
74. The converter of claim 67, wherein said resonant mode converter is driven by the power factor connected resonant mode controller via a variable frequency controller.
75. The converter of claim 67, wherein said NSME further comprises a distributed magnetic element.
76. The converter of claim 67, wherein the NSME is selected from the group consisting of: an air magnetic element; a molypermalloy powder (MPP) magnetic element; a high flux MPP magnetic element; a powder magnetic element; a gapped ferrite magnetic element; a tape wound magnetic element; a cut magnetic element; a laminated magnetic element; and an amorphous magnetic element.
77. A resonant converter comprising: a power factor corrected resonant mode controller; a resonant mode converter having a feedback circuit; a full wave rectified output circuit; said power factor corrected resonant mode controller providing a variable frequency signal to the resonant mode converter; said resonant mode converter further comprising: a magnetic element operating in a non- saturated region (NSME) ; a positive and a negative- input terminal each connected to a power- source; said positive input terminal connected to a collector of a NPN transistor; said NPN transistor having an emitter connected to an emitter of a PNP transistor and to a first terminal of said NSME; said negative input terminal connected to a resonant capacitor and to a collector of said PNP transistor; said base of said PNP transistor connected to a base of the NPN transistor and to an output of said power factor corrected resonant mode controller; and said resonant capacitor further connected to a second terminal of said NSME.
78. The converter of claim 77, wherein said NSME further comprises a low permeability.
79. The converter of claim 77, wherein the NSME further comprises a mixture of 85% by weight of iron, 6% by weight of aluminum, and 9% by weight of silicon, thereby providing a wide thermal operating range for the magnetic element .
80. The converter of claim 78, wherein the low permeability has a range of one to 550.
81. The converter of claim 77, wherein the NSME is an air magnetic element .
82. The converter of claim 77, wherein the NSME further comprises a B-H curve characteristic ranging from B=l to 10,000 gauss and H=l to 100 oersteds.
83. The converter of claim 77 further comprising a frequency modulating circuit to regulate an output signal from the NSME.
84. The converter of claim 77, wherein said resonant mode converter is driven by the power factor corrected resonant mode controller via a variable frequency controller.
85. The converter of claim 77, wherein said NSME further comprises a distributed magnetic element.
86. The converter of claim 77, wherein the NSME is selected from the group consisting of: an air magnetic element; a molypermalloy powder (MPP) magnetic element; a high flux MPP magnetic element; a powder magnetic element; a gapped ferrite magnetic element; a tape wound magnetic element; a cut magnetic element; a laminated magnetic element; and an amorphous magnetic element.
87. A resonant sub-circuit comprising: a capacitor having a connection to a magnetic element thereby forming a resonate relationship there between; wherein said magnetic element further comprises a magnetic element operating in a non saturating region thereof (NSME) .
88. The sub-circuit of claim 87, further connected to a filter circuit, thereby giving the filter circuit a lower mass, complexity and cost for a given filtering characteristic.
89. The converter of claim 88, wherein said NSME further comprises a low permeability.
90. The converter of claim 89, wherein the NSME further comprises a mixture of 85% by weight of iron, 6% by weight of aluminum, and 9% by weight of silicon, thereby providing a wide thermal operating range for the magnetic element .
91. The converter of claim 89, wherein the low permeability has a range of one to 500.
92. The converter of claim 89, wherein the NSME is an air magnetic element.
93. The converter of claim 89, wherein the NSME further comprises a B-H curve characteristic ranging from B=l to 10,000 gauss and H=l to 400 oersteds.
94. The sub-circuit of claim 88, wherein the connection is a parallel connection.
95. The sub-circuit of claim 88, wherein the connection is a series connection.
96. In a power conversion circuit having an energized magnetic element, the improvement comprising: said magnetic element operating in a non saturating region thereof (NSME) ; said magnetic element having a natural frequency; and said energizing power approximately matched to said natural frequency thereby providing a higher power density, an improved thermal stability, and an increased conversion efficiency.
97. The converter of claim 96, wherein said NSME further comprises a low permeability.
98. The converter of claim 97, wherein the NSME further comprises a mixture of 85% by weight of iron, 6% by weight of aluminum, and 9% by weight of silicon, thereby providing a wide thermal operating range for the magnetic element.
98. The converter of claim 97, wherein the low permeability has a range of one to 500.
99. The converter for claim 97, wherein the NSME is an air magnetic element.
100. The converter of claim 97, wherein the NSME further comprises a B-H curve characteristic ranging from B=l to 10,000 gauss and H=l to 400 oersteds.
101. A transient protection circuit comprising: a rectifier sub-circuit; a parallel capacitor/resistor circuit having a path to a ground; wherein a normal line voltage results in a passive mode, cap; and wherein a slight excess of line voltage results in a flow of current to the capacitor through a low impedance mode in the rectifier.
102. A method to prevent an excessive inrush current to a capacitor on a DC output of a power converter, the method comprising: providing a series resistor to an output capacitor; providing a switch across the series resistor; generating a control signal upon an activation of the power converter, thereby closing said switch and shunting said series resistor to ground; and thereby creating a controlled charging of said output capacitor.
103. In a parallel multiple power supply topology for a load sharing and redundancy and hot swap power source, an apparatus for maintaining an approximately equal load level among N power supply units, said apparatus comprising: for each (N1# N2, Nx) power supply unit, a portion of the output voltage is fed to a comparison circuit having a comparator for comparing the portion of the output voltage to a reference voltage; an output signal current load measuring circuit for each power supply unit; an output from the measuring circuit forming a summed signal with the portion of the output voltage; and thereby providing a near equal power sharing among the N power supply units.
104. In a parallel multiple power supply topology for a load sharing and redundancy and hot swap power source, an apparatus for maintaining an approximately equal load level among N power supply units, said apparatus comprising: for each (Ni# N2, Nx) power supply unit, a portion of the output voltage is fed to a comparison circuit having a comparator for comparing the portion of the output voltage to a reference voltage; an output signal current load measuring circuit for each power supply unit; an output from the measuring circuit forming a bias current to the reference voltage; thereby providing a near equal power sharing among the N power supply units .
105. In a brown out and high temperature circuit startup environment, an apparatus to speed up a start up of a power supply control circuit in a power converter, said apparatus comprising: a rectified voltage source having a same ground potential as a ground potential for said control circuit, and independent of said control circuit, functioning to initially start up the power supply control circuit; a switch connecting a portion of the rectified voltage source to the power supply control circuit; a detector circuit for determining an operational mode of the power converter functioning to shut off said switch; thereby providing a fast start circuit with little energy dissipation under normal operating conditions.
EP00966867A 1999-10-01 2000-09-26 Non-saturating magnetic element(s) power converters and surge protection Withdrawn EP1222732A2 (en)

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US410849 1999-10-01
US09/410,849 US6272025B1 (en) 1999-10-01 1999-10-01 Individual for distributed non-saturated magnetic element(s) (referenced herein as NSME) power converters
US66108700A 2000-09-13 2000-09-13
US661087 2000-09-13
PCT/US2000/026348 WO2001026207A2 (en) 1999-10-01 2000-09-26 Non-saturating magnetic element(s) power converters and surge protection

Publications (1)

Publication Number Publication Date
EP1222732A2 true EP1222732A2 (en) 2002-07-17

Family

ID=27021162

Family Applications (1)

Application Number Title Priority Date Filing Date
EP00966867A Withdrawn EP1222732A2 (en) 1999-10-01 2000-09-26 Non-saturating magnetic element(s) power converters and surge protection

Country Status (8)

Country Link
EP (1) EP1222732A2 (en)
JP (1) JP2003511999A (en)
KR (1) KR20020038789A (en)
CN (1) CN1391719A (en)
AU (1) AU7715000A (en)
CA (1) CA2385145A1 (en)
IL (1) IL148862A0 (en)
WO (1) WO2001026207A2 (en)

Families Citing this family (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6765247B2 (en) * 2001-10-12 2004-07-20 Intersil Americas, Inc. Integrated circuit with a MOS structure having reduced parasitic bipolar transistor action
US6952355B2 (en) 2002-07-22 2005-10-04 Ops Power Llc Two-stage converter using low permeability magnetics
CN101056061B (en) * 2006-04-14 2012-12-05 艾默生网络能源系统北美公司 A resonance circuit modulation control method and system
KR101320561B1 (en) * 2006-12-19 2013-10-28 재단법인 포항산업과학연구원 Vacuum amplifier system having smps power supply
CN101359830B (en) * 2007-08-04 2011-10-26 山东科技大学 Electric power noise wave eliminating circuit, power socket having the circuit and electrical apparatus
CN100538583C (en) * 2007-12-21 2009-09-09 重庆宇通系统软件有限公司 Circuit for power compensation for supplying electromagnetism by cycle
CN102122926B (en) * 2011-02-27 2013-02-20 介国安 Three-phase operational amplifier
CN103001529B (en) * 2011-09-08 2015-07-29 炬芯(珠海)科技有限公司 A kind of surge generator
CN102594572B (en) * 2012-01-21 2016-07-13 华为技术有限公司 A kind of network equipment of antisurge
JP6030879B2 (en) * 2012-07-26 2016-11-24 エスアイアイ・セミコンダクタ株式会社 Voltage regulator
CN107231325B (en) * 2016-03-25 2021-03-30 快捷半导体(苏州)有限公司 Signal receiving circuit and method, and signal detection circuit
KR20170122058A (en) * 2016-04-26 2017-11-03 엘에스산전 주식회사 Apparatus for correcting of temperature measurement signal
KR102003458B1 (en) * 2017-11-03 2019-07-30 정동협 An apparatus for generating high-voltage and high-frequency power, and the method for driving the same
KR101912365B1 (en) * 2018-03-12 2018-10-26 정정훈 Device for supplying DC voltage using power of equivalent signal of traffic signal light
CN109039111A (en) * 2018-07-16 2018-12-18 深圳市安健科技股份有限公司 A kind of boost rectifying circuit
KR102600445B1 (en) * 2018-11-15 2023-11-10 에스케이하이닉스 주식회사 Comparator for low-banding noise, and cmos image sensor thereof
US11463007B2 (en) 2019-09-09 2022-10-04 Deere & Company Power supply circuit with multiple stages for converting high voltage to low voltage and power train having the same
CN112383042B (en) * 2020-11-17 2024-02-09 天津航空机电有限公司 Aviation sensor port protection circuit
TWI763495B (en) * 2021-05-21 2022-05-01 宏碁股份有限公司 Power supply device for suppressing surge
CN114441842B (en) * 2022-01-17 2023-05-02 电子科技大学 Zero-crossing detection circuit for peak current mode control Buck converter
CN117977974B (en) * 2024-03-28 2024-07-16 武汉麦格米特电气有限公司 Current control method and device of resonant converter and electronic equipment

Family Cites Families (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3581212A (en) * 1969-07-31 1971-05-25 Gen Electric Fast response stepped-wave switching power converter circuit
US3824450A (en) * 1973-05-14 1974-07-16 Rca Corp Power supply keep alive system
DE2342294C3 (en) * 1973-08-22 1979-07-26 Hartmann & Braun Ag, 6000 Frankfurt Circuit arrangement for galvanic separation of analog direct current signals
NL7809226A (en) * 1978-09-11 1980-03-13 Philips Nv SWITCHED VOLTAGE CONVERTER.
CH659156A5 (en) * 1982-11-30 1986-12-31 Hasler Ag Method for the protected supply of a load with a rectified DC voltage
DE3640661A1 (en) * 1986-11-28 1988-06-09 Siemens Ag Circuit arrangement for overvoltage protection of a thyristor in the blocking direction
JPS63316919A (en) * 1987-06-19 1988-12-26 Fuji Electric Co Ltd Snubber circuit for switching semiconductor device
JPS6485530A (en) * 1987-09-28 1989-03-30 Mitsubishi Electric Corp Surge suppressor
US4994952A (en) * 1988-02-10 1991-02-19 Electronics Research Group, Inc. Low-noise switching power supply having variable reluctance transformer
US4841165A (en) * 1988-02-12 1989-06-20 Wesley H. Heinmiller D. C. power controller
GB8816774D0 (en) * 1988-07-14 1988-08-17 Bsr Int Plc Power supplies
GB2226195A (en) * 1988-12-15 1990-06-20 Philips Nv A transient protection circuit
US5036452A (en) * 1989-12-28 1991-07-30 At&T Bell Laboratories Current sharing control with limited output voltage range for paralleled power converters
US5187653A (en) * 1990-09-04 1993-02-16 International Business Machines Corporation Current limiting device
EP0555648A3 (en) * 1992-01-16 1994-09-28 Kopp Heinrich Ag Circuit for controlling field-controlled power switches
CN1065106C (en) * 1993-11-15 2001-04-25 松下电工株式会社 Power source device
US5646832A (en) * 1994-06-28 1997-07-08 Harris Corporation Power factor corrected switching power supply
US5689409A (en) * 1994-07-27 1997-11-18 Deutsche Thomson-Brandt Gmbh Switched-mode power supply
JP3074118B2 (en) * 1995-01-31 2000-08-07 太陽誘電株式会社 Electronic circuit
US5555150A (en) * 1995-04-19 1996-09-10 Lutron Electronics Co., Inc. Surge suppression system
FR2743221B1 (en) * 1995-12-27 1998-02-13 Commissariat Energie Atomique FAST DIODE, CAPABLE OF SUPPORTING HIGH REVERSE VOLTAGE AND DIRECT CURRENT, OBTAINED BY ASSEMBLY OF ELEMENTARY DIODES
WO1997030569A1 (en) * 1996-02-13 1997-08-21 Energy Savings, Inc. In-rush surge limiting electronic ballast
US5754413A (en) * 1996-02-23 1998-05-19 Lucent Technologies Inc. Reduced voltage stress asymmetrical DC-to-DC converter using first and second transformers having differing turns ratios
US5703767A (en) * 1996-04-12 1997-12-30 Electric Power Research Institute, Inc. Apparatus and method to prevent saturation of interphase transformers
SE507368C2 (en) * 1996-09-18 1998-05-18 Ericsson Telefon Ab L M Snubber circuit, voltage converter circuit and method in such a snubber circuit
US5949154A (en) * 1996-11-15 1999-09-07 Thomson Consumer Electronics, Inc. Auxiliary power supply control
KR100325760B1 (en) * 1996-11-22 2002-06-28 윤종용 Inverse peak voltage eliminating circuit
TW432276B (en) * 1997-03-08 2001-05-01 Acer Peripherals Inc Power-saving type power-supply with the capability of quickly restoring the start
EP0900468B1 (en) * 1997-03-12 2002-05-15 Koninklijke Philips Electronics N.V. A convertor, a power supply, and a battery charger
TW328992B (en) * 1997-03-17 1998-04-01 Acer Peripherals Inc Improved low power consumption electric power supply
JPH11260616A (en) * 1998-01-12 1999-09-24 Daido Steel Co Ltd Manufacture of soft magnetic material foil

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See references of WO0126207A2 *

Also Published As

Publication number Publication date
CA2385145A1 (en) 2001-04-12
WO2001026207A3 (en) 2002-01-17
IL148862A0 (en) 2002-09-12
KR20020038789A (en) 2002-05-23
AU7715000A (en) 2001-05-10
WO2001026207A2 (en) 2001-04-12
JP2003511999A (en) 2003-03-25
CN1391719A (en) 2003-01-15

Similar Documents

Publication Publication Date Title
US6952355B2 (en) Two-stage converter using low permeability magnetics
US6567281B2 (en) Individual or distributed non-saturating magnetic element(s) power converters and multi-stage converters
WO2001026207A2 (en) Non-saturating magnetic element(s) power converters and surge protection
US7710748B2 (en) AC/DC converter comprising plural converters in cascade
US5434767A (en) Power converter possessing zero-voltage switching and output isolation
Mack Demystifying switching power supplies
US5532917A (en) Power factor corrected rectifying circuit
US5216585A (en) Switching power source device
Franco de Souza et al. Experimental evaluation of active power factor correction techniques in a single‐phase AC‐DC boost converter
US5471378A (en) AC to DC converter system with ripple feedback circuit
US6195273B1 (en) Converter with continuous current flowing through secondary windings
Sebastián et al. Average-current-mode control of two-input buck postregulators used in power-factor correctors
Carli Harmonic distortion reduction schemes for a new 100 A-48 V power supply
Semiconductort Power Factor Controllers
Kharade et al. PF improvement in single-phase high power rectifiers with interleaved boost topology
US20240136919A1 (en) Pfc design technique for high peak load
Kularatna Off-the-Line Switching Power Supplies
Rashmi et al. Design of symmetrical half-bridge converter with a series coupling capacitor
Kumar et al. Design and Implementation of High Power Pulsed Output DC-DC Converter
Patel et al. Switching power supply design review 60 watt flyback regulator
Pauk et al. A high-voltage power factor controller helps improve power quality
Coelho et al. A single-stage symmetrical-output-voltage push-pull boost converter with a notch filter for input-current-shaping
Adragna THD Optimizer Circuits for PFC Pre-regulators
JPH06351250A (en) Power supply
JPH09247934A (en) Current resonance type converter circuit and power factor improving converter circuit

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 20020501

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LI LU MC NL PT SE

AX Request for extension of the european patent

Free format text: AL;LT;LV;MK;RO;SI

17Q First examination report despatched

Effective date: 20020814

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 20031025