EP0202288A1 - Logic circuit with frequency divider application - Google Patents
Logic circuit with frequency divider applicationInfo
- Publication number
- EP0202288A1 EP0202288A1 EP19850905850 EP85905850A EP0202288A1 EP 0202288 A1 EP0202288 A1 EP 0202288A1 EP 19850905850 EP19850905850 EP 19850905850 EP 85905850 A EP85905850 A EP 85905850A EP 0202288 A1 EP0202288 A1 EP 0202288A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- coupled
- transistors
- collector
- pair
- transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/26—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of bipolar transistors with internal or external positive feedback
- H03K3/28—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of bipolar transistors with internal or external positive feedback using means other than a transformer for feedback
- H03K3/281—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of bipolar transistors with internal or external positive feedback using means other than a transformer for feedback using at least two transistors so coupled that the input of one is derived from the output of another, e.g. multivibrator
- H03K3/286—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of bipolar transistors with internal or external positive feedback using means other than a transformer for feedback using at least two transistors so coupled that the input of one is derived from the output of another, e.g. multivibrator bistable
- H03K3/288—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of bipolar transistors with internal or external positive feedback using means other than a transformer for feedback using at least two transistors so coupled that the input of one is derived from the output of another, e.g. multivibrator bistable using additional transistors in the input circuit
- H03K3/2885—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of bipolar transistors with internal or external positive feedback using means other than a transformer for feedback using at least two transistors so coupled that the input of one is derived from the output of another, e.g. multivibrator bistable using additional transistors in the input circuit the input circuit having a differential configuration
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K23/00—Pulse counters comprising counting chains; Frequency dividers comprising counting chains
- H03K23/64—Pulse counters comprising counting chains; Frequency dividers comprising counting chains with a base or radix other than a power of two
- H03K23/66—Pulse counters comprising counting chains; Frequency dividers comprising counting chains with a base or radix other than a power of two with a variable counting base, e.g. by presetting or by adding or suppressing pulses
- H03K23/667—Pulse counters comprising counting chains; Frequency dividers comprising counting chains with a base or radix other than a power of two with a variable counting base, e.g. by presetting or by adding or suppressing pulses by switching the base during a counting cycle
Definitions
- This invention relates to logic circuits, and in particular, logic circuits for use in variable frequency dividers.
- a known type of logic circuit for use in a variable frequency divider takes the form of a clocked flip-flop as illustrated in Figure 1 of the accompanying drawings.
- a flip-flop comprises a driver, a latch, and an enabling switch each of which comprises a pair of emitter coupled transistors.
- a collector of each transistor of the driver is coupled to a collector of a respective transistor of the latch.
- the emitters of the driver and the latch are each coupled to a respective collector of a respective transistor of the enabling switch, and the emitters of the enabling switch are coupled to a current source.
- a variable frequency divider may include two serially connected pairs of such flip-flops, each pair being arranged to operate as a D-type bistable incorporating the well known master/slave principle of operation.
- variable frequency divider An example of such a variable frequency divider is illustrated in Figure 3 of the accompanying drawings.
- an output of one of the D-type bistables is connected to an input of the other D-type bistable via an external gating arrangement.
- the division ratio of the frequency divider may be changed by applying a signal to the external gating arrangement.
- Variable frequency dividers which employ such external gating arrangements are disadvantageous in that the operating speed of the divider is slow. Further, such dividers consume relatively more power when operating at a given speed, that is, when being clocked at a given frequency.
- a logic circuit including a driver, a latch, and an enabling switch each comprising a pair of emitter coupled transistors, wherein the driver is coupled to the latch, and wherein the emitters of the transistors of the enabling switch are coupled to a current source, a collector of each of the transistors of the enabling switch is coupled to a respective pair of emitters of the latch or driver, characterized in that the collector of one of the transistors of the enabling switch is coupled to the emitters of either the driver or the latch via a control switch.
- a second driver comprising a pair of emitter coupled transistors, coupled in parallel with the first driver. In this case, the emitters of the transistors of the first driver and the second driver are respectively coupled to the collector of said one of the transistors of the enabling switch via the control switch.
- control switch may comprise a pair of emitter coupled transistors.
- the collector of one of the transistors of the control switch may be coupled to the emitters of either the driver or the latch
- the collector of the other transistor of the control switch may be coupled to the collector of one of the transistors of the driver and one of the transistors of the latch
- the emitters of the transistors of the control switch may be coupled to the collector of one of the transistors of the enabling switch.
- the collector of one of the transistors of the control switch is coupled to the emitters of the first driver and the collector of the other transistor of the control switch is coupled to the emitters of the second driver.
- a logic circuit including a driver, a latch, and an enabling switch each comprising a pair of emitter coupled transistors, wherein the driver is coupled to the latch, and wherein the collector of one of the transistors of the enabling switch is coupled to the emitters of the latch, the collector of the other transistor of the enabling switch is coupled to the emitters of the driver, and the emitters of the transistors of the enabling switch are coupled to a current source, characterized in that a control switch comprising a transistor is coupled between the driver and the current source, wherein the collector of the transistor is coupled to the collector of one of the transistors of the driver and the emitter of the transistor is coupled to the current source.
- the control switch may comprise a second transistor coupled to said transistor of the control switch thereby to form a pair of emitter coupled transistors.
- the second transistor may be coupled between the emitters of the enabling switch and the current source, the collector of the second transistor being coupled to the emitters of the enabling switch and the emitter of the second transistor being coupled to the current source.
- the control switch may include a second pair of emitter coupled transistors, in which the collector of one of the transistors of the second pair is coupled to the collector of one of the transistors of the first pair of emitter coupled transistors, and the collector of the other one of the transistors of the second pair is coupled to the emitters of each transistor of the first pair.
- the control switch may alternatively comprise a third transistor, the emitter of which is coupled to the emitters of the emitters of the pair of emitter coupled transistors of the control switch, and the collector of the third transistor is coupled to the collector of one of the transistors of the pair of emitter coupled transistors.
- a variable frequency divider may be constructed by including at least one logic circuit embodying the present invention. The division ratio of the variable frequency divider may be variable in dependence upon a signal applied to the control switch of the or one of the logic circuits.
- a pair of logic circuits which embody the present invention may be coupled together to form a gating stage of a variable frequency divider.
- the division ratio of the variable frequency divider may be varied in dependence upon a signal applied to the control switch of one of the pair of logic circuits.
- variable frequency divider may be constructed by coupling the gating stage to a pair of clocked flip-flops arranged to operate as a D-type bistable incorporating the master/slave principle of operation.
- variable frequency dividers are advantageous in that external gating arrangements may be eliminated or at least reduced. This in turn enables the frequency divider to operate at a greater speed (i.e. greater clocking frequencies can be employed) whilst consuming less power.
- logic circuits are particularly advantageous when used in power conscious devices such as hand held receivers which use synthesis tuning and which must be continuously powered.
- Figure 1 shows a circuit diagram of a flip-flop which forms part of a D-type bistable
- Figure 2 shows a truth table of the flip-flop of Figure
- Figure 3 is a block diagram of a variable frequency divider incorporating an external gating arrangement
- Figure 4 shows a truth table of the divider of Figure 3
- Figures 5a to 5c each show an alternative arrangement of control circuit for a logic circuit according to the present invention
- Figure 6a shows a circuit diagram of a logic circuit according to one embodimejat of the present invention
- Figure 6b shows a circuit diagram of a logic circuit according to another embodiment of the present invention
- Figure 6c shows a circuit diagram of a logic circuit according to a further embodiment of the present invention
- Figure 6d shows a circuit diagram of a logic circuit according to a further embodiment of the present invention
- Figure 7a shows a truth table of the logic circuit of
- Figure 7b shows a truth table of the logic circuit of Figure 6b
- Figure 7d shows a truth table of the logic circuit of Figure 6d
- Figure 8a is a block diagram of a variable frequency divider incorporating a pair of logic circuits according to the present invention.
- Figure 8b shows a truth table of the divider of Figure 8a when incorporating a pair of the logic circuits of Figure 6a;
- Figure 8c shows a truth table of the divider of Figure 8a when incorporating a pair of the logic circuits of Figure 6d
- Figure 9a is a block diagram of a variable frequency divider when incorporating two of the logic circuits of Figure 6b;
- Figure 9b shows a truth table of the divider of Figure 9a when incorporating two of the logic circuits of Figure 6b
- Figure 10a is a block diagram of a variable frequency divider when incorporating a logic circuit of Figure 6c;
- Figure 10b is a truth table of the variable divider of Figure 10a.
- Figure 1 shows a circuit diagram of a known type of clocked flip-flop which comprises an emitter coupled pair of driver transistors T 1 and T 2 , each base of which is connected to respective driver input terminals D 1 and an emitter coupled pair of latch transistors T 3 and T 4 respectively connected to latch output terminals Q 1 and , an enabling switch comprising a pair of emitter coupled transistors T 5 and T 6 respectively connected to clock inputs CK and , a pair of buffer transistors T 7 and T 8 , and a current source transistor T 9 .
- the driver pair T 1 and T 2 are enabled in antiphase with the latch pair T 3 and T 4 once per clock cycle.
- the driver pair T 1 and T 2 are enabled (i.e. T 6 is switched on due to a logical '1' being applied to the clock input and the latch pair T 3 and T 4 are disabled.
- the latch outputs Q 1 and respectively take the values applied to the driver input terminals D 1 and (refer to the truth table shown in Figure 2).
- the transistor T 5 is switched on, the latch pair T 3 and T 4 are enabled, and the latch outputs Q 1 and are therefore latched in their previous state.
- Figure 3 shows a variable frequency divider 1 which comprises two pairs of clocked flip-flops 2 which are serially connected as shown.
- Each pair 2 operates as a D-type bistable according to the well known master/slave principle, in which, the value (either '1' or '0') which sits on the driver input terminal D 1 , on a defined edge of the clock signal applied to the clock input terminals CK and CK, gets transferred to the latch output terminal Q 2 and then held or latched.
- the driver input terminals and the latch output terminals have been omitted from Figure 3.
- the latch output Q 2 of one of the flip-flop pairs 2 is connected to the driver input D 1 of the other flip-flop pair 2 via an external gating arrangement which comprises an AND gate 3 and a NOR gate 4.
- One terminal of the AND gate 3 is connected to a control signal input terminal X 1 to which a control signal is applied for varying the division ratio of the frequency divider 1.
- Figure 4 a truth table of the frequency divider 1 of Figure 3 is shown.
- control circuit 6 which may be incorporated into logic circuits embodying the present invention.
- the control circuit 6 of Figure 5a comprises a pair of emitter coupled transistors T 10 and T 11 . Tne base electrodes of the transistors T 10 and T 11 are connected to control inputs X 1 and respectively.
- the control circuit 6 of Figure 5b comprises a pair of emitter coupled transistors T 12 and T 13 and a second pair of emitter coupled transistors T 14 and T 15 .
- the base electrodes of the first pair of transistors T 12 and T 13 are connected to the control inputs X 1 and respectively, and the base electrodes of the second pair of transistors T 14 and T 15 are connected to control inputs Y and
- the collector of the transistor T 12 is connected to the emitter electrodes of the second pair of transistors T 14 and T 1 5 and the collector of the transistor T 13 is connected to the collector of the transistor
- a third type of control switch 6 is shown in Figure 5c.
- This control switch 6 comprises a pair of emitter coupled transistors T 16 and T 17 , the base electrodes of which are connected to control inputs Y and respectively.
- a third transistor T 18 is provided, the collector being connected to the collector of the transistor T 1 7 , the emitter being connected to the emitter electrodes of the transistors T 16 and T 17 , and the base electrode being connected to the control input
- control switches 6 may be incorporated into a logic circuit according to the present invention. Examples of such logic circuits will be described below.
- a logic circuit according to a preferred embodiment of the present invention which comprises the driver pair of transistors T 1 and T 2 , the latch pair of transistors T 3 and T 4 , the enabling switch transistors T 5 and T 6 , the buffer transistors T 7 and T 8 , and the current source T 9 as illustrated in the flip-flop of Figure 1.
- This logic circuit also comprises a control switch 6 which, in this example, comprises the pair of emitter coupled transistors T 10 and T 11 , which are coupled between the driver pair T 1 and T 2 and the transistor T 6 of the enabling switch.
- the collector of the transistor T 10 is connected to the collector of the transistor T 1 of the driver pair
- the collector of the transistor T 11 is connected to the emitters of the transistors T 1 and T 2
- the emitters of the control switch transistors T 10 and T 11 are connected to the collector of the enabling switch transistor T 6 .
- the base electrodes of the control switch 6 transistors T 10 and T 11 are connected to control inputs X 1 and respectively.
- the control switch transistors T 10 and T 11 may alternatively be coupled between the latch pair T 3 and T 4 and the transistor T 5 of the enabling switch (not shown).
- the collector of the transistor T 6 is connected to the emitters of the driver pair T 1 and T 2
- the collector of the control switch T 11 is connected to the emitters of the latch pair T 3 and T 4
- the emitters of the control switch T 10 and T 11 are connected to the enabling switch transistor T 5 .
- the logic circuit of Figure 6a has a truth table as shown in Figure 7a.
- the logic circuit when the logic circuit is in a driving state (that is, when there is a logical '1' on the clock input ), and there is a logical '1' on the control input X 1 , then the latch output Q 3 is a logical *0' regardless of the logical value at the driver inputs D 3 and since the transistor T 10 is switched on (the symbol * in the truth table denotes that the value may be logical '1' or '0').
- FIG. 6b An alternative form of logic circuit embodying the present invention is shown in Figure 6b. This is shown to comprise the control switch 6 of Figure 5a although the control switch of Figure 5b or 5c could alternatively be included.
- the collector of one of the transistors of the control switch 6 is connected to the collector of either the transistor T 1 of the driver and the transistor T 3 of the latch or the collector of the transistor T 2 of the driver and the transistor T 4 of the latch via a further driver which comprises a pair of emitter coupled transistors T 19 and T 20 .
- the base electrodes of the transistors T 19 and T 20 are connected to driver inputs D 4 and respectively.
- the control switch 6 is operative for selecting whether the driver inputs D 3 , or D 4 , are used as inputs into this logic circuit (see the truth table of Figure 7b).
- control switch 6 of Figure 5b may be incorporated between the transistor T 6 of the enabling switch and the driver transistors T 1 and T 2 .
- Such an arrangement is shown in Figure 6c where it can be seen that the collector of the transistor T 14 of the second pair is connected to the collector of the transistor T 1 , the collector of the transistor T 15 is connected to the emitters of the transistors T 1 and T 2 , and the emitters of the transistors T 12 and T 13 of the first pair are connected to the transistor Tg of the enabling switch.
- Figure 6d a further logic circuit embodying the present invention is shown.
- the control switch 6 which comprises a pair of emitter coupled transistors T 10 and T 1 1 , is coupled between the enabling switch T 5 and T 6 and the current source T 9 .
- the collector of the transistor T 11 is connected to the emitters of the enabling switch T 5 and T 6
- the emitters of the control switch 6 are connected to the collector of the current source transistor T 9
- the collector of the transistor T 10 is connected to the collector of the drive transistor T 1
- the base electrodes of the transistors T 10 , T 11 of the coupling switch 6 are respectively connected to the control input terminals X 1 and
- Figure 7d shows the truth table of the logic circuit of Figure 6d.
- the control switch transistor T 11 may be omitted and in its place, the emitters of the enabling switch T 6 and T 5 may be directly connected to the current source transistor T 9 .
- the control switch 6 of Figure 6d may be substituted for either of the control switches 6 of Figures 5b and 5c (not shown).
- the logic circuits embodying the present invention may be coupled with each other and/or coupled with one or more flip-flops 2 (such as the one described with reference to Figures 1 and 2) to form a gating stage of a variable frequency divider.
- Figure 8a shows a variable frequency divider 8 in which the pair of flip-flops 2 is connected to a gating stage 10.
- the gating stage 10 comprises a pair of the logic circuits described with reference to Figure 6a. For simplicity, some of the complementary inputs and outputs have been omitted from Figure 8a. Further, although the two logic circuits of the gating stage 10 have driver inputs labelled D 3 , D 4 , control inputs labelled X 1 , X 2 , and latch outputs labelled Q 3 and Q 4 , the circuits themselves are as illustrated in Figure 6a and have the truth table shown in Figure 7a.
- the gating stage 10 is connected to the pair of flip-flops 2 as shown in Figure 8a.
- the control input X 1 can receive a control signal which determines the division ratio of the divider 8.
- FIG 8b a truth table for the divider 8 is shown.
- the control input X 1 is a logical '1', then the divider 8 has a division ratio of 2.
- the control input X 1 is a logical '0', particularly when the logical state of f IN , Q 1 , Q 3 and Q 4 are 0,0,0, 1, and 0 respectively, the divider 8 has a division ratio of 3 for a complete output cycle.
- Figure 8c shows the truth table for the variable frequency divider 8 when the two logic circuits of the gating stage 10 are each constructed in accordance with the embodiment of the present invention as illustrated in Figure 6d. From Figure 8c, it can be seen that when a logical '1' is supplied to the terminal X 1 , the divider 8 has a division ratio of 2. When a logical '0' is supplied to the terminal X 1 , particularly when the logical states of f IN , Q 1 , , Q 3 and Q 4 are respectively 0,0,0,1,0 and 1,0,1,1,0, then the division ratio of the divider 8 is 3.
- FIG 9a shows a variable frequency divider 12 which comprises a pair of gating stages 14 coupled together.
- Each gating stage 14 comprises a logic circuit such as the one shown in Figure 6b coupled to the logic circuit of Figure 1 (for clarity, the divider 12 is shown as a single ended arrangement, but the divder can be implemented in differential form).
- the divider 12 is operative to frequency divide by 2 or 3 depending on the value of a signal (that is, logic 1 or logic 0) applied to the control input X 1 of one of the gating stages 14.
- Figure 9b is a truth table of the divider 12 when the gating stages 14 comprise the logic circuit as shown in Figure 6b.
- Figure 10 a shows an alternative variable frequency divider which includes a logic circuit according to the present invention.
- the logic circuit of Figure 6c is connected to the logic circuit of Figure 1, as shown in Figure 10a, to form a gating stage 16.
- the gating stage 16 is coupled to the flip-flop pair 2 to form the variable frequency divider.
- the logic levels of the Q outputs of the logic circuits of the variable frequency divider are denoted by A, B, C, and D in the truth table.
- the frequency divided output signal is provided by one of the logic circuits of the flip-flop pair 2 and is supplied to an output terminal 17.
- variable frequency dividers described above are illustrated in the drawings as single ended devices but this is primarily for the sake of clarity since they can be implemented in differential form.
- any one of the control switches 6 of Figures 5a to 5c could be employed in the logic circuits shown in Figures 6a, 6b, 6c and 6d.
- different combinations of logic circuits embodying the present invention may be combined with flip-flops to form variable frequency dividers having division ratios other than 2/3 or 3/4.
- the second pair of emitter coupled transistors T 14 and T 15 of the control switch 6 shown in Figure 5b make it possible to increase the possible number of variations of division ratio when a logic circuit incorporating such a control switch 6 is incorporated into a variable frequency divider.
- variable frequency dividers can be arranged to frequency divide by 2 N-1 /2 N+1 + 1 where N is the number of serially connected master/slave logic circuits (e.g. gating stages 2, 6, 10, 14 and 16).
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Logic Circuits (AREA)
- Electronic Switches (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB8428092 | 1984-11-07 | ||
GB848428092A GB8428092D0 (en) | 1984-11-07 | 1984-11-07 | Logic circuits |
Publications (1)
Publication Number | Publication Date |
---|---|
EP0202288A1 true EP0202288A1 (en) | 1986-11-26 |
Family
ID=10569361
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP19850905850 Withdrawn EP0202288A1 (en) | 1984-11-07 | 1985-11-06 | Logic circuit with frequency divider application |
Country Status (4)
Country | Link |
---|---|
EP (1) | EP0202288A1 (ja) |
JP (1) | JPS62501322A (ja) |
GB (1) | GB8428092D0 (ja) |
WO (1) | WO1986003078A1 (ja) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH07101839B2 (ja) * | 1989-10-06 | 1995-11-01 | 東芝マイクロエレクトロニクス株式会社 | ソースカップルドfetロジック形論理回路 |
US5179358A (en) * | 1992-03-04 | 1993-01-12 | Motorola, Inc. | Circuit, counter and frequency synthesizer with adjustable bias current |
JP3572908B2 (ja) * | 1997-11-19 | 2004-10-06 | 日本プレシジョン・サーキッツ株式会社 | 分周回路 |
WO2005093954A1 (en) * | 2004-03-29 | 2005-10-06 | Koninklijke Philips Electronics N.V. | Device comprising a frequency divider |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5617515A (en) * | 1979-07-23 | 1981-02-19 | Nec Corp | Flip-flop circuit |
JPS5925421A (ja) * | 1982-08-03 | 1984-02-09 | Toshiba Corp | 同期式論理回路 |
JPS59181831A (ja) * | 1983-03-31 | 1984-10-16 | Toshiba Corp | 可変分周器 |
-
1984
- 1984-11-07 GB GB848428092A patent/GB8428092D0/en active Pending
-
1985
- 1985-11-06 WO PCT/GB1985/000505 patent/WO1986003078A1/en not_active Application Discontinuation
- 1985-11-06 EP EP19850905850 patent/EP0202288A1/en not_active Withdrawn
- 1985-11-06 JP JP50509585A patent/JPS62501322A/ja active Pending
Non-Patent Citations (1)
Title |
---|
See references of WO8603078A1 * |
Also Published As
Publication number | Publication date |
---|---|
GB8428092D0 (en) | 1984-12-12 |
JPS62501322A (ja) | 1987-05-21 |
WO1986003078A1 (en) | 1986-05-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4560888A (en) | High-speed ECL synchronous logic circuit with an input logic circuit | |
EP0330971B1 (en) | Flip-flop circuit | |
US4754171A (en) | High speed low power emitter coupled logic circuit | |
US3660678A (en) | Basic ternary logic circuits | |
US3917961A (en) | Current switch emitter follower master-slave flip-flop | |
JPH04288607A (ja) | クロック信号切り換え回路 | |
EP0238091A2 (en) | Logic circuit | |
EP0202288A1 (en) | Logic circuit with frequency divider application | |
US4309625A (en) | Flip-flop circuit | |
US5930322A (en) | Divide-by-4/5 counter | |
US5841302A (en) | Semiconductor integrated circuit for use as a two-modulus prescaler | |
US4601049A (en) | Integrable semiconductor circuit for a frequency divider | |
JPH02268515A (ja) | Bicmosロジツク回路 | |
JP2560698B2 (ja) | ラツチ回路 | |
JPH05335917A (ja) | トランスファーゲート及びこれを用いたダイナミック型分周回路 | |
EP0168230B1 (en) | Unitary multiplexer decoder circuit | |
US5113419A (en) | Digital shift register | |
JP2611542B2 (ja) | 可変分周回路 | |
US3694666A (en) | Transistor logic circuits | |
JPH05160684A (ja) | ラッチ回路 | |
EP0430653A2 (en) | Diode load ECL circuit | |
JPH06132807A (ja) | 出力バッファ能力制御回路 | |
USRE36480E (en) | Control and monitoring device for a power switch | |
JP2747697B2 (ja) | ダイナミック分周器 | |
JP2621205B2 (ja) | 分周回路 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 19860627 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): DE FR GB NL |
|
17Q | First examination report despatched |
Effective date: 19881121 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 19900703 |
|
RIN1 | Information on inventor provided before grant (corrected) |
Inventor name: COWLEY, NICHOLAS, PAUL Inventor name: AINSLEY, PHILIP, IAN, JEREMY19 DOLCROFT ROAD |