DK2005303T3 - Hukommelseskredsløbssystem samt - fremgangsmåde - Google Patents
Hukommelseskredsløbssystem samt - fremgangsmådeInfo
- Publication number
- DK2005303T3 DK2005303T3 DK07750307.6T DK07750307T DK2005303T3 DK 2005303 T3 DK2005303 T3 DK 2005303T3 DK 07750307 T DK07750307 T DK 07750307T DK 2005303 T3 DK2005303 T3 DK 2005303T3
- Authority
- DK
- Denmark
- Prior art keywords
- memory
- circuits
- interface circuit
- host system
- circuit
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1668—Details of memory controller
- G06F13/1673—Details of memory controller using buffers
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1605—Handling requests for interconnection or transfer for access to memory bus based on arbitration
- G06F13/1652—Handling requests for interconnection or transfer for access to memory bus based on arbitration in a multiprocessor architecture
- G06F13/1657—Access to multiple memories
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/406—Management or control of the refreshing or charge-regeneration cycles
- G11C11/40618—Refresh operations over multiple banks or interleaving
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/02—Arrangements for writing information into, or reading information out from, a digital store with means for avoiding parasitic signals
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06513—Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06517—Bump or bump-like direct electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
- Memory System (AREA)
- Debugging And Monitoring (AREA)
- Use Of Switch Circuits For Exchanges And Methods Of Control Of Multiplex Exchanges (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US77241406P | 2006-02-09 | 2006-02-09 | |
US11/461,437 US8077535B2 (en) | 2006-07-31 | 2006-07-31 | Memory refresh apparatus and method |
US86562406P | 2006-11-13 | 2006-11-13 | |
US11/702,960 US20080126690A1 (en) | 2006-02-09 | 2007-02-05 | Memory module with memory stack |
US11/702,981 US8089795B2 (en) | 2006-02-09 | 2007-02-05 | Memory module with memory stack and interface with enhanced capabilities |
PCT/US2007/003460 WO2007095080A2 (en) | 2006-02-09 | 2007-02-08 | Memory circuit system and method |
Publications (1)
Publication Number | Publication Date |
---|---|
DK2005303T3 true DK2005303T3 (da) | 2012-07-23 |
Family
ID=40028972
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DK11194883.2T DK2458505T3 (da) | 2006-02-09 | 2007-02-08 | Hukommelseskredsløbssystem og fremgangsmåde |
DK13191794.0T DK2696290T3 (da) | 2006-02-09 | 2007-02-08 | Hukommelseskredsløbssystem og -metode |
DK07750307.6T DK2005303T3 (da) | 2006-02-09 | 2007-02-08 | Hukommelseskredsløbssystem samt - fremgangsmåde |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DK11194883.2T DK2458505T3 (da) | 2006-02-09 | 2007-02-08 | Hukommelseskredsløbssystem og fremgangsmåde |
DK13191794.0T DK2696290T3 (da) | 2006-02-09 | 2007-02-08 | Hukommelseskredsløbssystem og -metode |
Country Status (6)
Country | Link |
---|---|
EP (7) | EP2706461A1 (da) |
JP (3) | JP5205280B2 (da) |
KR (3) | KR101429869B1 (da) |
AT (1) | ATE554447T1 (da) |
DK (3) | DK2458505T3 (da) |
HK (1) | HK1250270A1 (da) |
Families Citing this family (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4861497B2 (ja) * | 2010-05-31 | 2012-01-25 | 株式会社東芝 | データ記憶装置及びメモリ調整方法 |
US8582373B2 (en) * | 2010-08-31 | 2013-11-12 | Micron Technology, Inc. | Buffer die in stacks of memory dies and methods |
JP2012099189A (ja) * | 2010-11-04 | 2012-05-24 | Elpida Memory Inc | 半導体装置 |
JP5541373B2 (ja) | 2011-01-13 | 2014-07-09 | 富士通株式会社 | メモリコントローラ、及び情報処理装置 |
JP2012146377A (ja) * | 2011-01-14 | 2012-08-02 | Elpida Memory Inc | 半導体装置 |
JP5647014B2 (ja) | 2011-01-17 | 2014-12-24 | ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. | 半導体装置 |
KR101937951B1 (ko) | 2012-05-31 | 2019-01-14 | 에스케이하이닉스 주식회사 | 반도체 집적회로 및 그의 구동방법 |
US8811110B2 (en) * | 2012-06-28 | 2014-08-19 | Intel Corporation | Configuration for power reduction in DRAM |
CN105164804A (zh) * | 2013-01-31 | 2015-12-16 | 惠普发展公司,有限责任合伙企业 | 多层级集成电路的选择电路 |
KR101821633B1 (ko) | 2013-03-14 | 2018-03-08 | 삼성전자주식회사 | 메모리 시스템 |
US9679615B2 (en) * | 2013-03-15 | 2017-06-13 | Micron Technology, Inc. | Flexible memory system with a controller and a stack of memory |
US9658783B2 (en) * | 2013-03-27 | 2017-05-23 | Hitachi, Ltd. | DRAM having SDRAM interface and flash memory consolidated memory module |
US9569144B2 (en) | 2013-03-27 | 2017-02-14 | Hitachi, Ltd. | DRAM with SDRAM interface, and hybrid flash memory module |
WO2014203383A1 (ja) * | 2013-06-20 | 2014-12-24 | 株式会社日立製作所 | 異種メモリを混載したメモリモジュール、及びそれを搭載した情報処理装置 |
US9921980B2 (en) * | 2013-08-12 | 2018-03-20 | Micron Technology, Inc. | Apparatuses and methods for configuring I/Os of memory for hybrid memory modules |
US9805775B1 (en) | 2013-11-08 | 2017-10-31 | Altera Corporation | Integrated circuits with improved memory controllers |
US9760138B2 (en) * | 2014-04-25 | 2017-09-12 | Microsoft Technology Licensing, Llc | Load scheduling in multi-battery devices |
JP5775629B2 (ja) * | 2014-07-29 | 2015-09-09 | ルネサスエレクトロニクス株式会社 | 半導体集積回路 |
US10261697B2 (en) | 2015-06-08 | 2019-04-16 | Samsung Electronics Co., Ltd. | Storage device and operating method of storage device |
KR102274038B1 (ko) * | 2015-08-03 | 2021-07-09 | 삼성전자주식회사 | 백업 기능을 갖는 메모리 모듈 |
US9830086B2 (en) * | 2016-03-03 | 2017-11-28 | Samsung Electronics Co., Ltd. | Hybrid memory controller for arbitrating access to volatile and non-volatile memories in a hybrid memory group |
US10229900B2 (en) * | 2016-12-06 | 2019-03-12 | Samsung Electronics Co., Ltd. | Semiconductor memory device including stacked chips and memory module having the same |
JP7130634B2 (ja) * | 2017-05-22 | 2022-09-05 | ゼンテルジャパン株式会社 | 半導体記憶システム |
KR20210031266A (ko) * | 2019-09-11 | 2021-03-19 | 삼성전자주식회사 | 인터페이스 회로, 메모리 장치, 저장 장치 및 메모리 장치의 동작 방법 |
JP7513301B2 (ja) * | 2020-04-03 | 2024-07-09 | ウルトラメモリ株式会社 | メモリユニット、半導体モジュール、dimmモジュール、及びそれらの製造方法 |
US11222702B1 (en) * | 2020-07-09 | 2022-01-11 | Micron Technology, Inc. | Noise reduction during parallel plane access in a multi-plane memory device |
US11494120B2 (en) * | 2020-10-02 | 2022-11-08 | Qualcomm Incorporated | Adaptive memory transaction scheduling |
Family Cites Families (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4538241A (en) * | 1983-07-14 | 1985-08-27 | Burroughs Corporation | Address translation buffer |
US5369749A (en) * | 1989-05-17 | 1994-11-29 | Ibm Corporation | Method and apparatus for the direct transfer of information between application programs running on distinct processors without utilizing the services of one or both operating systems |
JP3078136B2 (ja) * | 1992-11-27 | 2000-08-21 | 沖電気工業株式会社 | 画像メモリ装置 |
EP0713609B1 (en) * | 1993-08-13 | 2003-05-07 | Irvine Sensors Corporation | Stack of ic chips as substitute for single ic chip |
JPH08278916A (ja) * | 1994-11-30 | 1996-10-22 | Hitachi Ltd | マルチチャネルメモリシステム、転送情報同期化方法及び信号転送回路 |
KR0164358B1 (ko) * | 1995-08-31 | 1999-02-18 | 김광호 | 반도체 메모리 장치의 서브워드라인 디코더 |
JP3780580B2 (ja) * | 1995-10-16 | 2006-05-31 | セイコーエプソン株式会社 | 半導体記憶装置及びそれを用いた電子機器 |
US5761694A (en) * | 1995-11-30 | 1998-06-02 | Cirrus Logic, Inc. | Multi-bank memory system and method having addresses switched between the row and column decoders in different banks |
US5765203A (en) * | 1995-12-19 | 1998-06-09 | Seagate Technology, Inc. | Storage and addressing method for a buffer memory control system for accessing user and error imformation |
US5926827A (en) * | 1996-02-09 | 1999-07-20 | International Business Machines Corp. | High density SIMM or DIMM with RAS address re-mapping |
JPH10233091A (ja) * | 1997-02-21 | 1998-09-02 | Hitachi Ltd | 半導体記憶装置およびデータ処理装置 |
JPH10260895A (ja) * | 1997-03-19 | 1998-09-29 | Hitachi Ltd | 半導体記憶装置およびそれを用いた計算機システム |
US5960468A (en) * | 1997-04-30 | 1999-09-28 | Sony Corporation | Asynchronous memory interface for a video processor with a 2N sized buffer and N+1 bit wide gray coded counters |
US6067255A (en) * | 1997-07-03 | 2000-05-23 | Samsung Electronics Co., Ltd. | Merged memory and logic (MML) integrated circuits including independent memory bank signals and methods |
US6351427B1 (en) * | 1997-12-10 | 2002-02-26 | Texas Instruments Incorporated | Stored write scheme for high speed/wide bandwidth memory devices |
JP3922487B2 (ja) * | 1998-02-04 | 2007-05-30 | 松下電器産業株式会社 | メモリ制御装置および方法 |
US6226730B1 (en) * | 1998-06-05 | 2001-05-01 | Intel Corporation | Achieving page hit memory cycles on a virtual address reference |
JP4540137B2 (ja) * | 1998-07-24 | 2010-09-08 | ルネサスエレクトロニクス株式会社 | 同期型半導体記憶装置 |
US6526484B1 (en) * | 1998-11-16 | 2003-02-25 | Infineon Technologies Ag | Methods and apparatus for reordering of the memory requests to achieve higher average utilization of the command and data bus |
US6442666B1 (en) * | 1999-01-28 | 2002-08-27 | Infineon Technologies Ag | Techniques for improving memory access in a virtual memory system |
KR100304705B1 (ko) * | 1999-03-03 | 2001-10-29 | 윤종용 | 포스티드 카스 레이턴시 기능을 가지는 동기식 반도체 메모리 장치 및 카스 레이턴시 제어 방법 |
US6389514B1 (en) * | 1999-03-25 | 2002-05-14 | Hewlett-Packard Company | Method and computer system for speculatively closing pages in memory |
US6683372B1 (en) * | 1999-11-18 | 2004-01-27 | Sun Microsystems, Inc. | Memory expansion module with stacked memory packages and a serial storage unit |
KR100344217B1 (ko) * | 2000-07-04 | 2002-07-20 | 주식회사 케이이씨메카트로닉스 | 듀얼포트 메모리를 이용한 통신 인터페이스회로 |
US6487102B1 (en) * | 2000-09-18 | 2002-11-26 | Intel Corporation | Memory module having buffer for isolating stacked memory devices |
JP2002288037A (ja) * | 2001-03-27 | 2002-10-04 | Sony Corp | メモリ制御装置及び方法 |
US6915402B2 (en) * | 2001-05-23 | 2005-07-05 | Hewlett-Packard Development Company, L.P. | Method and system for creating secure address space using hardware memory router |
JP3799251B2 (ja) * | 2001-08-24 | 2006-07-19 | エルピーダメモリ株式会社 | メモリデバイス及びメモリシステム |
CN1280734C (zh) * | 2001-09-07 | 2006-10-18 | 皇家菲利浦电子有限公司 | 用于分段存取控制的控制装置和方法和具有该控制装置的视频存储器装置 |
US6914324B2 (en) * | 2001-10-26 | 2005-07-05 | Staktek Group L.P. | Memory expansion and chip scale stacking system and method |
US6950910B2 (en) * | 2001-11-08 | 2005-09-27 | Freescale Semiconductor, Inc. | Mobile wireless communication device architectures and methods therefor |
US7480911B2 (en) * | 2002-05-09 | 2009-01-20 | International Business Machines Corporation | Method and apparatus for dynamically allocating and deallocating processors in a logical partitioned data processing system |
EP1570474A1 (en) * | 2002-12-04 | 2005-09-07 | Koninklijke Philips Electronics N.V. | Portable media player with adaptive playback buffer control |
JP4419049B2 (ja) * | 2003-04-21 | 2010-02-24 | エルピーダメモリ株式会社 | メモリモジュール及びメモリシステム |
JP4346369B2 (ja) * | 2003-08-08 | 2009-10-21 | 株式会社メルコホールディングス | メモリモジュールおよびメモリ用補助モジュール |
JP3896112B2 (ja) * | 2003-12-25 | 2007-03-22 | エルピーダメモリ株式会社 | 半導体集積回路装置 |
KR100604843B1 (ko) * | 2004-03-26 | 2006-07-31 | 삼성전자주식회사 | 온-다이 종단 회로를 구비한 메모리 모듈 및 그 제어 방법 |
TWI299497B (en) * | 2004-06-24 | 2008-08-01 | Via Tech Inc | Method and related apparatus for accessing memory apparatus |
JP4534132B2 (ja) * | 2004-06-29 | 2010-09-01 | エルピーダメモリ株式会社 | 積層型半導体メモリ装置 |
-
2007
- 2007-02-08 EP EP13191796.5A patent/EP2706461A1/en not_active Ceased
- 2007-02-08 EP EP11194883.2A patent/EP2458505B1/en active Active
- 2007-02-08 EP EP17171824.0A patent/EP3276495A1/en not_active Withdrawn
- 2007-02-08 EP EP11194876.6A patent/EP2450798B1/en active Active
- 2007-02-08 KR KR1020137029741A patent/KR101429869B1/ko active IP Right Grant
- 2007-02-08 EP EP13191794.0A patent/EP2696290B1/en active Active
- 2007-02-08 DK DK11194883.2T patent/DK2458505T3/da active
- 2007-02-08 EP EP07750307A patent/EP2005303B1/en active Active
- 2007-02-08 JP JP2008554369A patent/JP5205280B2/ja not_active Expired - Fee Related
- 2007-02-08 AT AT07750307T patent/ATE554447T1/de active
- 2007-02-08 EP EP11194862.6A patent/EP2450800B1/en active Active
- 2007-02-08 KR KR1020147007335A patent/KR101404926B1/ko not_active IP Right Cessation
- 2007-02-08 DK DK13191794.0T patent/DK2696290T3/da active
- 2007-02-08 DK DK07750307.6T patent/DK2005303T3/da active
-
2008
- 2008-08-08 KR KR1020087019582A patent/KR101343252B1/ko active IP Right Grant
-
2012
- 2012-09-07 JP JP2012197675A patent/JP5730251B2/ja not_active Expired - Fee Related
- 2012-09-07 JP JP2012197678A patent/JP5730252B2/ja not_active Expired - Fee Related
-
2018
- 2018-07-26 HK HK18109715.5A patent/HK1250270A1/zh unknown
Also Published As
Publication number | Publication date |
---|---|
JP2013012233A (ja) | 2013-01-17 |
EP3276495A1 (en) | 2018-01-31 |
EP2450798A1 (en) | 2012-05-09 |
JP2013012232A (ja) | 2013-01-17 |
KR20130141693A (ko) | 2013-12-26 |
HK1250270A1 (zh) | 2018-12-07 |
JP5730251B2 (ja) | 2015-06-03 |
EP2458505A1 (en) | 2012-05-30 |
EP2696290A1 (en) | 2014-02-12 |
DK2458505T3 (da) | 2014-12-01 |
EP2458505B1 (en) | 2014-10-08 |
ATE554447T1 (de) | 2012-05-15 |
EP2706461A1 (en) | 2014-03-12 |
JP5730252B2 (ja) | 2015-06-03 |
JP5205280B2 (ja) | 2013-06-05 |
EP2005303A2 (en) | 2008-12-24 |
EP2450800B1 (en) | 2014-04-23 |
EP2450800A1 (en) | 2012-05-09 |
KR20080108975A (ko) | 2008-12-16 |
DK2696290T3 (da) | 2016-02-15 |
JP2009526323A (ja) | 2009-07-16 |
KR101429869B1 (ko) | 2014-08-12 |
EP2005303B1 (en) | 2012-04-18 |
KR101343252B1 (ko) | 2013-12-18 |
EP2696290B1 (en) | 2015-12-23 |
EP2450798B1 (en) | 2013-10-30 |
EP2005303A4 (en) | 2009-09-16 |
KR101404926B1 (ko) | 2014-06-10 |
KR20140056349A (ko) | 2014-05-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
HK1250270A1 (zh) | 存儲器電路系統和方法 | |
WO2007095080A3 (en) | Memory circuit system and method | |
ATE516551T1 (de) | Vereinigter dma | |
DE602006014109D1 (de) | Netzwerkzugängliches speicherelement, netzwerkzugängliches speichermodul, netzwerkspeichersystem und speicherbereichsnetzwerk | |
WO2007078724A3 (en) | Method and system for optimizing latency of dynamic memory sizing | |
WO2007134319A3 (en) | Multi-chip package for a flash memory | |
WO2007061482A3 (en) | Memory interface to bridge memory buses | |
DE602008004547D1 (de) | 12c-bus-schnittstelle mit parallelbetriebsmodus | |
WO2007130921A3 (en) | Memory module with reduced access granularity | |
DK1474749T3 (da) | Supplerende kommandobus for en computer | |
WO2008014493A3 (en) | Configurable processor module accelerator using a progrmmable logic device | |
DE602007011223D1 (de) | Firmware-sockelmodul zur fpga-basierten pipeline-verarbeitung | |
WO2009072134A3 (en) | Bus enhanced network on chip | |
WO2008022094A3 (en) | Data storage device | |
TW200732957A (en) | Memory module, memory system and method for controlling the memory system | |
TW200625076A (en) | System and method for storing data | |
TW200700996A (en) | System and method for communicating with memory devices | |
WO2007050349A3 (en) | Lookup table addressing system and method | |
GB2441083A (en) | Identical chips with different operations in a system | |
TW200719145A (en) | Stack caching systems and methods | |
WO2008024670A3 (en) | Direct memory access controller | |
TW200604828A (en) | Direct memory access (DMA) controller and bus structure in a master/slave system | |
EP2107449A3 (en) | Storage system and control method of storage system | |
EP2704017A3 (en) | Interface arbitration for a wired tag | |
DE602006019586D1 (de) | Mechanismus zur abbildung eines remote-knotenindexes für seriell angeordnete speichergeräte |