DE69012954D1 - Verfahren und Gerät zur oszillatorhaftenden Fehlererkennung in einem pegelempfindlichen Abfragedesignsystem. - Google Patents
Verfahren und Gerät zur oszillatorhaftenden Fehlererkennung in einem pegelempfindlichen Abfragedesignsystem.Info
- Publication number
- DE69012954D1 DE69012954D1 DE69012954T DE69012954T DE69012954D1 DE 69012954 D1 DE69012954 D1 DE 69012954D1 DE 69012954 T DE69012954 T DE 69012954T DE 69012954 T DE69012954 T DE 69012954T DE 69012954 D1 DE69012954 D1 DE 69012954D1
- Authority
- DE
- Germany
- Prior art keywords
- oscillator
- srls
- level
- input
- error detection
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/22—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
- G06F11/2205—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing using arrangements specific to the hardware being tested
- G06F11/2236—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing using arrangements specific to the hardware being tested to test CPU or processors
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/16—Error detection or correction of the data by redundancy in hardware
- G06F11/1604—Error detection or correction of the data by redundancy in hardware where the fault affects the clock signals of a processing unit and the redundancy is at or within the level of clock signal generation hardware
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/22—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
- G06F11/2273—Test methods
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Quality & Reliability (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Tests Of Electronic Circuits (AREA)
- Test And Diagnosis Of Digital Computers (AREA)
- Testing Electric Properties And Detecting Electric Faults (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/435,068 US4972414A (en) | 1989-11-13 | 1989-11-13 | Method and apparatus for detecting oscillator stuck faults in a level sensitive scan design (LSSD) system |
Publications (2)
Publication Number | Publication Date |
---|---|
DE69012954D1 true DE69012954D1 (de) | 1994-11-03 |
DE69012954T2 DE69012954T2 (de) | 1995-04-06 |
Family
ID=23726832
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69012954T Expired - Fee Related DE69012954T2 (de) | 1989-11-13 | 1990-10-09 | Verfahren und Gerät zur oszillatorhaftenden Fehlererkennung in einem pegelempfindlichen Abfragedesignsystem. |
Country Status (4)
Country | Link |
---|---|
US (1) | US4972414A (de) |
EP (1) | EP0428465B1 (de) |
JP (1) | JPH07113657B2 (de) |
DE (1) | DE69012954T2 (de) |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5229999A (en) * | 1990-10-05 | 1993-07-20 | Bull Hn Information Systems Inc. | Method and apparatus for integrity testing of fault monitoring logic |
US5399996A (en) * | 1993-08-16 | 1995-03-21 | At&T Global Information Solutions Company | Circuit and method for minimizing electromagnetic emissions |
US5495598A (en) * | 1993-12-23 | 1996-02-27 | Unisys Corporation | Stuck fault detection for branch instruction condition signals |
US5471488A (en) * | 1994-04-05 | 1995-11-28 | International Business Machines Corporation | Clock fault detection circuit |
US5533037A (en) * | 1994-05-24 | 1996-07-02 | National Instruments Corporation | Latency error detection circuit for a measurement system |
US5465060A (en) * | 1994-06-10 | 1995-11-07 | International Business Machines Corporation | Fast edge triggered self-resetting CMOS receiver with parallel L1/L2 (Master/Slave) latch |
US5557623A (en) * | 1994-08-12 | 1996-09-17 | Honeywell Inc. | Accurate digital fault tolerant clock |
US5640402A (en) * | 1995-12-08 | 1997-06-17 | International Business Machines Corporation | Fast flush load of LSSD SRL chains |
WO2000067378A1 (en) * | 1999-04-30 | 2000-11-09 | Lockheed Martin Corporation | Method and apparatus for a single event upset (seu) tolerant clock splitter |
KR100768549B1 (ko) | 2006-07-27 | 2007-10-18 | 연세대학교 산학협력단 | 분할된 lfsr을 이용한 저전력 결정패턴 bist 방법및 장치 |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE125755C (de) * | ||||
US3784907A (en) * | 1972-10-16 | 1974-01-08 | Ibm | Method of propagation delay testing a functional logic system |
US3761695A (en) * | 1972-10-16 | 1973-09-25 | Ibm | Method of level sensitive testing a functional logic system |
US3783254A (en) * | 1972-10-16 | 1974-01-01 | Ibm | Level sensitive logic system |
US4071902A (en) * | 1976-06-30 | 1978-01-31 | International Business Machines Corporation | Reduced overhead for clock testing in a level system scan design (LSSD) system |
US4268902A (en) * | 1978-10-23 | 1981-05-19 | International Business Machines Corporation | Maintenance interface for a service processor-central processing unit computer system |
JPS55114030A (en) * | 1979-02-26 | 1980-09-03 | Fujitsu Ltd | Detection circuit for one-bit break of high-speed pulse signal |
US4374361A (en) * | 1980-12-29 | 1983-02-15 | Gte Automatic Electric Labs Inc. | Clock failure monitor circuit employing counter pair to indicate clock failure within two pulses |
US4467285A (en) * | 1981-12-21 | 1984-08-21 | Gte Automatic Electric Labs Inc. | Pulse monitor circuit |
US4399412A (en) * | 1981-12-21 | 1983-08-16 | Gte Automatic Electric Labs Inc. | Duty cycle monitor circuit |
US4542509A (en) * | 1983-10-31 | 1985-09-17 | International Business Machines Corporation | Fault testing a clock distribution network |
US4800564A (en) * | 1986-09-29 | 1989-01-24 | International Business Machines Corporation | High performance clock system error detection and fault isolation |
JPS63123216A (ja) * | 1986-11-12 | 1988-05-27 | Nec Miyagi Ltd | クロツク断検出回路 |
US4811343A (en) * | 1987-03-02 | 1989-03-07 | International Business Machines Corporation | On-chip on-line AC and DC clock tree error detection system |
DE3784496T2 (de) * | 1987-06-11 | 1993-09-16 | Ibm | Taktgeneratorsystem. |
US4864574A (en) * | 1988-02-04 | 1989-09-05 | Rockwell International Corporation | Injection lock clock detection apparatus |
-
1989
- 1989-11-13 US US07/435,068 patent/US4972414A/en not_active Expired - Fee Related
-
1990
- 1990-10-09 DE DE69012954T patent/DE69012954T2/de not_active Expired - Fee Related
- 1990-10-09 EP EP90480157A patent/EP0428465B1/de not_active Expired - Lifetime
- 1990-10-19 JP JP2279492A patent/JPH07113657B2/ja not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
US4972414A (en) | 1990-11-20 |
EP0428465B1 (de) | 1994-09-28 |
JPH07113657B2 (ja) | 1995-12-06 |
EP0428465A3 (en) | 1991-07-31 |
EP0428465A2 (de) | 1991-05-22 |
DE69012954T2 (de) | 1995-04-06 |
JPH03172779A (ja) | 1991-07-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5079725A (en) | Chip identification method for use with scan design systems and scan testing techniques | |
US6449755B1 (en) | Instruction signature and primary input and primary output extraction within an IEEE 1149.1 compliance checker | |
DE69030015D1 (de) | Verfahren und Vorrichtung zur Prüfung von integrierten Schaltungen mit zahlreichen Anschlüssen | |
ATE155591T1 (de) | Verfahren und gerät zur diagnoseprüfung | |
DE69739438D1 (de) | Anordnung und verfahren zur prüfung von integrierten schaltungseinrichtungen | |
DE69012954D1 (de) | Verfahren und Gerät zur oszillatorhaftenden Fehlererkennung in einem pegelempfindlichen Abfragedesignsystem. | |
ATE23067T1 (de) | Verfahren und vorrichtung zur selbstueberpruefung von mikrorechnergesteuerten schaltgeraeten, insbesondere in kraftfahrzeugen. | |
SE8604333D0 (sv) | Forfarande och anordning for kretsdiagnosering | |
EP0411904A3 (en) | Processor condition sensing circuits, systems and methods | |
DE69021105D1 (de) | Verfahren und Gerät zur Prüfung von integrierten Schaltungen mit hoher Geschwindigkeit. | |
ATE51711T1 (de) | Verfahren und vorrichtung zur detektion und abbildung von messpunkten, die einen bestimmten signalverlauf aufweisen. | |
DE68913902D1 (de) | Integrierte Schaltung mit einer Signaldiskriminierungsschaltung und Verfahren zu deren Prüfung. | |
JPS5750667A (en) | Inspecting device for printed circuit board | |
KR930018426A (ko) | 경화선별장치 | |
JPS56116637A (en) | Detector for semiconductor device | |
KR950007504Y1 (ko) | 피씨비(pcb) 자동 검사기(ict) 핀 검색장치 | |
JPH03190253A (ja) | イメージセンサー測定用検査装置 | |
KR900010355A (ko) | 액정 모듈의 특성 검사방법 및 장치 | |
JP2942353B2 (ja) | 半導体装置のテスト方法およびテスト回路 | |
GB2268277B (en) | Improvements in or relating to electronic circuit test apparatus | |
READ | A test generation and test set evaluation system for sequential logic networks[Ph. D. Thesis] | |
Schambeck | Reliability testing of electronic parts | |
Scott et al. | 4709366 Computer assisted fault isolation in circuit board testing | |
Suzuki et al. | 4707654 Integrated circuit having input and output terminals for testing | |
Rho | Testable Design on the Built In Test Method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8339 | Ceased/non-payment of the annual fee |