DE602004008628D1 - Datenverarbeitungsschaltung mit gemultiplextem speicher - Google Patents
Datenverarbeitungsschaltung mit gemultiplextem speicherInfo
- Publication number
- DE602004008628D1 DE602004008628D1 DE602004008628T DE602004008628T DE602004008628D1 DE 602004008628 D1 DE602004008628 D1 DE 602004008628D1 DE 602004008628 T DE602004008628 T DE 602004008628T DE 602004008628 T DE602004008628 T DE 602004008628T DE 602004008628 D1 DE602004008628 D1 DE 602004008628D1
- Authority
- DE
- Germany
- Prior art keywords
- memory
- data processing
- access request
- processing circuits
- processing circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 230000000737 periodic effect Effects 0.000 abstract 1
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1605—Handling requests for interconnection or transfer for access to memory bus based on arbitration
- G06F13/1642—Handling requests for interconnection or transfer for access to memory bus based on arbitration with request queuing
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1668—Details of memory controller
- G06F13/1673—Details of memory controller using buffers
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D10/00—Energy efficient computing, e.g. low power processors, power management or thermal management
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Information Transfer Systems (AREA)
- Memory System (AREA)
- Time-Division Multiplex Systems (AREA)
- Communication Control (AREA)
- Bus Control (AREA)
- Dram (AREA)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP03101749 | 2003-06-16 | ||
EP03101749 | 2003-06-16 | ||
PCT/IB2004/050871 WO2004111860A2 (en) | 2003-06-16 | 2004-06-09 | Data processing circuit with multiplexed memory |
Publications (2)
Publication Number | Publication Date |
---|---|
DE602004008628D1 true DE602004008628D1 (de) | 2007-10-11 |
DE602004008628T2 DE602004008628T2 (de) | 2008-06-05 |
Family
ID=33547717
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE602004008628T Expired - Lifetime DE602004008628T2 (de) | 2003-06-16 | 2004-06-09 | Datenverarbeitungsschaltung mit gemultiplextem speicher |
Country Status (9)
Country | Link |
---|---|
US (3) | US7487300B2 (de) |
EP (1) | EP1639478B1 (de) |
JP (1) | JP2006527878A (de) |
KR (1) | KR20060017876A (de) |
CN (1) | CN100483374C (de) |
AT (1) | ATE371896T1 (de) |
DE (1) | DE602004008628T2 (de) |
TW (1) | TWI396977B (de) |
WO (1) | WO2004111860A2 (de) |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
ATE442623T1 (de) * | 2004-01-13 | 2009-09-15 | Koninkl Philips Electronics Nv | Elektronsiche schaltung mit einer fifo-pipeline |
US7467311B2 (en) * | 2005-06-09 | 2008-12-16 | International Business Machines Corporation | Distributed system and method for managing power usage among server data processing systems |
US7421599B2 (en) * | 2005-06-09 | 2008-09-02 | International Business Machines Corporation | Power management server and method for managing power consumption |
US7386743B2 (en) * | 2005-06-09 | 2008-06-10 | International Business Machines Corporation | Power-managed server and method for managing power consumption |
US7509506B2 (en) * | 2005-06-09 | 2009-03-24 | International Business Machines Corporation | Hierarchical system and method for managing power usage among server data processing systems |
US7590788B2 (en) * | 2007-10-29 | 2009-09-15 | Intel Corporation | Controlling transmission on an asynchronous bus |
FR2936620B1 (fr) * | 2008-10-01 | 2010-10-22 | Ingenico Sa | Terminal de paiement electronique a affichage ameliore |
US8805590B2 (en) * | 2009-12-24 | 2014-08-12 | International Business Machines Corporation | Fan speed control of rack devices where sum of device airflows is greater than maximum airflow of rack |
US9176908B2 (en) | 2010-02-23 | 2015-11-03 | Rambus Inc. | Time multiplexing at different rates to access different memory types |
WO2011158500A1 (ja) * | 2010-06-17 | 2011-12-22 | 国立大学法人 奈良先端科学技術大学院大学 | スキャン非同期記憶素子およびそれを備えた半導体集積回路ならびにその設計方法およびテストパターン生成方法 |
KR101949671B1 (ko) | 2012-06-28 | 2019-04-25 | 삼성전자 주식회사 | 라이프 싸이클을 증가시킬 수 있는 저장 장치 및 그 동작 방법 |
CN104346285B (zh) | 2013-08-06 | 2018-05-11 | 华为技术有限公司 | 内存访问处理方法、装置及系统 |
CN104731550B (zh) * | 2015-03-12 | 2017-10-17 | 电子科技大学 | 一种基于单fifo的双倍时钟双向数字延迟方法 |
US10686539B2 (en) * | 2015-05-29 | 2020-06-16 | Avago Technologies International Sales Pte. Limited | Flexible debug observation point insertion in pipeline designs |
CN118069218A (zh) * | 2017-09-12 | 2024-05-24 | 恩倍科微公司 | 极低功率微控制器系统 |
CN109189829B (zh) * | 2018-08-20 | 2019-07-26 | 太平洋电信股份有限公司 | 基于大数据的信息安全系统和方法 |
Family Cites Families (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6116086A (ja) * | 1984-06-30 | 1986-01-24 | Toshiba Corp | メモリ制御方式 |
JPH01315857A (ja) * | 1988-06-16 | 1989-12-20 | Oki Electric Ind Co Ltd | 共有メモリアクセス方式 |
JPH0279088A (ja) * | 1988-09-16 | 1990-03-19 | Hitachi Ltd | 表示メモリアクセス方法 |
US5202973A (en) * | 1990-06-29 | 1993-04-13 | Digital Equipment Corporation | Method of controlling a shared memory bus in a multiprocessor system for preventing bus collisions and for ensuring a full bus |
JP3523286B2 (ja) * | 1993-03-12 | 2004-04-26 | 株式会社日立製作所 | 順次データ転送型メモリ及び順次データ転送型メモリを用いたコンピュータシステム |
EP0752174A1 (de) | 1995-01-25 | 1997-01-08 | Advanced Micro Devices, Inc. | Schnelle verriegelungsschaltung, die mehreren übertragungsgattern enthält und pipeline-mikroprozessor der dieselbe verwendet |
US5684422A (en) * | 1995-01-25 | 1997-11-04 | Advanced Micro Devices, Inc. | Pipelined microprocessor including a high speed single-clock latch circuit |
JPH08328941A (ja) * | 1995-05-31 | 1996-12-13 | Nec Corp | メモリアクセス制御回路 |
FR2737636B1 (fr) * | 1995-08-03 | 1997-10-17 | Sgs Thomson Microelectronics | Dispositif de transfert de donnees binaires entre un multiplex par division du temps et une memoire |
JP3444154B2 (ja) * | 1997-09-17 | 2003-09-08 | 日本電気株式会社 | メモリアクセス制御回路 |
US6175905B1 (en) * | 1998-07-30 | 2001-01-16 | Micron Technology, Inc. | Method and system for bypassing pipelines in a pipelined memory command generator |
US6205524B1 (en) * | 1998-09-16 | 2001-03-20 | Neomagic Corp. | Multimedia arbiter and method using fixed round-robin slots for real-time agents and a timed priority slot for non-real-time agents |
TW522399B (en) * | 1999-12-08 | 2003-03-01 | Hitachi Ltd | Semiconductor device |
US6412049B1 (en) * | 1999-12-16 | 2002-06-25 | Intel Corporation | Method for minimizing CPU memory latency while transferring streaming data |
US6473821B1 (en) * | 1999-12-21 | 2002-10-29 | Visteon Global Technologies, Inc. | Multiple processor interface, synchronization, and arbitration scheme using time multiplexed shared memory for real time systems |
US6847650B1 (en) * | 2000-06-29 | 2005-01-25 | Sony Corporation | System and method for utilizing a memory device to support isochronous processes |
US6622227B2 (en) * | 2000-12-27 | 2003-09-16 | Intel Corporation | Method and apparatus for utilizing write buffers in memory control/interface |
US6820152B2 (en) * | 2001-04-25 | 2004-11-16 | Matsushita Electric Industrial Co., Ltd. | Memory control device and LSI |
US6775717B1 (en) * | 2001-08-31 | 2004-08-10 | Integrated Device Technology, Inc. | Method and apparatus for reducing latency due to set up time between DMA transfers |
US6785793B2 (en) * | 2001-09-27 | 2004-08-31 | Intel Corporation | Method and apparatus for memory access scheduling to reduce memory access latency |
US7114051B2 (en) * | 2002-06-01 | 2006-09-26 | Solid State System Co., Ltd. | Method for partitioning memory mass storage device |
US20040003194A1 (en) * | 2002-06-26 | 2004-01-01 | Amit Bodas | Method and apparatus for adjusting DRAM signal timings |
-
2004
- 2004-06-09 JP JP2006516667A patent/JP2006527878A/ja active Pending
- 2004-06-09 DE DE602004008628T patent/DE602004008628T2/de not_active Expired - Lifetime
- 2004-06-09 CN CNB2004800166961A patent/CN100483374C/zh not_active Expired - Fee Related
- 2004-06-09 WO PCT/IB2004/050871 patent/WO2004111860A2/en active IP Right Grant
- 2004-06-09 EP EP04736433A patent/EP1639478B1/de not_active Expired - Lifetime
- 2004-06-09 KR KR1020057024121A patent/KR20060017876A/ko not_active Application Discontinuation
- 2004-06-09 US US10/560,450 patent/US7487300B2/en active Active
- 2004-06-09 AT AT04736433T patent/ATE371896T1/de not_active IP Right Cessation
- 2004-06-11 TW TW093116981A patent/TWI396977B/zh not_active IP Right Cessation
-
2008
- 2008-12-19 US US12/340,547 patent/US8190829B2/en active Active
-
2012
- 2012-05-28 US US13/481,914 patent/US8473706B2/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
ATE371896T1 (de) | 2007-09-15 |
US20120303921A1 (en) | 2012-11-29 |
US7487300B2 (en) | 2009-02-03 |
US8190829B2 (en) | 2012-05-29 |
TWI396977B (zh) | 2013-05-21 |
WO2004111860A3 (en) | 2005-02-10 |
US8473706B2 (en) | 2013-06-25 |
US20060168416A1 (en) | 2006-07-27 |
CN100483374C (zh) | 2009-04-29 |
EP1639478B1 (de) | 2007-08-29 |
EP1639478A2 (de) | 2006-03-29 |
CN1806234A (zh) | 2006-07-19 |
US20090106520A1 (en) | 2009-04-23 |
WO2004111860A2 (en) | 2004-12-23 |
KR20060017876A (ko) | 2006-02-27 |
JP2006527878A (ja) | 2006-12-07 |
TW200502769A (en) | 2005-01-16 |
DE602004008628T2 (de) | 2008-06-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
ATE371896T1 (de) | Datenverarbeitungsschaltung mit gemultiplextem speicher | |
EP4376005A3 (de) | Vorrichtungen und verfahren zur bestimmung einer phasenlage zwischen einem eingangstaktsignal und einem mehrphasigen taktsignal | |
ATE432497T1 (de) | System und verfahren zur adaptiven optimierung des tastverhältnisses | |
ATE256311T1 (de) | Mehrprozessor-anordnung mit geteiltem speicherzugriff unter vorrang-kontrolle | |
WO2005073828A3 (en) | Method and apparatus for over clocking in a digital processing system | |
AU6365500A (en) | Method and apparatus for adjusting control signal timing in a memory device | |
EP1509822A4 (de) | Synchronisieren der taktfreigabe in einer elektronischen einrichtung | |
TW429322B (en) | Semiconductor test system | |
WO2007149212A3 (en) | Rfid device with first clock for data acquisition and/or calibration of second clock | |
ATE328318T1 (de) | Asynchrone hüllschaltung für eine global asynchrone, lokal synchrone (gals) schaltung | |
TW200419910A (en) | Method and device for generating a clock signal having predetermined clock signal properties | |
TW200801891A (en) | Dynamic timing adjustment in a circuit device | |
TW200710846A (en) | Semiconductor memory device, semiconductor integrated circuit system using the same, and control method of semiconductor memory device | |
JP2011060409A (ja) | レイテンシ調節回路、これを備えた半導体メモリ装置、およびレイテンシ調節方法 | |
TW200743930A (en) | Adjusting circuit for delay circuit | |
DE10318603B4 (de) | Eingangsempfängerschaltung | |
KR970024568A (ko) | 위상 조정 회로, 그 회로를 포함하는 시스템 및 위상 조정 방법 | |
DK1746861T3 (da) | Höreapparat uden referencetaktindretning | |
TWI268410B (en) | Circuit and method for generating a clock signal | |
EA201290124A1 (ru) | Система и способ управления электронным устройством | |
KR960015279A (ko) | 데이타 프로세싱 시스템 및 입/출력 제어 장치 | |
JP2009527141A (ja) | データ通信方法、データ送信および受信装置ならびにシステム | |
TW200513073A (en) | Interface circuit, data processing circuit, data processing system, integrated circuit, and method of outputting clock signals from the interface circuit | |
ATE344550T1 (de) | Architektur für wählbare taktung | |
JPS5758214A (en) | Forming circuit of data sampling clock |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
R082 | Change of representative |
Ref document number: 1639478 Country of ref document: EP Representative=s name: MUELLER-BORE & PARTNER PATENTANWAELTE, EUROPEA, DE |