DE4010899A1 - Mehrschicht-leiterplatte - Google Patents
Mehrschicht-leiterplatteInfo
- Publication number
- DE4010899A1 DE4010899A1 DE4010899A DE4010899A DE4010899A1 DE 4010899 A1 DE4010899 A1 DE 4010899A1 DE 4010899 A DE4010899 A DE 4010899A DE 4010899 A DE4010899 A DE 4010899A DE 4010899 A1 DE4010899 A1 DE 4010899A1
- Authority
- DE
- Germany
- Prior art keywords
- circuit board
- conductor layer
- laser
- layer
- laser beams
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/4038—Through-connections; Vertical interconnect access [VIA] connections
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B23—MACHINE TOOLS; METAL-WORKING NOT OTHERWISE PROVIDED FOR
- B23K—SOLDERING OR UNSOLDERING; WELDING; CLADDING OR PLATING BY SOLDERING OR WELDING; CUTTING BY APPLYING HEAT LOCALLY, e.g. FLAME CUTTING; WORKING BY LASER BEAM
- B23K1/00—Soldering, e.g. brazing, or unsoldering
- B23K1/005—Soldering by means of radiant energy
- B23K1/0056—Soldering by means of radiant energy soldering by means of beams, e.g. lasers, E.B.
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/01—Dielectrics
- H05K2201/0104—Properties and characteristics in general
- H05K2201/0112—Absorbing light, e.g. dielectric layer with carbon filler for laser processing
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/03—Conductive materials
- H05K2201/0332—Structure of the conductor
- H05K2201/0388—Other aspects of conductors
- H05K2201/0394—Conductor crossing over a hole in the substrate or a gap between two separate substrate parts
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/10—Using electric, magnetic and electromagnetic fields; Using laser light
- H05K2203/107—Using laser light
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/11—Treatments characterised by their effect, e.g. heating, cooling, roughening
- H05K2203/1105—Heating or thermal processing not related to soldering, firing, curing or laminating, e.g. for shaping the substrate or during finish plating
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/12—Using specific substances
- H05K2203/128—Molten metals, e.g. casting thereof, or melting by heating and excluding molten solder
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0017—Etching of the substrate by chemical or physical means
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Optics & Photonics (AREA)
- Mechanical Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Manufacturing Of Printed Wiring (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP1091019A JPH0734508B2 (ja) | 1989-04-10 | 1989-04-10 | 多層配線板 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| DE4010899A1 true DE4010899A1 (de) | 1990-10-18 |
| DE4010899C2 DE4010899C2 (enExample) | 1992-02-06 |
Family
ID=14014849
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE4010899A Granted DE4010899A1 (de) | 1989-04-10 | 1990-04-04 | Mehrschicht-leiterplatte |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US5034569A (enExample) |
| JP (1) | JPH0734508B2 (enExample) |
| DE (1) | DE4010899A1 (enExample) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0601375A1 (en) * | 1992-12-10 | 1994-06-15 | International Business Machines Corporation | Method for forming electrical interconnections in laminated vias |
| WO1998020529A1 (en) * | 1996-11-08 | 1998-05-14 | W.L. Gore & Associates, Inc. | Method for minimizing pink ring in blind laser vias |
| WO1998020534A1 (en) * | 1996-11-08 | 1998-05-14 | W.L. Gore & Associates, Inc. | Method for using fiducial schemes to increase nominal registration |
| WO1998020527A1 (en) * | 1996-11-08 | 1998-05-14 | W.L. Gore & Associates, Inc. | Multiple frequency processing to improve electrical resistivity of blind micro-vias |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5854534A (en) * | 1992-08-05 | 1998-12-29 | Fujitsu Limited | Controlled impedence interposer substrate |
| US5419038A (en) * | 1993-06-17 | 1995-05-30 | Fujitsu Limited | Method for fabricating thin-film interconnector |
| US5510580A (en) * | 1993-12-07 | 1996-04-23 | International Business Machines Corporation | Printed circuit board with landless blind hole for connecting an upper wiring pattern to a lower wiring pattern |
| US5614114A (en) * | 1994-07-18 | 1997-03-25 | Electro Scientific Industries, Inc. | Laser system and method for plating vias |
| JP3395621B2 (ja) * | 1997-02-03 | 2003-04-14 | イビデン株式会社 | プリント配線板及びその製造方法 |
| JP2001068816A (ja) * | 1999-08-24 | 2001-03-16 | Mitsui Mining & Smelting Co Ltd | 銅張積層板及びその銅張積層板を用いたレーザー加工方法 |
| JP4649249B2 (ja) * | 2005-03-22 | 2011-03-09 | 芝浦メカトロニクス株式会社 | 導電性パターン基板の製造方法及び導電性パターン基板 |
| KR102852053B1 (ko) * | 2021-01-27 | 2025-08-28 | 주식회사 엘지에너지솔루션 | 보호회로부 및 리드부와 보호회로부의 접합방법 |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH06195792A (ja) * | 1992-12-22 | 1994-07-15 | Mitsubishi Electric Corp | 光磁気ディスク装置 |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4627565A (en) * | 1982-03-18 | 1986-12-09 | Lomerson Robert B | Mechanical bonding of surface conductive layers |
| EP0164564A1 (de) * | 1984-05-18 | 1985-12-18 | Siemens Aktiengesellschaft | Anordnung zur Sacklocherzeugung in einem laminierten Aufbau |
-
1989
- 1989-04-10 JP JP1091019A patent/JPH0734508B2/ja not_active Expired - Lifetime
-
1990
- 1990-04-04 DE DE4010899A patent/DE4010899A1/de active Granted
- 1990-04-05 US US07/505,152 patent/US5034569A/en not_active Expired - Fee Related
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH06195792A (ja) * | 1992-12-22 | 1994-07-15 | Mitsubishi Electric Corp | 光磁気ディスク装置 |
Non-Patent Citations (3)
| Title |
|---|
| Gemmler, A., u.a., Lasereinsatz in der Leiterplattentechnik, Galvanotechnik, 79 (1988) Nr. 10, S. 3447-3456 * |
| Herziger, G. u.a., Werkstoffbearbeitung mit Laserstrahlung, Teil 2: Umwandlungshärten, Feinwerktechnik & Messtechnik 91 (1983), S. 217-331 * |
| Hillebrand, F.-J., Laserbohren in organischem Leiterplatten-Material, Feinwerktechnik & Messtechnik 91 (1983) 2, S. 56-58 * |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0601375A1 (en) * | 1992-12-10 | 1994-06-15 | International Business Machines Corporation | Method for forming electrical interconnections in laminated vias |
| WO1998020529A1 (en) * | 1996-11-08 | 1998-05-14 | W.L. Gore & Associates, Inc. | Method for minimizing pink ring in blind laser vias |
| WO1998020534A1 (en) * | 1996-11-08 | 1998-05-14 | W.L. Gore & Associates, Inc. | Method for using fiducial schemes to increase nominal registration |
| WO1998020527A1 (en) * | 1996-11-08 | 1998-05-14 | W.L. Gore & Associates, Inc. | Multiple frequency processing to improve electrical resistivity of blind micro-vias |
| US6130015A (en) * | 1996-11-08 | 2000-10-10 | W. L. Gore & Associates, Inc. | Method for using fiducial schemes to increase nominal registration during manufacture of laminated circuit |
Also Published As
| Publication number | Publication date |
|---|---|
| JPH02268498A (ja) | 1990-11-02 |
| JPH0734508B2 (ja) | 1995-04-12 |
| US5034569A (en) | 1991-07-23 |
| DE4010899C2 (enExample) | 1992-02-06 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE69125333T2 (de) | Herstellen von Metallmustern auf einem Substrat | |
| DE4447897B4 (de) | Verfahren zur Herstellung von Leiterplatten | |
| DE60031680T2 (de) | Mehrschichtige, gedruckte leiterplatte und herstellungsmethode für eine mehrschichtige, gedruckte leiterplatte | |
| DE4002326C2 (enExample) | ||
| DE69506000T2 (de) | Verfahren zum beschichten von durchgangslöchern mit hilfe eines lasers | |
| DE69215192T2 (de) | Leiterplatte mit abgeschirmten bereichen sowie herstellungsverfahren einer solchen leiterplatte | |
| DE19650296A1 (de) | Verfahren zum Herstellen eines Halbleiterbauelements | |
| DE3341431A1 (de) | Verfahren zum reinigen von loechern in gedruckten schaltungsplatten mit permanganathaltigen und basischen loesungen | |
| DE19962422C2 (de) | Verfahren zur Herstellung einer Mehrlagenleiterplatte | |
| EP0164564A1 (de) | Anordnung zur Sacklocherzeugung in einem laminierten Aufbau | |
| DE4010899C2 (enExample) | ||
| DE2144137A1 (de) | Verfahren zum Herstellen der Löcher für die Verbindungen zwischen elektrischen, parallel übereinander liegenden Schaltungslagen einer Mehrlagen-Schaltungspackung | |
| DE3330068A1 (de) | Hybrid-integrierte schaltung und verfahren zur herstellung derselben | |
| DE69301812T2 (de) | Verfahren zum Formen von elektrischen Verbindungen in laminierten Kontaktlöchern | |
| DE3502744C2 (enExample) | ||
| EP1169893B1 (de) | Verfahren zum einbringen von durchkontaktierungslöchern in ein beidseitig mit metallschichten versehenes, elektrisch isolierendes basismaterial | |
| DE4117938A1 (de) | Verfahren und vorrichtung zum perforieren einer leiterplatte | |
| DE10127357C1 (de) | Verfahren und Einrichtung zur Strukturierung von Leiterplatten | |
| DE69837840T2 (de) | Verfahren zur herstellung einer gedruckten leiterplatte | |
| DE69730288T2 (de) | Vorrichtung zur Herstellung von Leiterplatten mit galvanisierten Widerständen | |
| DE19950562A1 (de) | Verfahren zur Herstellung von chipartigen elektronischen Bauteilen | |
| EP1289354B1 (de) | Verfahren zum Herstellen von Löchern in einer Mehrlagenleiterplatte | |
| DE3006117C2 (de) | Verfahren zum Herstellen von Leiterplatten mit mindestens zwei Leiterzugebenen | |
| DE69931551T2 (de) | Verfahren zur Herstellung einer mit elektroplattiertem Sackloch versehenen mehrschichtigen Leiterplatte | |
| DE69922271T2 (de) | Leiterplattenherstellungsmethode |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| OP8 | Request for examination as to paragraph 44 patent law | ||
| D2 | Grant after examination | ||
| 8364 | No opposition during term of opposition | ||
| 8320 | Willingness to grant licences declared (paragraph 23) | ||
| 8339 | Ceased/non-payment of the annual fee |