DE3580511D1 - Logikschaltung mit zwei betriebsarten. - Google Patents

Logikschaltung mit zwei betriebsarten.

Info

Publication number
DE3580511D1
DE3580511D1 DE8585104586T DE3580511T DE3580511D1 DE 3580511 D1 DE3580511 D1 DE 3580511D1 DE 8585104586 T DE8585104586 T DE 8585104586T DE 3580511 T DE3580511 T DE 3580511T DE 3580511 D1 DE3580511 D1 DE 3580511D1
Authority
DE
Germany
Prior art keywords
logic circuit
operating modes
modes
operating
logic
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE8585104586T
Other languages
English (en)
Inventor
Robert Lloyd Barry
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Application granted granted Critical
Publication of DE3580511D1 publication Critical patent/DE3580511D1/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1006Data managing, e.g. manipulating data before writing or reading out, data bus switches or control circuits therefor
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/51Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
    • H03K17/56Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
    • H03K17/60Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being bipolar transistors
    • H03K17/603Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being bipolar transistors with coupled emitters
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/51Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
    • H03K17/56Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
    • H03K17/60Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being bipolar transistors
    • H03K17/62Switching arrangements with several input- output-terminals, e.g. multiplexers, distributors
    • H03K17/6221Switching arrangements with several input- output-terminals, e.g. multiplexers, distributors combined with selecting means
    • H03K17/6228Switching arrangements with several input- output-terminals, e.g. multiplexers, distributors combined with selecting means using current steering means
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/08Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
    • H03K19/082Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using bipolar transistors
    • H03K19/086Emitter coupled logic

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Logic Circuits (AREA)
  • Static Random-Access Memory (AREA)
  • Electronic Switches (AREA)
DE8585104586T 1984-05-18 1985-04-17 Logikschaltung mit zwei betriebsarten. Expired - Fee Related DE3580511D1 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US06/611,564 US4608667A (en) 1984-05-18 1984-05-18 Dual mode logic circuit for a memory array

Publications (1)

Publication Number Publication Date
DE3580511D1 true DE3580511D1 (de) 1990-12-20

Family

ID=24449531

Family Applications (1)

Application Number Title Priority Date Filing Date
DE8585104586T Expired - Fee Related DE3580511D1 (de) 1984-05-18 1985-04-17 Logikschaltung mit zwei betriebsarten.

Country Status (4)

Country Link
US (1) US4608667A (de)
EP (1) EP0161514B1 (de)
JP (1) JPS60254922A (de)
DE (1) DE3580511D1 (de)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4893279A (en) * 1986-03-04 1990-01-09 Advanced Micro Devices Inc. Storage arrangement having a pair of RAM memories selectively configurable for dual-access and two single-access RAMs
US4743781A (en) * 1986-07-03 1988-05-10 International Business Machines Corporation Dotting circuit with inhibit function
US4785422A (en) * 1986-09-15 1988-11-15 Unisys Corporation Simultaneous read/write RAM
US4999519A (en) * 1987-12-04 1991-03-12 Hitachi Vlsi Engineering Corporation Semiconductor circuit with low power consumption having emitter-coupled logic or differential amplifier
US4967151A (en) * 1988-08-17 1990-10-30 International Business Machines Corporation Method and apparatus for detecting faults in differential current switching logic circuits
DE69019551T2 (de) * 1989-02-18 1995-09-21 Sony Corp Speicheranordnungen.

Family Cites Families (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3333113A (en) * 1964-09-03 1967-07-25 Bunker Ramo Switching circuit producing output at one of two outputs or both outputs
US3446989A (en) * 1966-08-15 1969-05-27 Motorola Inc Multiple level logic circuitry
US3550087A (en) * 1968-03-26 1970-12-22 Central Dynamics Video switching circuit
US3539824A (en) * 1968-09-03 1970-11-10 Gen Electric Current-mode data selector
GB1316319A (en) * 1970-02-06 1973-05-09 Siemens Ag Ecl gating circuits
US3906212A (en) * 1971-08-18 1975-09-16 Siemens Ag Series-coupled emitter coupled logic (ECL) circuit having a plurality of independently controllable current paths in a lower plane
US3789243A (en) * 1972-07-05 1974-01-29 Ibm Monolithic memory sense amplifier/bit driver having active bit/sense line pull-up
US3925691A (en) * 1974-03-11 1975-12-09 Hughes Aircraft Co Cascode node idle current injection means
US3942033A (en) * 1974-05-02 1976-03-02 Motorola, Inc. Current mode logic circuit
JPS582435B2 (ja) * 1975-08-09 1983-01-17 株式会社日立製作所 キオクカイロ
US4007384A (en) * 1975-12-08 1977-02-08 Bell Telephone Laboratories, Incorporated Noninverting current-mode logic gate
US4110639A (en) * 1976-12-09 1978-08-29 Texas Instruments Incorporated Address buffer circuit for high speed semiconductor memory
JPS6012717B2 (ja) * 1976-09-10 1985-04-03 日本電気株式会社 絶縁ゲ−ト型電界効果トランジスタを用いた半導体回路
US4099070A (en) * 1976-11-26 1978-07-04 Motorola, Inc. Sense-write circuit for random access memory
US4125877A (en) * 1976-11-26 1978-11-14 Motorola, Inc. Dual port random access memory storage cell
US4070657A (en) * 1977-01-03 1978-01-24 Honeywell Information Systems Inc. Current mode simultaneous dual-read/single-write memory device
US4215418A (en) * 1978-06-30 1980-07-29 Trw Inc. Integrated digital multiplier circuit using current mode logic
US4280070A (en) * 1978-10-20 1981-07-21 Texas Instruments Incorporated Balanced input buffer circuit for semiconductor memory
US4274017A (en) * 1978-12-26 1981-06-16 International Business Machines Corporation Cascode polarity hold latch having integrated set/reset capability
DE2856802C2 (de) * 1978-12-29 1980-08-21 Siemens Ag, 1000 Berlin Und 8000 Muenchen Weiche für Digitalsignale
US4540900A (en) * 1982-07-01 1985-09-10 Burr-Brown Corporation Reduced swing latch circuit utilizing gate current proportional to temperature

Also Published As

Publication number Publication date
JPS60254922A (ja) 1985-12-16
EP0161514A2 (de) 1985-11-21
JPH0476250B2 (de) 1992-12-03
EP0161514A3 (en) 1986-03-05
US4608667A (en) 1986-08-26
EP0161514B1 (de) 1990-11-14

Similar Documents

Publication Publication Date Title
DE3577955D1 (de) Laser-drucker mit zwei betriebsarten.
FI853410L (fi) Kopplingsanordning.
DE3587715T2 (de) Integrierte Schaltung.
DE3688472T2 (de) Programmierbare logische Schaltung.
DE3583629D1 (de) Integrierte schaltung mit einer schmelzsicherungsschaltung.
DE3586840D1 (de) Speichersystem mit integriertem schaltkreis.
DE3484986D1 (de) Cmos-redundanzschaltung mit nulleistung.
DE3679928D1 (de) Monolitisch integrierte mikrowellenschaltungsanordnung.
DE3584397D1 (de) Verriegelungsschaltung.
DE3575246D1 (de) Stromflussumkehrschaltkreis.
DE3689462D1 (de) Logische Schaltung.
DE3688564T2 (de) Sequentielle logische Schaltung.
DE3581094D1 (de) Logische addierschaltung.
DE3785833T2 (de) Logikschaltung.
DE3672029D1 (de) Bipolarer integrierter schaltkreis mit heterouebergaengen.
DE3686831T2 (de) Schalter mit integrierter anschlussflaeche.
DE3687557T2 (de) Schutzschalter mit integriertem fluss-nebenschluss-ausloeser.
FI852164A0 (fi) Kopplingsanordning.
DE3581159D1 (de) Halbleiteranordnung mit integrierter schaltung.
DE3580511D1 (de) Logikschaltung mit zwei betriebsarten.
DE3581936D1 (de) Integrierte logikschaltung.
DE69000302T2 (de) Redundanzschaltung mit speicherung der position des ausgangs.
DE3686073D1 (de) Logischer schaltkreis.
DE3675342D1 (de) Dematrixschaltung mit geschalteten kapazitaeten.
DE3673138D1 (de) Logische schaltung.

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee