DE3380972D1 - Befehlsvorgriff in einem rechner. - Google Patents
Befehlsvorgriff in einem rechner.Info
- Publication number
- DE3380972D1 DE3380972D1 DE8383306196T DE3380972T DE3380972D1 DE 3380972 D1 DE3380972 D1 DE 3380972D1 DE 8383306196 T DE8383306196 T DE 8383306196T DE 3380972 T DE3380972 T DE 3380972T DE 3380972 D1 DE3380972 D1 DE 3380972D1
- Authority
- DE
- Germany
- Prior art keywords
- precaution
- calculator
- command
- command precaution
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3802—Instruction prefetching
- G06F9/3804—Instruction prefetching for branches, e.g. hedging, branch folding
- G06F9/3806—Instruction prefetching for branches, e.g. hedging, branch folding using address prediction, e.g. return stack, branch history buffer
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/32—Address formation of the next instruction, e.g. by incrementing the instruction counter
- G06F9/322—Address formation of the next instruction, e.g. by incrementing the instruction counter for non-sequential address
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/32—Address formation of the next instruction, e.g. by incrementing the instruction counter
- G06F9/322—Address formation of the next instruction, e.g. by incrementing the instruction counter for non-sequential address
- G06F9/323—Address formation of the next instruction, e.g. by incrementing the instruction counter for non-sequential address for indirect branch instructions
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3885—Concurrent instruction execution, e.g. pipeline or look ahead using a plurality of independent parallel functional units
- G06F9/3889—Concurrent instruction execution, e.g. pipeline or look ahead using a plurality of independent parallel functional units controlled by multiple instructions, e.g. MIMD, decoupled access or execute
Landscapes
- Engineering & Computer Science (AREA)
- Software Systems (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Advance Control (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US06/434,197 US4594659A (en) | 1982-10-13 | 1982-10-13 | Method and apparatus for prefetching instructions for a central execution pipeline unit |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| DE3380972D1 true DE3380972D1 (de) | 1990-01-18 |
Family
ID=23723211
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE8383306196T Expired - Lifetime DE3380972D1 (de) | 1982-10-13 | 1983-10-13 | Befehlsvorgriff in einem rechner. |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US4594659A (enExample) |
| EP (1) | EP0106671B1 (enExample) |
| JP (1) | JPS59132045A (enExample) |
| AU (1) | AU573188B2 (enExample) |
| CA (1) | CA1204219A (enExample) |
| DE (1) | DE3380972D1 (enExample) |
Families Citing this family (64)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5043870A (en) * | 1982-02-24 | 1991-08-27 | At&T Bell Laboratories | Computer with automatic mapping of memory contents into machine registers during program execution |
| US4594660A (en) * | 1982-10-13 | 1986-06-10 | Honeywell Information Systems Inc. | Collector |
| EP0150177A1 (en) * | 1983-07-11 | 1985-08-07 | Prime Computer, Inc. | Data processing system |
| JPS60168238A (ja) * | 1984-02-10 | 1985-08-31 | Hitachi Ltd | パイプラインデータ処理装置 |
| US4691277A (en) * | 1984-10-24 | 1987-09-01 | International Business Machines Corp. | Small instruction cache using branch target table to effect instruction prefetch |
| JPH0769818B2 (ja) * | 1984-10-31 | 1995-07-31 | 株式会社日立製作所 | デ−タ処理装置 |
| US5146570A (en) * | 1984-10-31 | 1992-09-08 | International Business Machines Corporation | System executing branch-with-execute instruction resulting in next successive instruction being execute while specified target instruction is prefetched for following execution |
| US4761731A (en) * | 1985-08-14 | 1988-08-02 | Control Data Corporation | Look-ahead instruction fetch control for a cache memory |
| US4763245A (en) * | 1985-10-30 | 1988-08-09 | International Business Machines Corporation | Branch prediction mechanism in which a branch history table is updated using an operand sensitive branch table |
| JPH0743648B2 (ja) * | 1985-11-15 | 1995-05-15 | 株式会社日立製作所 | 情報処理装置 |
| US4755935A (en) * | 1986-01-27 | 1988-07-05 | Schlumberger Technology Corporation | Prefetch memory system having next-instruction buffer which stores target tracks of jumps prior to CPU access of instruction |
| WO1987005417A1 (en) * | 1986-02-28 | 1987-09-11 | Nec Corporation | Instruction prefetch control apparatus |
| DE3751503T2 (de) * | 1986-03-26 | 1996-05-09 | Hitachi Ltd | Datenprozessor in Pipelinestruktur mit der Fähigkeit mehrere Befehle parallel zu dekodieren und auszuführen. |
| US4888689A (en) * | 1986-10-17 | 1989-12-19 | Amdahl Corporation | Apparatus and method for improving cache access throughput in pipelined processors |
| GB2200483B (en) * | 1987-01-22 | 1991-10-16 | Nat Semiconductor Corp | Memory referencing in a high performance microprocessor |
| US4833599A (en) * | 1987-04-20 | 1989-05-23 | Multiflow Computer, Inc. | Hierarchical priority branch handling for parallel execution in a parallel processor |
| US4991090A (en) * | 1987-05-18 | 1991-02-05 | International Business Machines Corporation | Posting out-of-sequence fetches |
| JPS63317828A (ja) * | 1987-06-19 | 1988-12-26 | Fujitsu Ltd | マイクロコ−ド読み出し制御方式 |
| US4894772A (en) * | 1987-07-31 | 1990-01-16 | Prime Computer, Inc. | Method and apparatus for qualifying branch cache entries |
| JPH0646382B2 (ja) * | 1987-10-05 | 1994-06-15 | 日本電気株式会社 | プリフェッチキュー制御方式 |
| US5148525A (en) * | 1987-11-30 | 1992-09-15 | Nec Corporation | Microprogram-controlled type bus control circuit |
| US4943908A (en) * | 1987-12-02 | 1990-07-24 | International Business Machines Corporation | Multiple branch analyzer for prefetching cache lines |
| GB8728493D0 (en) * | 1987-12-05 | 1988-01-13 | Int Computers Ltd | Jump prediction |
| US4876642A (en) * | 1988-01-19 | 1989-10-24 | Gibson Glenn A | Rules and apparatus for a loop capturing code buffer that prefetches instructions |
| US5220669A (en) * | 1988-02-10 | 1993-06-15 | International Business Machines Corporation | Linkage mechanism for program isolation |
| US4926323A (en) * | 1988-03-03 | 1990-05-15 | Advanced Micro Devices, Inc. | Streamlined instruction processor |
| JP2722523B2 (ja) * | 1988-09-21 | 1998-03-04 | 日本電気株式会社 | 命令先取り装置 |
| US5067069A (en) * | 1989-02-03 | 1991-11-19 | Digital Equipment Corporation | Control of multiple functional units with parallel operation in a microcoded execution unit |
| US5689670A (en) * | 1989-03-17 | 1997-11-18 | Luk; Fong | Data transferring system with multiple port bus connecting the low speed data storage unit and the high speed data storage unit and the method for transferring data |
| CA2016068C (en) * | 1989-05-24 | 2000-04-04 | Robert W. Horst | Multiple instruction issue computer architecture |
| US5179673A (en) * | 1989-12-18 | 1993-01-12 | Digital Equipment Corporation | Subroutine return prediction mechanism using ring buffer and comparing predicated address with actual address to validate or flush the pipeline |
| WO1991011765A1 (en) * | 1990-01-29 | 1991-08-08 | Teraplex, Inc. | Architecture for minimal instruction set computing system |
| US5226130A (en) * | 1990-02-26 | 1993-07-06 | Nexgen Microsystems | Method and apparatus for store-into-instruction-stream detection and maintaining branch prediction cache consistency |
| US5093778A (en) * | 1990-02-26 | 1992-03-03 | Nexgen Microsystems | Integrated single structure branch prediction cache |
| US5230068A (en) * | 1990-02-26 | 1993-07-20 | Nexgen Microsystems | Cache memory system for dynamically altering single cache memory line as either branch target entry or pre-fetch instruction queue based upon instruction sequence |
| US5163140A (en) * | 1990-02-26 | 1992-11-10 | Nexgen Microsystems | Two-level branch prediction cache |
| DE69129872T2 (de) * | 1990-03-27 | 1999-03-04 | Philips Electronics N.V., Eindhoven | Datenverarbeitungssystem mit einem leistungsverbessernden Befehlscachespeicher |
| EP0471462B1 (en) * | 1990-08-06 | 1998-04-15 | NCR International, Inc. | Computer memory operating method and system |
| US5163139A (en) * | 1990-08-29 | 1992-11-10 | Hitachi America, Ltd. | Instruction preprocessor for conditionally combining short memory instructions into virtual long instructions |
| US5454090A (en) * | 1990-10-12 | 1995-09-26 | Siemens Aktiengesellschaft | Apparatus for furnishing instructions in a microprocessor with a multi-stage pipeline processing unit for processing instruction phase and having a memory and at least three additional memory units |
| US5226138A (en) * | 1990-11-27 | 1993-07-06 | Sun Microsystems, Inc. | Method for selectively transferring data instructions to a cache memory |
| DE69224084T2 (de) * | 1991-01-15 | 1998-07-23 | Koninkl Philips Electronics Nv | Rechneranordnung mit Mehrfachpufferdatencachespeicher und Verfahren dafür |
| US5285527A (en) * | 1991-12-11 | 1994-02-08 | Northern Telecom Limited | Predictive historical cache memory |
| US5442767A (en) * | 1992-10-23 | 1995-08-15 | International Business Machines Corporation | Address prediction to avoid address generation interlocks in computer systems |
| US5696958A (en) * | 1993-01-11 | 1997-12-09 | Silicon Graphics, Inc. | Method and apparatus for reducing delays following the execution of a branch instruction in an instruction pipeline |
| US5511174A (en) * | 1993-03-31 | 1996-04-23 | Vlsi Technology, Inc. | Method for controlling the operation of a computer implemented apparatus to selectively execute instructions of different bit lengths |
| US5870599A (en) * | 1994-03-01 | 1999-02-09 | Intel Corporation | Computer system employing streaming buffer for instruction preetching |
| US5822576A (en) * | 1997-03-26 | 1998-10-13 | International Business Machines Corporation | Branch history table with branch pattern field |
| JP2000172651A (ja) * | 1998-12-03 | 2000-06-23 | Nec Corp | 非同期転送モード(atm)セルパイプライン処理装置 |
| EP1122247A1 (de) | 2000-02-07 | 2001-08-08 | Degussa AG | Verfahren zur Epoxidierung von Olefinen |
| EP1122248A1 (de) | 2000-02-07 | 2001-08-08 | Degussa AG | Verfahren zur Epoxidierung von Olefinen |
| EP1122246A1 (de) | 2000-02-07 | 2001-08-08 | Degussa AG | Verfahren zur Epoxidierung von Olefinen |
| US6678817B1 (en) * | 2000-02-22 | 2004-01-13 | Hewlett-Packard Development Company, L.P. | Method and apparatus for fetching instructions from the memory subsystem of a mixed architecture processor into a hardware emulation engine |
| EP1221442B1 (de) | 2001-01-08 | 2010-07-28 | Evonik Degussa GmbH | Verfahren zur Epoxidierung von Olefinen |
| US6600055B2 (en) | 2001-06-13 | 2003-07-29 | Degussa Ag | Process for the epoxidation of olefins |
| US6608219B2 (en) | 2001-06-13 | 2003-08-19 | Degussa Ag | Process for the epoxidation of olefins |
| US6596881B2 (en) | 2001-06-13 | 2003-07-22 | Degussa Ag | Process for the epoxidation of olefins |
| US6749668B2 (en) | 2001-06-18 | 2004-06-15 | Degussa Ag | Process for the recovery of combustible components of a gas stream |
| US6610865B2 (en) | 2001-08-15 | 2003-08-26 | Degussa Ag | Process for the epoxidation of olefins |
| US6596883B2 (en) | 2001-08-23 | 2003-07-22 | Degussa Ag | Process for the epoxidation of olefins |
| WO2005114441A2 (en) * | 2004-05-19 | 2005-12-01 | Arc International (Uk) Limited | Microprocessor architecture |
| US7747088B2 (en) * | 2005-09-28 | 2010-06-29 | Arc International (Uk) Limited | System and methods for performing deblocking in microprocessor-based video codec applications |
| US8516181B1 (en) * | 2009-03-31 | 2013-08-20 | Micron Technology, Inc. | Memory devices having data flow pipelining |
| US20130046964A1 (en) * | 2011-08-15 | 2013-02-21 | Noam DVORETZKI | System and method for zero penalty branch mis-predictions |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS6048173B2 (ja) * | 1977-06-22 | 1985-10-25 | 株式会社東芝 | 真空掃除機 |
| US4200927A (en) * | 1978-01-03 | 1980-04-29 | International Business Machines Corporation | Multi-instruction stream branch processing mechanism |
| US4208716A (en) * | 1978-12-11 | 1980-06-17 | Honeywell Information Systems Inc. | Cache arrangement for performing simultaneous read/write operations |
| US4325120A (en) * | 1978-12-21 | 1982-04-13 | Intel Corporation | Data processing system |
| US4332010A (en) * | 1980-03-17 | 1982-05-25 | International Business Machines Corporation | Cache synonym detection and handling mechanism |
| JPS6049340B2 (ja) * | 1980-09-29 | 1985-11-01 | 日本電気株式会社 | 分岐命令先取り方式 |
| US4399507A (en) * | 1981-06-30 | 1983-08-16 | Ibm Corporation | Instruction address stack in the data memory of an instruction-pipelined processor |
| US4521851A (en) * | 1982-10-13 | 1985-06-04 | Honeywell Information Systems Inc. | Central processor |
| US4530052A (en) * | 1982-10-14 | 1985-07-16 | Honeywell Information Systems Inc. | Apparatus and method for a data processing unit sharing a plurality of operating systems |
-
1982
- 1982-10-13 US US06/434,197 patent/US4594659A/en not_active Expired - Lifetime
-
1983
- 1983-10-12 AU AU20078/83A patent/AU573188B2/en not_active Ceased
- 1983-10-13 EP EP83306196A patent/EP0106671B1/en not_active Expired
- 1983-10-13 CA CA000438918A patent/CA1204219A/en not_active Expired
- 1983-10-13 JP JP58191642A patent/JPS59132045A/ja active Granted
- 1983-10-13 DE DE8383306196T patent/DE3380972D1/de not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| JPS6341093B2 (enExample) | 1988-08-15 |
| EP0106671B1 (en) | 1989-12-13 |
| EP0106671A2 (en) | 1984-04-25 |
| EP0106671A3 (en) | 1986-07-16 |
| AU2007883A (en) | 1984-04-19 |
| AU573188B2 (en) | 1988-06-02 |
| CA1204219A (en) | 1986-05-06 |
| US4594659A (en) | 1986-06-10 |
| JPS59132045A (ja) | 1984-07-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE3380972D1 (de) | Befehlsvorgriff in einem rechner. | |
| ES522968A0 (es) | Perfeccionamientos en un cateter. | |
| FI832606L (fi) | N-metyl-11-aza-10-deoxo-10-dihydroerytromycin a, mellanprodukter foer denna samt foerfarande foer dframstaellning | |
| DE3370635D1 (de) | Polyamino-bis-imide resin | |
| FI833160A0 (fi) | Vaermeanordning foer glasspolvaetskan i motorfordon o.d | |
| JPS56116132A (en) | Calculator | |
| BR8303973A (pt) | Compressores helicoidal volumetrico | |
| IT8322989A0 (it) | Scheda di comando. | |
| FI841294A7 (fi) | Menetelmä parannuksien aikaansaamiseksi karjanhoidossa. | |
| ES526325A0 (es) | Un estarcido | |
| JPS5789143A (en) | Calculator | |
| DE3381549D1 (de) | Steueranlage in einem traktor. | |
| DE3484784D1 (de) | Datenverarbeitungsanlage mit einem zeichengenerator. | |
| DE3381064D1 (de) | Pufferspeicher mit einem swappingschaltkreis. | |
| GB8519131D0 (en) | Calculator | |
| FI841575L (fi) | Tangentmekanism. | |
| DK143783A (da) | Datalager | |
| DK85583D0 (da) | Logisk talspil | |
| ES518787A0 (es) | Perfeccionamientos en telemanipuladores. | |
| MX156542A (es) | Mejoras en un turbocargador | |
| IT1164882B (it) | Perfezionamento negli strumenti da disegno | |
| ES522977A0 (es) | Un fosforamidotionato. | |
| DK157611C (da) | Doer til lastrummet i en lastvogn | |
| FI833490A7 (fi) | Laskstoet, saerskilt skenskarv | |
| IT8323247V0 (it) | Gioco con tracciato a caselle. |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 8364 | No opposition during term of opposition | ||
| 8327 | Change in the person/name/address of the patent owner |
Owner name: BULL HN INFORMATION SYSTEMS INC., BILLERICA, MASS. |
|
| 8327 | Change in the person/name/address of the patent owner |
Owner name: INTEL CORP., SANTA CLARA, CALIF., US |
|
| 8339 | Ceased/non-payment of the annual fee |