DE3071861D1 - A decoder circuit - Google Patents

A decoder circuit

Info

Publication number
DE3071861D1
DE3071861D1 DE8080304497T DE3071861T DE3071861D1 DE 3071861 D1 DE3071861 D1 DE 3071861D1 DE 8080304497 T DE8080304497 T DE 8080304497T DE 3071861 T DE3071861 T DE 3071861T DE 3071861 D1 DE3071861 D1 DE 3071861D1
Authority
DE
Germany
Prior art keywords
decoder circuit
decoder
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
DE8080304497T
Other languages
English (en)
Inventor
Hideaki Isogai
Yukio Takahashi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Application granted granted Critical
Publication of DE3071861D1 publication Critical patent/DE3071861D1/de
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/10Decoders
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/41Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
    • G11C11/411Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using bipolar transistors only
    • G11C11/4116Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using bipolar transistors only with at least one cell access via separately connected emittors of said transistors or via multiple emittors, e.g. T2L, ECL
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/41Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
    • G11C11/413Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction
    • G11C11/414Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction for memory cells of the bipolar type
    • G11C11/415Address circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/06Address interface arrangements, e.g. address buffers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/08Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
    • H03K19/082Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using bipolar transistors
    • H03K19/086Emitter coupled logic
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/15Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Nonlinear Science (AREA)
  • Static Random-Access Memory (AREA)
  • Compression, Expansion, Code Conversion, And Decoders (AREA)
DE8080304497T 1979-12-21 1980-12-12 A decoder circuit Expired DE3071861D1 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP54166593A JPS5843836B2 (ja) 1979-12-21 1979-12-21 デコ−ダ回路

Publications (1)

Publication Number Publication Date
DE3071861D1 true DE3071861D1 (en) 1987-01-22

Family

ID=15834151

Family Applications (1)

Application Number Title Priority Date Filing Date
DE8080304497T Expired DE3071861D1 (en) 1979-12-21 1980-12-12 A decoder circuit

Country Status (6)

Country Link
US (1) US4394657A (de)
EP (1) EP0031226B1 (de)
JP (1) JPS5843836B2 (de)
CA (1) CA1157533A (de)
DE (1) DE3071861D1 (de)
IE (1) IE52412B1 (de)

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6145491A (ja) * 1984-08-10 1986-03-05 Fujitsu Ltd 半導体記憶装置
DE3575644D1 (de) * 1984-09-24 1990-03-01 Siemens Ag Und-gatter fuer ecl-schaltungen.
ATE49090T1 (de) * 1984-09-24 1990-01-15 Siemens Ag Und-gatter fuer ecl-schaltungen.
FR2580444B1 (fr) * 1985-04-16 1987-06-05 Radiotechnique Compelec Etage de commutation du type darlington notamment pour un decodeur de lignes d'une memoire
JPS62202537A (ja) * 1986-02-19 1987-09-07 Hitachi Ltd 半導体集積回路装置
US4743899A (en) * 1986-09-17 1988-05-10 Advanced Micro Devices, Inc. Decoder/multiplexer circuit including multi-emitter transistors
DE3854617T2 (de) * 1987-07-29 1996-03-28 Fujitsu Ltd Elektronischer hochgeschwindigkeitsschaltkreis in kaskodenkonfiguration.
US5510745A (en) * 1987-07-29 1996-04-23 Fujitsu Limited High-speed electronic circuit having a cascode configuration
DE59101679D1 (de) * 1990-02-15 1994-06-23 Siemens Ag Codierschaltung.
CA2042432A1 (en) * 1990-05-31 1991-12-01 Robert M. Reinschmidt Memory selection circuit
US5276363A (en) * 1992-08-13 1994-01-04 International Business Machines Corporation Zero power decoder/driver
JP3192010B2 (ja) * 1992-11-27 2001-07-23 株式会社日立製作所 デコード回路
US5808500A (en) * 1996-06-28 1998-09-15 Cypress Semiconductor Corporation Block architecture semiconductor memory array utilizing non-inverting pass gate local wordline driver
JP4365911B2 (ja) * 1998-11-11 2009-11-18 株式会社日立製作所 半導体集積回路

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4007451A (en) * 1975-05-30 1977-02-08 International Business Machines Corporation Method and circuit arrangement for operating a highly integrated monolithic information store
DE2751881A1 (de) * 1977-11-21 1979-05-23 Siemens Ag Monolithische digitale halbleiterschaltung mit mehreren bipolartransistoren
US4143359A (en) * 1977-12-02 1979-03-06 Rca Corporation Decoder circuit
US4344005A (en) * 1978-07-18 1982-08-10 Rca Corporation Power gated decoding

Also Published As

Publication number Publication date
JPS5693173A (en) 1981-07-28
JPS5843836B2 (ja) 1983-09-29
EP0031226A3 (en) 1983-07-20
IE802631L (en) 1981-06-21
EP0031226B1 (de) 1986-12-10
CA1157533A (en) 1983-11-22
IE52412B1 (en) 1987-10-28
EP0031226A2 (de) 1981-07-01
US4394657A (en) 1983-07-19

Similar Documents

Publication Publication Date Title
JPS5633648A (en) Renetting circuit
CS924680A2 (en) Castic nosicoveho systemu a zpusob jejich vyrby
CS544180A2 (en) Zpsob aerobniho vyhnivani a nebo suseni organickych odpadnich latek a zarizeni k jeho provadeni
GB2120847B (en) Integrated circuit
JPS55154794A (en) Integrated circuit
DE3071861D1 (en) A decoder circuit
JPS55127726A (en) Comparing circuit
CS781980A2 (en) Zpusob vyroby spojitych vlaken a zarizeni k provadeni zpusobu
JPS5634187A (en) Mosstransistor circuit
DE3069375D1 (en) A logic circuit
DE3067295D1 (en) Bootstrap circuit
CS828180A2 (en) Zpusob zpracovani tezke nebo kompaktni pudy a kultivacni zarizeni k provadeni tohoto zpusobu
GB8320970D0 (en) Circuit arrangement
DE3176075D1 (en) Memory circuit having a decoder
JPS5631218A (en) Setting circuit
GB2014771B (en) Decoder circuit
JPS55150659A (en) Line circuit
DE3069568D1 (en) A decoder circuit
IE801530L (en) Integrated circuit
GB2046024B (en) Circuit assembly
DE3064523D1 (en) Encoder/decoder circuit
DE3070487D1 (en) Decoder circuit
JPS5674611A (en) Quotienttevaluation circuit
CS613280A2 (en) Zpusob suseni produktu a zarizeni k provadeni zpusobu
JPS5665414A (en) Step switch

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee