DE2332555A1 - Schadhafte speicherzellen enthaltendes monolithisches halbleiterchip geringer verlustleistung - Google Patents
Schadhafte speicherzellen enthaltendes monolithisches halbleiterchip geringer verlustleistungInfo
- Publication number
- DE2332555A1 DE2332555A1 DE2332555A DE2332555A DE2332555A1 DE 2332555 A1 DE2332555 A1 DE 2332555A1 DE 2332555 A DE2332555 A DE 2332555A DE 2332555 A DE2332555 A DE 2332555A DE 2332555 A1 DE2332555 A1 DE 2332555A1
- Authority
- DE
- Germany
- Prior art keywords
- group
- memory
- storage
- decoder
- semiconductor chip
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 230000015654 memory Effects 0.000 title claims description 55
- 239000004065 semiconductor Substances 0.000 title claims description 10
- 230000002950 deficient Effects 0.000 claims description 11
- 238000004519 manufacturing process Methods 0.000 claims description 6
- 210000004027 cell Anatomy 0.000 claims 4
- 230000005669 field effect Effects 0.000 claims 2
- 230000006870 function Effects 0.000 claims 1
- 210000000352 storage cell Anatomy 0.000 claims 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000005611 electricity Effects 0.000 description 1
- 230000017525 heat dissipation Effects 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/78—Masking faults in memories by using spares or by reconfiguring using programmable devices
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/78—Masking faults in memories by using spares or by reconfiguring using programmable devices
- G11C29/83—Masking faults in memories by using spares or by reconfiguring using programmable devices with reduced power consumption
- G11C29/832—Masking faults in memories by using spares or by reconfiguring using programmable devices with reduced power consumption with disconnection of faulty elements
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/14—Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
- Static Random-Access Memory (AREA)
- For Increasing The Reliability Of Semiconductor Memories (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US26782772A | 1972-06-30 | 1972-06-30 |
Publications (1)
Publication Number | Publication Date |
---|---|
DE2332555A1 true DE2332555A1 (de) | 1974-01-17 |
Family
ID=23020290
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE2332555A Pending DE2332555A1 (de) | 1972-06-30 | 1973-06-27 | Schadhafte speicherzellen enthaltendes monolithisches halbleiterchip geringer verlustleistung |
Country Status (7)
Country | Link |
---|---|
US (1) | US3750116A (OSRAM) |
JP (1) | JPS5440183B2 (OSRAM) |
CA (1) | CA1019835A (OSRAM) |
DE (1) | DE2332555A1 (OSRAM) |
FR (1) | FR2191203B1 (OSRAM) |
GB (1) | GB1418552A (OSRAM) |
IT (1) | IT982699B (OSRAM) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3986179A (en) * | 1975-06-30 | 1976-10-12 | Honeywell Information Systems, Inc. | Fault-tolerant CCD memory chip |
JPS5857838B2 (ja) * | 1980-12-29 | 1983-12-22 | 富士通株式会社 | デコ−ド回路 |
US4963769A (en) * | 1989-05-08 | 1990-10-16 | Cypress Semiconductor | Circuit for selective power-down of unused circuitry |
US5946257A (en) | 1996-07-24 | 1999-08-31 | Micron Technology, Inc. | Selective power distribution circuit for an integrated circuit |
US20030074610A1 (en) * | 2001-10-16 | 2003-04-17 | Umax Data Systems Inc. | Method for improving utilization of a defective memory device in an image processing system |
KR100481849B1 (ko) * | 2001-12-04 | 2005-04-11 | 삼성전자주식회사 | 용량 변경이 가능한 캐쉬 메모리 및 이를 구비한 프로세서칩 |
JP2009093205A (ja) * | 2009-02-02 | 2009-04-30 | Hinomoto Gosei Jushi Seisakusho:Kk | 分子模型 |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3402398A (en) * | 1964-08-31 | 1968-09-17 | Bunker Ramo | Plural content addressed memories with a common sensing circuit |
US3422402A (en) * | 1965-12-29 | 1969-01-14 | Ibm | Memory systems for using storage devices containing defective bits |
US3588830A (en) * | 1968-01-17 | 1971-06-28 | Ibm | System for using a memory having irremediable bad bits |
US3659275A (en) * | 1970-06-08 | 1972-04-25 | Cogar Corp | Memory correction redundancy system |
US3688280A (en) * | 1970-09-22 | 1972-08-29 | Ibm | Monolithic memory system with bi-level powering for reduced power consumption |
-
1972
- 1972-06-30 US US00267827A patent/US3750116A/en not_active Expired - Lifetime
-
1973
- 1973-04-05 IT IT22598/73A patent/IT982699B/it active
- 1973-06-01 JP JP6098673A patent/JPS5440183B2/ja not_active Expired
- 1973-06-04 CA CA173,052A patent/CA1019835A/en not_active Expired
- 1973-06-06 FR FR7321782A patent/FR2191203B1/fr not_active Expired
- 1973-06-25 GB GB3004073A patent/GB1418552A/en not_active Expired
- 1973-06-27 DE DE2332555A patent/DE2332555A1/de active Pending
Also Published As
Publication number | Publication date |
---|---|
CA1019835A (en) | 1977-10-25 |
FR2191203A1 (OSRAM) | 1974-02-01 |
IT982699B (it) | 1974-10-21 |
FR2191203B1 (OSRAM) | 1976-04-30 |
JPS5440183B2 (OSRAM) | 1979-12-01 |
JPS4945650A (OSRAM) | 1974-05-01 |
GB1418552A (en) | 1975-12-24 |
US3750116A (en) | 1973-07-31 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE3716518C2 (OSRAM) | ||
DE69128960T2 (de) | Halbleiterspeichereinheit mit einer redundanzstruktur | |
DE2121865C3 (de) | Speicher-Adressierschaltung | |
DE3916784C2 (de) | Speicherzellenfeld und Verfahren zum Schreiben von Daten in das Speicherzellenfeld | |
EP0012796B1 (de) | Speicheranordnung mit Speicherzellen zum gleichzeitigen Einlesen und Auslesen von Information | |
DE2753063A1 (de) | Speicherwerk | |
DE19650715A1 (de) | Unterwortleitungstreiberschaltung und diese verwendende Halbleiterspeichervorrichtung | |
EP0104442A2 (de) | Monolithisch integrierte digitale Halbleiterschaltung | |
DE2059917B2 (de) | Hybridadressierter datenspeicher | |
EP0162934B1 (de) | Halbleiterspeicher | |
DE69125734T2 (de) | Halbleiterspeicheranordnung | |
DE2332555A1 (de) | Schadhafte speicherzellen enthaltendes monolithisches halbleiterchip geringer verlustleistung | |
DE2456708A1 (de) | Assoziativspeicheranordnung | |
DE3328042C2 (OSRAM) | ||
DE1966852A1 (de) | Speichereinheit mit einer kapazitiven speichereinrichtung | |
DE2022256C2 (de) | Festwertspeicher- und Decoderanordnung | |
DE2128792A1 (de) | Schaltungsanordnung mit mindestens einem Feldeffekttransistor | |
EP0126784B1 (de) | Halbleiterspeicher | |
DE2437287A1 (de) | Schaltungsanordnung zur steuerung der ueberlappungszeit zweier sich ueberlappender, auf getrennten kanaelen zu uebertragender impulse | |
DE3337850C2 (OSRAM) | ||
DE3917558A1 (de) | Halbleiterspeichereinrichtung | |
DE2101180B2 (OSRAM) | ||
DE2946633C2 (OSRAM) | ||
EP0986064B1 (de) | Integrierter Halbleiterspeicher | |
EP1085517B1 (de) | Integrierter Speicher mit wenigstens zwei Plattensegmenten |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
OHJ | Non-payment of the annual fee |