CN1639670A - 在不同时钟频率总线之间传输数据 - Google Patents
在不同时钟频率总线之间传输数据 Download PDFInfo
- Publication number
- CN1639670A CN1639670A CNA038044374A CN03804437A CN1639670A CN 1639670 A CN1639670 A CN 1639670A CN A038044374 A CNA038044374 A CN A038044374A CN 03804437 A CN03804437 A CN 03804437A CN 1639670 A CN1639670 A CN 1639670A
- Authority
- CN
- China
- Prior art keywords
- data
- bus
- clock frequency
- distributor
- predetermined instant
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4004—Coupling between buses
- G06F13/4027—Coupling between buses using bus bridges
- G06F13/405—Coupling between buses using bus bridges where the bridge performs a synchronising function
- G06F13/4059—Coupling between buses using bus bridges where the bridge performs a synchronising function where the synchronisation uses buffers, e.g. for speed matching between buses
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/04—Generating or distributing clock signals or signals derived directly therefrom
- G06F1/12—Synchronisation of different clock signals provided by a plurality of clock generators
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D10/00—Energy efficient computing, e.g. low power processors, power management or thermal management
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Information Transfer Systems (AREA)
- Dc Digital Transmission (AREA)
- Bus Control (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
- Detection And Correction Of Errors (AREA)
Abstract
Description
Claims (11)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GBGB0204144.0A GB0204144D0 (en) | 2002-02-22 | 2002-02-22 | Transferring data between differently clocked busses |
GB0204144.0 | 2002-02-22 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1639670A true CN1639670A (zh) | 2005-07-13 |
CN100343778C CN100343778C (zh) | 2007-10-17 |
Family
ID=9931531
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB038044374A Expired - Fee Related CN100343778C (zh) | 2002-02-22 | 2003-01-28 | 数据传送方法和数据传送桥接器 |
Country Status (11)
Country | Link |
---|---|
US (1) | US7165184B2 (zh) |
EP (1) | EP1478994B1 (zh) |
JP (2) | JP2005518042A (zh) |
KR (1) | KR100963706B1 (zh) |
CN (1) | CN100343778C (zh) |
AT (1) | ATE415665T1 (zh) |
AU (1) | AU2003201487A1 (zh) |
DE (1) | DE60324897D1 (zh) |
GB (1) | GB0204144D0 (zh) |
TW (1) | TWI291624B (zh) |
WO (1) | WO2003071405A1 (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN103092175A (zh) * | 2013-01-21 | 2013-05-08 | 杭州华三通信技术有限公司 | I2c主设备与从设备之间串行时钟线scl控制的方法及装置 |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7975092B2 (en) * | 2003-12-18 | 2011-07-05 | Zte Corporation | Bus interface converter capable of converting AMBA AHB bus protocol into i960-like bus protocol |
KR101086401B1 (ko) * | 2004-06-02 | 2011-11-25 | 삼성전자주식회사 | 서로 다른 속도로 동작하는 버스들을 인터페이싱하는 방법및 장치 |
US7600081B2 (en) * | 2006-01-18 | 2009-10-06 | Marvell World Trade Ltd. | Processor architecture having multi-ported memory |
JP4882862B2 (ja) * | 2007-05-11 | 2012-02-22 | ソニー株式会社 | 無線通信端末、半導体デバイス、データ通信方法および無線通信システム |
US8250280B1 (en) | 2008-07-15 | 2012-08-21 | Marvell Israel (M.I.S.L.) Ltd. | Bus transaction maintenance protocol |
IT1399916B1 (it) | 2010-04-30 | 2013-05-09 | Balluchi | Dispositivo di memoria ad accesso di registro indicizzato |
JP2012216985A (ja) * | 2011-03-31 | 2012-11-08 | Renesas Electronics Corp | データ転送システムおよびデータ転送方法 |
US9489304B1 (en) * | 2011-11-14 | 2016-11-08 | Marvell International Ltd. | Bi-domain bridge enhanced systems and communication methods |
GB2528481B (en) * | 2014-07-23 | 2016-08-17 | Ibm | Updating of shadow registers in N:1 clock domain |
GB201810785D0 (en) | 2018-06-29 | 2018-08-15 | Nordic Semiconductor Asa | Asynchronous communication |
Family Cites Families (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4716525A (en) * | 1985-04-15 | 1987-12-29 | Concurrent Computer Corporation | Peripheral controller for coupling data buses having different protocol and transfer rates |
US5256912A (en) * | 1991-12-19 | 1993-10-26 | Sun Microsystems, Inc. | Synchronizer apparatus for system having at least two clock domains |
JPH0713927A (ja) * | 1993-06-24 | 1995-01-17 | Fujitsu Ltd | 非同期同期変換回路 |
DE69634358T2 (de) * | 1995-06-07 | 2005-12-29 | Samsung Electronics Co., Ltd., Suwon | Verzögerungsverringerung in der übertragung von gepufferten daten zwischenzwei gegenseitig asynchronen bussen |
JP2993463B2 (ja) * | 1997-05-08 | 1999-12-20 | 日本電気株式会社 | 同期回路制御装置 |
JPH11160100A (ja) | 1997-11-25 | 1999-06-18 | Sony Precision Technology Inc | スケール装置 |
JP2000010850A (ja) * | 1998-06-19 | 2000-01-14 | Nec Eng Ltd | メモリアクセスシステム |
US6064626A (en) * | 1998-07-31 | 2000-05-16 | Arm Limited | Peripheral buses for integrated circuit |
JP2000076180A (ja) * | 1998-08-28 | 2000-03-14 | Nec Corp | バス接続装置及び情報処理システム |
JP2000242544A (ja) * | 1999-02-25 | 2000-09-08 | Fuji Xerox Co Ltd | メモリ制御装置及びダイレクトメモリアクセス制御装置 |
US6345328B1 (en) * | 1999-06-09 | 2002-02-05 | Advanced Micro Devices, Inc. | Gear box for multiple clock domains |
US6549593B1 (en) * | 1999-07-19 | 2003-04-15 | Thomson Licensing S.A. | Interface apparatus for interfacing data to a plurality of different clock domains |
US6408409B1 (en) * | 1999-11-15 | 2002-06-18 | Sun Microsystems, Inc. | Method and apparatus for ring buffer flow error detection |
US6816979B1 (en) * | 2001-02-01 | 2004-11-09 | Cypress Semiconductor Corp. | Configurable fast clock detection logic with programmable resolution |
US6931562B1 (en) * | 2001-08-23 | 2005-08-16 | Hewlett-Packard Development Company, L.P. | System and method for transferring data from a higher frequency clock domain to a lower frequency clock domain |
US6928574B1 (en) * | 2001-08-23 | 2005-08-09 | Hewlett-Packard Development Company, L.P. | System and method for transferring data from a lower frequency clock domain to a higher frequency clock domain |
US7010713B2 (en) * | 2002-12-19 | 2006-03-07 | Mosaid Technologies, Inc. | Synchronization circuit and method with transparent latches |
US6949955B2 (en) * | 2003-11-24 | 2005-09-27 | Intel Corporation | Synchronizing signals between clock domains |
US7061286B2 (en) * | 2004-06-24 | 2006-06-13 | Teradyne, Inc. | Synchronization between low frequency and high frequency digital signals |
-
2002
- 2002-02-22 GB GBGB0204144.0A patent/GB0204144D0/en not_active Ceased
-
2003
- 2003-01-28 DE DE60324897T patent/DE60324897D1/de not_active Expired - Lifetime
- 2003-01-28 AU AU2003201487A patent/AU2003201487A1/en not_active Abandoned
- 2003-01-28 AT AT03700180T patent/ATE415665T1/de not_active IP Right Cessation
- 2003-01-28 WO PCT/IB2003/000246 patent/WO2003071405A1/en active Application Filing
- 2003-01-28 EP EP03700180A patent/EP1478994B1/en not_active Expired - Lifetime
- 2003-01-28 JP JP2003570232A patent/JP2005518042A/ja active Pending
- 2003-01-28 CN CNB038044374A patent/CN100343778C/zh not_active Expired - Fee Related
- 2003-01-28 KR KR1020047012965A patent/KR100963706B1/ko active IP Right Grant
- 2003-01-28 US US10/504,759 patent/US7165184B2/en not_active Expired - Lifetime
- 2003-02-19 TW TW092103410A patent/TWI291624B/zh not_active IP Right Cessation
-
2009
- 2009-03-09 JP JP2009055004A patent/JP2009163758A/ja active Pending
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN103092175A (zh) * | 2013-01-21 | 2013-05-08 | 杭州华三通信技术有限公司 | I2c主设备与从设备之间串行时钟线scl控制的方法及装置 |
CN103092175B (zh) * | 2013-01-21 | 2015-04-15 | 杭州华三通信技术有限公司 | I2c主设备与从设备之间串行时钟线scl控制的方法及装置 |
Also Published As
Publication number | Publication date |
---|---|
GB0204144D0 (en) | 2002-04-10 |
ATE415665T1 (de) | 2008-12-15 |
WO2003071405A1 (en) | 2003-08-28 |
DE60324897D1 (de) | 2009-01-08 |
JP2009163758A (ja) | 2009-07-23 |
KR20040085209A (ko) | 2004-10-07 |
TW200303472A (en) | 2003-09-01 |
AU2003201487A1 (en) | 2003-09-09 |
JP2005518042A (ja) | 2005-06-16 |
EP1478994B1 (en) | 2008-11-26 |
KR100963706B1 (ko) | 2010-06-14 |
US20050108482A1 (en) | 2005-05-19 |
EP1478994A1 (en) | 2004-11-24 |
US7165184B2 (en) | 2007-01-16 |
CN100343778C (zh) | 2007-10-17 |
TWI291624B (en) | 2007-12-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10671562B2 (en) | Clock gating circuit | |
US6591294B2 (en) | Processing system with microcomputers each operable in master and slave modes using configurable bus access control terminals and bus use priority signals | |
US7529955B2 (en) | Dynamic bus parking | |
CN1199117C (zh) | 信源同步及公共时钟协议中的数据传输 | |
EP0617366A1 (en) | Memory controller having all DRAM address and control signals provided synchronously from a single device | |
CN100343778C (zh) | 数据传送方法和数据传送桥接器 | |
US20100250827A1 (en) | Apparatus for Enhancing Flash Memory Access | |
KR101575711B1 (ko) | 하이브리드 레인 스톨링 또는 비고정 버스 아키텍처를 위한 방법, 장치, 시스템 | |
EP1746497A2 (en) | Apparatus and method for sparse line write transactions | |
US6735683B2 (en) | Single-chip microcomputer with hierarchical internal bus structure having data and address signal lines coupling CPU with other processing elements | |
CN116166602A (zh) | 一种基于spi的ssi协议数据接收方法及系统 | |
CN115328832A (zh) | 一种基于pcie dma的数据调度系统与方法 | |
EP1742147A2 (en) | Microprocessor apparatus and method for enabling variable width data transfers | |
US10366019B1 (en) | Multiprocessor system having efficient and shared atomic metering resource | |
CN117312213B (zh) | 一种用于ahb总线的桥接装置、方法以及片上系统 | |
CN109558076A (zh) | 一种可配置的虚拟spi-flash | |
EP1856619A1 (en) | Scalable bus structure | |
JP2003233584A (ja) | データ転送装置 | |
CN1851674A (zh) | 处理器及其数据操作方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
ASS | Succession or assignment of patent right |
Owner name: NXP CO., LTD. Free format text: FORMER OWNER: ROYAL PHILIPS ELECTRONICS CO., LTD. Effective date: 20070817 |
|
C41 | Transfer of patent application or patent right or utility model | ||
TR01 | Transfer of patent right |
Effective date of registration: 20070817 Address after: Holland Ian Deho Finn Patentee after: Koninkl Philips Electronics NV Address before: Holland Ian Deho Finn Patentee before: Koninklike Philips Electronics N. V. |
|
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
CF01 | Termination of patent right due to non-payment of annual fee | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20071017 Termination date: 20210128 |