CN1154560A - 动态随机存取存储器 - Google Patents

动态随机存取存储器 Download PDF

Info

Publication number
CN1154560A
CN1154560A CN96120524A CN96120524A CN1154560A CN 1154560 A CN1154560 A CN 1154560A CN 96120524 A CN96120524 A CN 96120524A CN 96120524 A CN96120524 A CN 96120524A CN 1154560 A CN1154560 A CN 1154560A
Authority
CN
China
Prior art keywords
address strobe
signal
column address
internal column
cas
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN96120524A
Other languages
English (en)
Other versions
CN1113364C (zh
Inventor
崔在明
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SK Hynix Inc
Original Assignee
Hyundai Electronics Industries Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hyundai Electronics Industries Co Ltd filed Critical Hyundai Electronics Industries Co Ltd
Publication of CN1154560A publication Critical patent/CN1154560A/zh
Application granted granted Critical
Publication of CN1113364C publication Critical patent/CN1113364C/zh
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/4076Timing circuits

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Dram (AREA)

Abstract

一种动态随机存取存储器包括:存贮数据于其中的单元阵列;列地址选通脉冲禁止缓冲器,它响应一个外部列地址选通脉冲禁止信号,至少产生一个内部列地址选通脉冲信号,以选择来自单元阵列的数据;及内部列地址选通启动信号产生电路,它至少产生一个内部列地址选通脉冲启动信号,以控制来自列地址选通脉冲禁止缓冲器的内部列地址选通脉冲信号数。根据本发明,可用一个外部列地址选通脉冲禁止管脚产生多个内部列地址选通脉冲信号以减小封装尺寸。

Description

动态随机存取存储器
本发明一般涉及半导体存储器,特别涉及动态随机存取存储器(此后称之为DRAM),其中用一个外部列地址选通脉冲禁止管脚(external column addressstrobe bar pin)产生多个内部列地址选通脉冲信号,以减小封装的尺寸。
参见图1,其中按块示出了常规DRAM的结构。如该图所示,DRAM包括响应多个外部列地址选通脉冲禁止信号/UCAS和/LCAS产生多个内部(例如两个)列地址选通脉冲信号ucas和lcas的列地址选通脉冲信号禁止缓冲器(此后称之为/CAS缓冲器)。来自/CAS缓冲器13的内部列地址选通脉冲信号lcas和ucas与来自单元阵列块11和12的数据结合,以分别选择L-数据和U-数据。
在上述常规DRAM中,外部列地址选通脉冲禁止管脚的数量与内部列地址选通脉冲信号的数量一样多,下面将参照图2A和图2B对此作详细说明。
图2A和图2B是图1中/CAS缓冲器13的逻辑电路图。如该图所示,用来接收多个外部列地址选通脉冲禁止信号的外部列地址选通脉冲禁止管脚的数量与内部列地址选通脉冲信号的数量一样多。
随着内部列地址选通脉冲信号数的增加,外部列地址选通脉冲禁止管脚数也增加,结果增加了封装的尺寸。所以/CAS缓冲器输入端管脚数的这种增加对系统制造者所期望的小型化产生了不利影响。另外,当同时启动多个外部列地址选通脉冲禁止信号时,会在它们之间产生时间扭斜。这种时间扭斜会导致DRAM的误操作。
因此,为了解决上述问题作了本发明,本发明的目的是提供一种DRAM,其中用一个外部列地址选通脉冲禁止管脚产生多个内部列地址选通脉冲信号,以便能减小封装尺寸,避免时间扭斜,并可以选择地启动多个内部列地址选通脉冲信号。
根据本发明,提供一种动态随机存取存储器可实现上述和其它目的,所说动态随机存取存储器包括:存贮数据于其中的单元阵列;列地址选通脉冲禁止缓冲器,它响应一个外部列地址选通脉冲禁止信号,至少产生一个内部列地址选通脉冲信号,以选择来自单元阵列的数据;及控制装置,它至少产生一个内部列地址选通脉冲启动信号,以控制来自列地址选通脉冲禁止缓冲器的内部列地址选通脉冲信号数。
参照附图所作的以下详细说明会使本发明的上述和其它目的、特征和优点更加明显。
图1是表示常规DRAM结构的方块图;
图2A和2B是图1中/CAS缓冲器的逻辑电路图;
图3是表示根据本发明的一个实施例的DRAM结构的方块图;
图4A和4B是图3中/CAS缓冲器的逻辑电路图;
图5是图3中内部列地址选通脉冲启动信号产生电路的电路图;及
图6是表示图5中内部列地址选通脉冲启动信号产生电路的工作的时序图。
参见图3,其中按块示出了根据本发明的一个实施例的DRAM的结构。如该图所示,DRAM包括:存贮数据于其中的单元阵列块31和32;/CAS缓冲器33,它响应一个外部列地址选通脉冲禁止信号/CAS,至少产生一个内部列地址选通脉冲信号,以选择来自单元阵列31和32的数据;及内部列地址选通脉冲启动信号(此后称之为内部CAS启动信号)产生电路36,它至少产生一个内部CAS启动信号ENi,以控制来自/CAS缓冲器33的内部列地址选通脉冲信号数。如图3所示,/CAS缓冲器33适于通过一个输入管脚接收外部列地址选通脉冲禁止信号/CAS。/CAS缓冲器33响应一个外部列地址选通脉冲禁止信号/CAS,产生多个内部列地址选通脉冲信号,这正如以下参照图4A和4B的更详细地说明的一样。
图4A和4B是图3中/CAS缓冲器33的逻辑电路图。在图4A中,构成/CAS缓冲器33,使之响应外部列地址选通脉冲禁止信号/CAS和来自内部CAS启动信号产生电路36的内部CAS启动信号EN1和EN2,产生多个内部列地址选通脉冲信号ucas和lcas。图4B中,构成/CAS缓冲器33,使之响应外部列地址选通脉冲禁止信号/CAS和来自内部CAS启动信号产生电路36的内部CAS启动信号EN1-EN4,产生多个内部列地址选通脉冲信号cas1-cas4。换句话说,尽管常规/CAS缓冲器通过多个输入管脚接收多个外部列地址选通脉冲禁止信号,但本发明的/CAS缓冲器只通过一个输入管脚接收一个外部列地址选通脉冲禁止信号。
下面将参照图4A和4B详细说明根据本发明的优选实施例的有上述结构的/CAS缓冲器33的工作。
在由图4A的结构将要产生两个内部列地址选通脉冲信号ucas和lcas时,逻辑低的外部列地址选通脉冲禁止信号/CAS和逻辑低的/CAS缓冲器启动信号enb加到NOR门41,来自内部CAS启动信号产生电路36的逻辑高的内部CAS启动信号EN1和EN2分别加到第一和第二NAND门42和43。
结果,NOR门41的输出变为逻辑高,第一NAND门42的输出变为逻辑低,内部列地址选通脉冲信号ucas或第一反相器44的输出变为逻辑高。
另外,第二NAND门43的输出变为逻辑低,内部列地址选通脉冲信号lcas或第二反相器45的输出变为逻辑高。
换句话说,/CAS缓冲器33响应/CAS缓冲器启动信号enb,接收外部列地址选通脉冲禁止信号/CAS,它被激活,并且被激活的/CAS缓冲器33响应内部CAS启动信号EN1和EN2,产生内部列地址选通脉冲信号ucas和lcas。
来自/CAS缓冲器33的内部列地址选通脉冲信号ucas和1cas与来自单元阵列块31和32的数据结合,以分别选择L-数据和U-数据。所选的L-数据和U-数据分别通过第一和第二输入/输出(此后称之为I/O)缓冲器341和342输入/输出。
在响应外部列地址选通脉冲禁止信号/CAS和来自如图4所示的内部CAS启动信号产生电路36的内部CAS启动信号EN1-EN4产生多个内部列地址选通脉冲信号cas1-cas4时,所产生的这些信号与来自单元阵列块的数据结合,以分别选择U1-数据、U2-数据、L1-数据和L2-数据。所选的U1-数据、U2-数据、L1-数据和L2-数据分别通过第一至第四I/O缓冲器输入/输出。
如上所述,本发明的/CAS缓冲器接收一个外部列地址选通脉冲禁止信号/CAS,所接收的信号与来自内部CAS启动信号产生电路36的多个内部CAS启动信号结合,产生多个内部列地址选通脉冲信号。
图5是图3中内部CAS启动信号产生电路36的电路图。如该图所示,内部CAS启动信号产生电路36适于响应外部列地址选通脉冲禁止信号/CAS、行地址选通脉冲禁止信号/RAS、写启动信号/WE和输入/输出信号I/Oi,至少产生一个内部CAS启动信号ENi。为该目的,内部CAS启动信号产生电路36包括操作控制器52,它根据当外部列地址选通脉冲禁止信号/CAS为逻辑高且写启动信号/WE为逻辑低时行地址选通脉冲禁止信号/RAS的逻辑态控制电路的工作;及响应为逻辑高的写启动信号/WE而被驱动的逻辑门53和54。当逻辑门53和54被驱动时,它们响应输入/输出信号I/Oi至少产生一个内部CAS启动信号ENi,并根据输入/输出信号I/Oi的逻辑态控制至少一个内部CAS启动信号ENi的逻辑态。
下面将参照图5详细说明根据本发明的优选实施例的具有上述结构的内部CAS启动信号产生电路36的工作情况。
如果当外部列地址选通脉冲禁止信号/CAS为逻辑高和写启动信号/WE为逻辑低时,行地址选通脉冲禁止信号/RAS为逻辑低,则第一节点N1处或锁定输出的信号变为逻辑高。把第一节点N1处的信号加到NMOS晶体管MN1的栅极。结果,NMOS晶体管MN1导通,因此,可使整个电路准备工作。
此时,如果输入/输出信号I/Oi为逻辑高,则在第二节点N2处的信号变为逻辑低,因此,使第三节点N3处的信号由逻辑高变为逻辑低。结果,因为内部CAS启动信号ENi变为逻辑低,所以它不能启动相应的内部列地址选通脉冲信号cas。在这种情况下,对于I/O缓冲器来说对应于被禁止的内部列地址选通脉冲信号cas数据被屏蔽。
图6是表示图5中内部CAS启动信号产生电路36的工作的时序图。当在行地址选通脉冲禁止信号/RAS为逻辑低的条件下,输入/输出信号I/Oi为逻辑高时,外部列地址选通脉冲禁止信号/CAS为逻辑高,写启动信号/WE为逻辑低。没有激活内部CAS启动信号ENi,禁止相应的内部列地址选通脉冲信号cas。如果不是这种情况,则内部CAS启动信号ENi被激活,启动相应的内部列地址选通脉冲信号。
由上述说明可看出,根据本发明,可用一个外部列地址选通脉冲禁止管脚产生多个内部列地址选通脉冲信号。因此,可减小封装尺寸以满足系统制造者所希望的小型化。另外,使用一个外部列地址选通脉冲禁止管脚可有效地避免多个外部列地址选通脉冲禁止信号间的时间扭斜。
尽管以上为了说明的目的公开了本发明的优选实施例,但本领域的技术人员应该明白,在不脱离所附权利要求书所公开的本发明的范围和精神实质的情况下,可以对本发明作各种改型、附加和替换。

Claims (5)

1.一种动态随机存取存储器,包括:
存贮数据于其中的单元阵列;
列地址选通脉冲禁止缓冲器,它响应一个外部列地址选通脉冲禁止信号,至少产生一个内部列地址选通脉冲信号,以选择来自所说单元阵列的数据;及
控制装置,它至少产生一个内部列地址选通脉冲启动信号,以控制来自所说列地址选通脉冲禁止缓冲器的内部列地址选通脉冲信号数。
2.如权利要求1的动态随机存取存储器,其特征在于:所说列地址选通脉冲禁止缓冲器适于通过一个外部封装管脚接收所说外部列地址选通脉冲禁止信号,所接收的信号与来自所说控制装置的所说至少一个内部列地址选通脉冲启动信号结合,产生所说至少一个内部列地址选通脉冲信号。
3.如权利要求1的动态随机存取存储器,其特征在于:所说控制装置适于响应所说外部列地址选通脉冲禁止信号、行地址选通脉冲禁止信号、写启动信号和输入/输出信号,产生所说至少一个内部列地址选通脉冲启动信号。
4.如权利要求3的动态随机存取存储器,其特征在于:所说控制装置适于根据所说输入/输出信号的逻辑态来控制所说至少一个内部列地址选通脉冲启动信号的逻辑态。
5.如权利要求1的动态随机存取存储器,其特征在于:选择地启动来自所说列地址选通脉冲禁止缓冲器的所说至少一个内部列地址选通脉冲信号,以控制相应的数据路径。
CN96120524A 1995-11-06 1996-11-06 动态随机存取存储器 Expired - Fee Related CN1113364C (zh)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
KR1019950039981A KR0170905B1 (ko) 1995-11-06 1995-11-06 디램
KR95-39981 1995-11-06
KR9539981 1995-11-06

Publications (2)

Publication Number Publication Date
CN1154560A true CN1154560A (zh) 1997-07-16
CN1113364C CN1113364C (zh) 2003-07-02

Family

ID=19433147

Family Applications (1)

Application Number Title Priority Date Filing Date
CN96120524A Expired - Fee Related CN1113364C (zh) 1995-11-06 1996-11-06 动态随机存取存储器

Country Status (6)

Country Link
US (1) US5801998A (zh)
JP (1) JPH09147548A (zh)
KR (1) KR0170905B1 (zh)
CN (1) CN1113364C (zh)
DE (1) DE19645745B4 (zh)
GB (1) GB2307075B (zh)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100416701C (zh) * 2003-06-13 2008-09-03 钰创科技股份有限公司 相容于sram界面的dram的延迟读取/储存方法和电路
CN1637952B (zh) * 2003-12-23 2011-05-04 海力士半导体有限公司 使用时钟信号的数据选通电路
CN102237867A (zh) * 2010-03-30 2011-11-09 海力士半导体有限公司 包括模块控制电路的半导体模块及其控制方法

Families Citing this family (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100431316B1 (ko) * 1997-06-27 2004-10-08 주식회사 하이닉스반도체 디램패키지및그의어드레스라인및데이터라인폭변화방법
US6317842B1 (en) 1999-02-16 2001-11-13 Qlogic Corporation Method and circuit for receiving dual edge clocked data
JP2003022674A (ja) * 2001-07-10 2003-01-24 Fujitsu Ltd 可変設定されるデータ入出力端子とその制御信号端子を有する半導体メモリデバイス
US7007114B1 (en) 2003-01-31 2006-02-28 Qlogic Corporation System and method for padding data blocks and/or removing padding from data blocks in storage controllers
US7870346B2 (en) 2003-03-10 2011-01-11 Marvell International Ltd. Servo controller interface module for embedded disk controllers
US7080188B2 (en) 2003-03-10 2006-07-18 Marvell International Ltd. Method and system for embedded disk controllers
US7492545B1 (en) 2003-03-10 2009-02-17 Marvell International Ltd. Method and system for automatic time base adjustment for disk drive servo controllers
US7039771B1 (en) 2003-03-10 2006-05-02 Marvell International Ltd. Method and system for supporting multiple external serial port devices using a serial port controller in embedded disk controllers
US7139150B2 (en) 2004-02-10 2006-11-21 Marvell International Ltd. Method and system for head position control in embedded disk drive controllers
US8166217B2 (en) 2004-06-28 2012-04-24 Marvell International Ltd. System and method for reading and writing data using storage controllers
US7102937B2 (en) * 2004-07-07 2006-09-05 Micron Technology, Inc. Solution to DQS postamble ringing problem in memory chips
US7757009B2 (en) 2004-07-19 2010-07-13 Marvell International Ltd. Storage controllers with dynamic WWN storage modules and methods for managing data and connections between a host and a storage device
US8032674B2 (en) 2004-07-19 2011-10-04 Marvell International Ltd. System and method for controlling buffer memory overflow and underflow conditions in storage controllers
US9201599B2 (en) 2004-07-19 2015-12-01 Marvell International Ltd. System and method for transmitting data in storage controllers
US7386661B2 (en) 2004-10-13 2008-06-10 Marvell International Ltd. Power save module for storage controllers
US7240267B2 (en) 2004-11-08 2007-07-03 Marvell International Ltd. System and method for conducting BIST operations
US7802026B2 (en) 2004-11-15 2010-09-21 Marvell International Ltd. Method and system for processing frames in storage controllers
US7609468B2 (en) 2005-04-06 2009-10-27 Marvell International Ltd. Method and system for read gate timing control for storage controllers
US9002801B2 (en) * 2010-03-29 2015-04-07 Software Ag Systems and/or methods for distributed data archiving amongst a plurality of networked computing devices

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4145760A (en) * 1978-04-11 1979-03-20 Ncr Corporation Memory device having a reduced number of pins
JPS61113184A (ja) * 1984-11-06 1986-05-31 Nec Corp ダイナミツクランダムアクセス半導体メモリ
US4796232A (en) * 1987-10-20 1989-01-03 Contel Corporation Dual port memory controller
US4998222A (en) * 1989-12-04 1991-03-05 Nec Electronics Inc. Dynamic random access memory with internally gated RAS
KR100214435B1 (ko) * 1990-07-25 1999-08-02 사와무라 시코 동기식 버스트 엑세스 메모리
JPH04109488A (ja) * 1990-08-29 1992-04-10 Mitsubishi Electric Corp ダイナミック型半導体記憶装置
JP2715009B2 (ja) * 1991-05-16 1998-02-16 三菱電機株式会社 ダイナミックランダムアクセスメモリ装置
US5307320A (en) * 1992-09-23 1994-04-26 Intel Corporation High integration DRAM controller
JPH07182864A (ja) * 1993-12-21 1995-07-21 Mitsubishi Electric Corp 半導体記憶装置
US5600604A (en) * 1995-05-01 1997-02-04 Advanced Peripherals Labs, Inc. System for allowing a simm module with asymmetric addressing to be utilized in a computer system

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100416701C (zh) * 2003-06-13 2008-09-03 钰创科技股份有限公司 相容于sram界面的dram的延迟读取/储存方法和电路
CN1637952B (zh) * 2003-12-23 2011-05-04 海力士半导体有限公司 使用时钟信号的数据选通电路
CN102237867A (zh) * 2010-03-30 2011-11-09 海力士半导体有限公司 包括模块控制电路的半导体模块及其控制方法
CN102237867B (zh) * 2010-03-30 2015-03-04 海力士半导体有限公司 包括模块控制电路的半导体模块及其控制方法

Also Published As

Publication number Publication date
KR970029804A (ko) 1997-06-26
DE19645745A1 (de) 1997-05-07
DE19645745B4 (de) 2011-09-29
JPH09147548A (ja) 1997-06-06
CN1113364C (zh) 2003-07-02
GB9623138D0 (en) 1997-01-08
US5801998A (en) 1998-09-01
GB2307075B (en) 2000-05-17
GB2307075A (en) 1997-05-14
KR0170905B1 (ko) 1999-03-30

Similar Documents

Publication Publication Date Title
CN1113364C (zh) 动态随机存取存储器
US5604714A (en) DRAM having multiple column address strobe operation
US6798711B2 (en) Memory with address management
US7319631B2 (en) Semiconductor memory device with a stacked-bank architecture and method for driving word lines of the same
US7185173B2 (en) Column address path circuit and method for memory devices having a burst access mode
US5729504A (en) Continuous burst edo memory device
US7310276B2 (en) Memory device and method having data path with multiple prefetch I/O configurations
US5657287A (en) Enhanced multiple block writes to adjacent blocks of memory using a sequential counter
EP0388175A2 (en) Semiconductor memory device
KR100510491B1 (ko) 부분 활성화 구조를 가지고 페이지 모드 동작이 가능한반도체 메모리 장치 및 그 동작 방법
KR19990044082A (ko) 백 엔드 모드 디스에이블 가능한 집적 회로 메모리
US6639869B2 (en) Clock-synchronous semiconductor memory device
US20030048114A1 (en) Output buffer of semiconductor device
JPH10106270A (ja) スタティックランダムアクセスメモリ装置
KR20010037838A (ko) 반도체 메모리 장치의 칼럼 디코더
KR100472723B1 (ko) 뱅크 리프레쉬 제어 장치 및 방법
KR100238239B1 (ko) 반도체 메모리 장치의 승압 전압 발생기
US6590828B2 (en) Apparatus and method for inputting address signals in semiconductor memory device
KR100541810B1 (ko) 반도체 메모리장치의 유효어드레스 및 입출력 데이터를출력하기 위한 버퍼회로
KR970051303A (ko) 고속의 라이트동작을 수행하는 반도체 메모리장치
KR20000009111A (ko) 리프레쉬 장치

Legal Events

Date Code Title Description
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C06 Publication
PB01 Publication
C14 Grant of patent or utility model
GR01 Patent grant
C17 Cessation of patent right
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20030702

Termination date: 20131106