CN113808954A - 混合嵌埋封装结构及其制作方法 - Google Patents

混合嵌埋封装结构及其制作方法 Download PDF

Info

Publication number
CN113808954A
CN113808954A CN202110914695.4A CN202110914695A CN113808954A CN 113808954 A CN113808954 A CN 113808954A CN 202110914695 A CN202110914695 A CN 202110914695A CN 113808954 A CN113808954 A CN 113808954A
Authority
CN
China
Prior art keywords
electronic device
layer
substrate
insulating layer
circuit layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
CN202110914695.4A
Other languages
English (en)
Inventor
陈先明
冯磊
黄本霞
洪业杰
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Zhuhai Yueya Semiconductor Co ltd
Zhuhai Access Semiconductor Co Ltd
Original Assignee
Zhuhai Yueya Semiconductor Co ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Zhuhai Yueya Semiconductor Co ltd filed Critical Zhuhai Yueya Semiconductor Co ltd
Priority to CN202110914695.4A priority Critical patent/CN113808954A/zh
Publication of CN113808954A publication Critical patent/CN113808954A/zh
Priority to TW111119574A priority patent/TWI838755B/zh
Priority to KR1020220073642A priority patent/KR20230024196A/ko
Priority to US17/807,673 priority patent/US20230052065A1/en
Priority to JP2022098799A priority patent/JP7324905B2/ja
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4803Insulating or insulated parts, e.g. mountings, containers, diamond heatsinks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4853Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4857Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/486Via connections through the substrate with or without pins
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/04Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
    • H01L23/053Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/13Mountings, e.g. non-detachable insulating substrates characterised by the shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5383Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5384Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5386Geometry or layout of the interconnection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5389Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
    • H01L24/92Specific sequence of method steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/041Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L31/00
    • H01L25/042Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L31/00 the devices being arranged next to each other
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/041Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L31/00
    • H01L25/043Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/075Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L33/00
    • H01L25/0756Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/16Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
    • H01L25/165Containers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/16Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
    • H01L25/167Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits comprising optoelectronic devices, e.g. LED, photodiodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68345Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during the manufacture of self supporting substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68359Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during manufacture of interconnect decals or build up layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45147Copper (Cu) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48153Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate
    • H01L2224/48155Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48157Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • H01L2224/48158Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item the bond pad being disposed in a recess of the surface of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85399Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/922Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
    • H01L2224/9222Sequential connecting processes
    • H01L2224/92242Sequential connecting processes the first connecting process involving a layer connector
    • H01L2224/92247Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Geometry (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Sustainable Development (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)
  • Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
  • Light Receiving Elements (AREA)
  • Photo Coupler, Interrupter, Optical-To-Optical Conversion Devices (AREA)
  • Packages (AREA)

Abstract

本申请公开了一种混合嵌埋封装结构及其制作方法,该结构包括:基板,基板设置有第一绝缘层、导通铜柱、埋芯空腔和第一线路层;第一电子器件,设置在埋芯空腔内部,端子面朝向基板底面;第二电子器件,设置在第一电子器件的背面,端子面朝基板顶面;第二绝缘层,覆盖填充所述埋芯空腔和所述基板的上层,并露出局部第一线路层以及局部第二电子器件或者局部第一电子器件背面;第二线路层,电性连接导通铜柱和第一电子器件的端子;导线,电性连接第一线路层和第二电子器件的端子;保护罩,设置在基板的顶面。本申请的封装结构及其制作方法将嵌埋封装与WB封装相结合,对封装的电子器件等元器件选择性进行嵌埋封装或者WB封装的方式,可以缩小封装体积、降低生产成本、缩短加工周期。

Description

混合嵌埋封装结构及其制作方法
技术领域
本申请涉及半导体封装技术领域,尤其涉及一种混合嵌埋封装结构及其制作方法。
技术背景
随着电子技术的发展与进步,电子产品朝着短小轻薄的方向演进,而电子产品的功能要求越来越强大,促进了电子产品的封装结构朝着高度集成化、小型化的方向发展,电子器件等元器件嵌埋封装应运而生,呈逐步替代WB封装(引线键合封装)的趋势。但相对而言,对于I/O数较少的电子器件,与嵌埋封装后做RDL(redistribution layer重新布线层)相比,WB封装的成本和加工周期更有优势;而且部分器件的特殊应用,很难通过嵌埋封装的方式来实现,例如LED、光电二极管等涉及光源发光或者接收光的器件,传统方式嵌埋封装后,器件的发光、接收光都受到影响。因此在短时间内,WB封装仍将扮演重要的角色。
现有技术中,传统的WB封装方式是将电子器件等元器件通过贴装的方式,固定于基板的表面,然后进行打线,将电子器件等元器件与基板进行电性连接,最后注塑封装。该方法的缺点在于:电子器件等元器件贴装于基板表面以及打线的方式都使封装体积变大,无法满足高密度集成、小型化的发展需求。
传统的电子器件嵌埋封装方法,是电子器件等元器件贴装于预设空腔的聚合物框架或者Core材,使用塑封材料封装后,制作RDL(redistribution layer重新布线层)。该方法的缺点在于:对于I/O数较少的电子器件,嵌埋封装后再做RDL,与WB封装相比,成本更高、加工周期更长;而且由于部分器件的特殊应用,很难通过嵌埋封装的方式来实现,例如LED、光电二极管等涉及光源发光或者接收光的器件,传统方式嵌埋封装后,器件的发光、接收光都受到影响。
申请内容
本申请旨在至少在一定程度上解决相关技术中的技术问题之一。为此,本申请提出一种混合嵌埋封装结构及其制作方法,通过将嵌埋封装和WB封装相结合的混合嵌埋封装,使封装体在实现高度集成化、小型化的同时,可以满足特殊器件的特殊封装需求,以下是对本文详细描述的主题的概述。本概述并非是为了限制权利要求的保护范围。所述技术方案如下:
第一方面,本申请实施例提供一种混合嵌埋封装结构制作方法,其特征在于,包括以下步骤:
制作基板,所述基板包括第一绝缘层,贯穿所述第一绝缘层的导通铜柱,开设在所述第一绝缘层上的埋芯空腔和与所述导通铜柱电性连接的第一线路层;
在所述基板的底部设置支撑件,所述支撑件用于预固定电子器件组件;
在所述埋芯空腔对应的所述支撑件内侧预固定所述电子器件组件,所述电子器件组件包括第一电子器件和第二电子器件,所述第二电子器件设置在所述第一电子器件的背面,且所述第一电子器件的端子面朝向所述支撑件,所述第二电子器件的端子面背向所述第一电子器件;
对所述电子器件组件进行封装,并露出局部所述第一线路层以及第二电子器件的端子,形成第二绝缘层;
去除所述支撑件;
在所述基板的底部制作第二线路层;
打线,将所述第二电子器件的端子和所述第一线路层连接。
根据本申请第一方面实施例的混合嵌埋封装结构制作方法,至少具有以下有益效果:第一方面,本申请提出的混合嵌埋封装结构制作方法,将嵌埋封装与WB封装相结合,对封装的电子器件等元器件选择性进行嵌埋封装或者WB封装(引线键合)的方式,可以降低生产成本、缩短加工周期;第二方面,可以将传感、光感器件(LED、PD等)集成于基板内部,并可实现将传感、光感器件外露,缩小封装体积的同时,不影响传感、光感器件发送/接收信号;第三方面,将要进行WB的第二电子器件固定于嵌埋的第一电子器件的背面,然后打线将WB第二电子器件与基板电性连接。
可选地,在本申请的一些实施例中,在所述基板的底部及至少部分所述第二线路层表面制作阻焊层;在所述第一线路层和所述第二线路层表面进行处理形成表面处理层。
可选地,在本申请的一些实施例中,还包括在所述基板的顶面施加保护罩。
可选地,在本申请的一些实施例中,所述制作基板的具体步骤包括:
准备一承载板,所述承载板从下往上依次包含核心层、第一金属层、第二金属层、蚀刻阻挡层和第一金属种子层;
在所述第一金属种子层的表面制作第一光阻层,所述第一光阻层设置有导通铜柱开窗和牺牲铜柱开窗;
在所述导通铜柱开窗和牺牲铜柱开窗位置分别制作导通铜柱和牺牲铜柱;
去除所述第一光阻层,;
层压绝缘层,覆盖铜柱,减薄绝缘层,露出所述导通铜柱和所述牺牲铜柱端部,形成所述第一绝缘层;
在露出铜柱的表面制作第二金属种子层;
在所述第二金属种子层表面施加光阻材料,对光阻材料进行曝光及显影,制作第一线路层图形,形成第二光阻层。
线路电镀,去除第二光阻层及外露的第二金属种子层,形成所述第一线路层。
将所述第一金属层和所述第二金属层之间进行分离;
去除所述第二金属层、蚀刻阻挡层和第一金属种子层;
双面施加光阻材料,对光阻材料进行曝光及显影,覆盖所述第一线路层及所述导通铜柱,露出所述牺牲铜柱;
去除所述牺牲铜柱,形成所述埋芯空腔。
可选地,所述第一电子器件和所述第二电子器件之间通过粘性材料连接。
可选地,所述第二电子器件的端子板还设置有传感器。
可选地,所述对所述电子器件组件进行封装,并露出局部所述第一线路层503以及第二电子器件的端子,形成第二绝缘层的具体步骤为:
使用绝缘材料对电子器件进行封装;
对绝缘材料进行处理,露出局部第所述第一线路层、所述第二电子器件的端子及所述传感器,形成第二绝缘层。
可选地,所述第二绝缘层采用的绝缘材料为感光型绝缘材料,通过对感光型绝缘材料进行曝光及显影处理,露出局部第所述第一线路层、所述第二电子器件的端子及所述传感器,形成第二绝缘层。
可选地,所述在所述基板的底部制作第二线路层的具体步骤为:
在所述基板底面制作第三金属种子层;
采用贴膜或者涂覆的方式在双面施加光阻材料;
对光阻材料进行曝光及显影,顶面整版遮蔽,底面制作第二线路层图形,形成第五光阻层和第六光阻层;
电镀第二线路;
去除第五光阻层和第六光阻层;
蚀刻金属种子层,去除外露的所述第三金属种子层,形成第二线路层。
可选地,所述第一绝缘层为纯树脂或者包含树脂和玻纤的有机绝缘材料。
第二方面,本申请实施例提供了一种混合嵌埋封装结构制作方法,其特征在于,包括以下步骤:
制作基板,所述基板包括第一绝缘层,贯穿所述第一绝缘层的导通铜柱,开设在所述第一绝缘层上的埋芯空腔和与所述导通铜柱电性连接的第一线路层;
在所述基板的底部设置支撑件;
在所述埋芯空腔对应的所述支撑件内侧预固定第一电子器件,所述第一电子器件的端子面朝向所述支撑件;
对所述第一电子器件进行封装,并露出局部所述第一线路层以及第一电子器件的背面,形成第二绝缘层,其中所述第二绝缘层在所述第一电子器件的背面形成至少两个开窗;
去除所述支撑件;
在所述基板的底部制作第二线路层;
在所述第一电子器件背面所述第二绝缘层的所述开窗处设置第二电子器件,所述第二电子器件的端子面背向所述第一电子器件;
打线,将所述第二电子器件的端子和所述第一线路层连接。
可选地,在本申请的一些实施例中,在所述基板的底部及至少部分所述第二线路层表面制作阻焊层;在所述第一线路层和所述第二线路层表面进行处理形成表面处理层。
可选地,在本申请的一些实施例中,还包括在所述基板的顶面施加保护罩。
根据本申请第二方面实施例的混合嵌埋封装结构制作方法,至少具有以下有益效果:第一方面,本申请提出的混合嵌埋封装结构制作方法,将嵌埋封装与WB封装相结合,对封装的电子器件等元器件选择性进行嵌埋封装或者WB封装(引线键合)的方式,可以降低生产成本、缩短加工周期;第二方面,可以将传感、光感器件(LED、PD等)集成于基板内部,并可实现将传感、光感器件外露,缩小封装体积的同时,不影响传感、光感器件发送/接收信号;第三方面,将要进行WB的第二电子器件固定于嵌埋的第一电子器件的背面,然后打线将WB第二电子器件与基板电性连接;第四方面,将要进行WB的第二电子器件跟进需要可设置多个,每个电子元器件的类型也可以任意搭配,可相同或者不同,设计非常灵活。
第三方面,本申请实施例提供了一种混合嵌埋封装结构,其特征在于,包括:
基板500,所述基板包括第一绝缘层,贯穿所述第一绝缘层的导通铜柱,开设在所述第一绝缘层上的埋芯空腔和与所述导通铜柱电性连接的第一线路层;
第一电子器件,设置在所述埋芯空腔内部,且所述第一电子器件的端子面朝向基板底面;
第二电子器件,设置在所述第一电子器件的背面,且所述第二电子器件的端子面朝向基板顶面;
第二绝缘层,覆盖填充所述埋芯空腔和所述基板的上层,并露出局部所述第一线路层以及局部所述第二电子器件或者局部第一电子器件背面;
第二线路层,设置在所述基板的底面,所述第二线路层电性连接所述导通铜柱和所述第一电子器件的端子;
导线,电性连接所述第一线路层和所述第二电子器件的端子。
根据本申请第三方面实施例的混合嵌埋封装结构,至少具有以下有益效果:第一方面,本申请提出的混合嵌埋封装结构制作方法,将嵌埋封装与WB封装相结合,对封装的电子器件等元器件选择性进行嵌埋封装或者WB封装(引线键合)的方式,可以降低生产成本、缩短加工周期;第二方面,可以将传感、光感器件(LED、PD等)集成于基板内部,并可实现将传感、光感器件外露,缩小封装体积的同时,不影响传感、光感器件发送/接收信号;第三方面,将要进行WB的第二电子器件固定于嵌埋的第一电子器件的背面,然后打线将WB第二电子器件与基板电性连接;第四方面,将要进行WB的第二电子器件跟进需要可设置多个,每个电子元器件的类型也可以任意搭配,可相同或者不同,设计非常灵活。
可选地,所述第二电子器件设置有一个,所述第二绝缘层覆盖填充所述埋芯空腔和所述基板的上层,并露出局部所述第一线路层以及所述第二电子器件的端子。
可选地,所述第二电子器件的端子面还设置有传感器,所述第二绝缘层覆盖填充所述埋芯空腔和所述基板的上层,并露出局部所述第一线路层以及所述第二电子器件的端子和所述传感器。
可选地,所述第二电子器件设置有至少两个,所述第二绝缘层覆盖填充所述埋芯空腔和所述基板的上层,并露出局部所述第一线路层以及局部所述第一电子器件的背面,且所述第二绝缘层在第一电子器件背面形成至少两个开窗,每个所述第二电子器件设置在对应一个开窗内。
可选地,当所述第二电子器件设置有至少两个时,所述至少两个的所述第二电子器件可以采用相同的电子元器件也可以采用不同的电子元器件。
可选地,所述第二电子器件通过粘性材料设置在所述第一电子器件601的背面。
可选地,还包括阻焊层,所述阻焊层至少局部覆盖所述第二线路层。
可选地,还包括保护罩,所述保护罩设置在所述基板的顶面。
可选地,所述保护罩采用透光罩。
本申请的其它特征和优点将在随后的说明书中阐述,并且,部分地从说明书中变得显而易见,或者通过实施本申请而了解。本申请的目的和其他优点可通过在说明书、权利要求书以及附图中所特别指出的结构来实现和获得。
附图说明
附图用来提供对本申请技术方案的进一步理解,并且构成说明书的一部分,与本申请的实施例一起用于解释本申请的技术方案,并不构成对本申请技术方案的限制。
图1是本申请第一个实施例提供的混合嵌埋封装结构制作方法的步骤流程图;
图2至图17是本申请第一个实施例提供的封装基板制作方法步骤对应的截面图;
图18是本申请第二个实施例提供的混合嵌埋封装结构制作方法的步骤流程图;
图19至图25是本申请第二个实施例提供的封装基板制作方法步骤对应的截面图;
图26是本申请第一个实施例提供的封装基板的截面图;
图27是本申请第二个实施例提供的封装基板的截面图。
具体实施方式
为了使本申请的目的、技术方案及优点更加清楚明白,以下结合附图及实施例,对本申请进行进一步详细说明。应当理解,此处所描述的具体实施例仅用以解释本申请,并不用于限定本申请,故不具技术上的实质意义,任何结构的修饰、比例关系的改变或大小的调整,在不影响本申请所能产生的功效及所能达成的目的下,均应仍落在本申请所揭示的技术内容得能涵盖的范围内。
本部分将详细描述本申请的具体实施例,本申请之较佳实施例在附图中示出,附图的作用在于用图形补充说明书文字部分的描述,使人能够直观地、形象地理解本申请的每个技术特征和整体技术方案,但其不能理解为对本申请保护范围的限制。
在申请的描述中,若干的含义是一个或者多个,多个的含义是两个及两个以上,大于、小于、超过等理解为不包括本数,以上、以下、以内等理解为包括本数。如果有描述到第一、第二只是用于区分技术特征为目的,而不能理解为指示或暗示相对重要性或者隐含指明所指示的技术特征的数量或者隐含指明所指示的技术特征的先后关系。
参照图1,本申请的一个实施例提供的一种混合嵌埋封装结构制作方法包括以下步骤:
S100,制作基板500,基板包括第一绝缘层502,贯穿第一绝缘层502的导通铜柱501,开设在第一绝缘层502上的埋芯空腔504和与导通铜柱501电性连接的第一线路层503;,具体地,如图2-11所示,
进一步参照图2,准备一承载板100,承载板从下往上依次包含核心层101、第一金属层102、第二金属层103、蚀刻阻挡层104和第一金属种子层105;在一些实施例中,第一金属层102、第二金属层103可以采用金属铜层,两者之间通过物理方式结合,可进行分离;后续将第一、第二金属层102、103进行分离后,对第二金属层103进行蚀刻时,蚀刻阻挡层104可以对基板的线路和铜柱进行保护,防止过度蚀刻,蚀刻阻挡层104可选择金属镍;第一金属种子层105可选择铜,厚度为1-3um,作为后续电镀的导通基础。
进一步参照图3,在第一金属种子层105的表面制作第一光阻层201,第一光阻层201设置有导通铜柱开窗202和牺牲铜柱开窗203;具体的,在第一金属种子层105的表面施加光阻材料,可选择贴膜或者涂覆的方式,对光阻材料进行曝光及显影,制作铜柱图形,形成第一光阻层201,第一光阻层201包含导通铜柱开窗202、牺牲铜柱开窗203,铜柱不局限于圆柱体,可以为立方体、长方体等。
进一步参照图4,铜柱电镀,在导通铜柱开窗202和牺牲铜柱开窗203位置分别制作导通铜柱501和牺牲铜柱302,铜柱501和302的厚度根据实际需求定义,通常低于第一光阻层201的厚度。
进一步参照图5,去除第一光阻层,可以通过退膜的方式去除;层压绝缘层,覆盖铜柱,可以通过退膜的方式去除;减薄绝缘层,可以选择等离子蚀刻或者磨板的方式,露出导通铜柱501和牺牲铜柱302端部,形成第一绝缘层502。
进一步参照图6,在露出铜柱的表面制作第二金属种子层401,在一些实施例中可以选择化铜或者离子溅射的方式,第二金属种子层401可以为Cu或者Ti+Cu。
进一步参照图7,在第二金属种子层表面施加光阻材料,在一些实施例中可选择贴膜或者涂覆的方式,对光阻材料进行曝光及显影,制作第一线路层图形,形成第二光阻层402。
进一步参照图8,线路电镀,厚度根据实际需求定义,通常低于第二光阻层402厚度,去除第二光阻层402及外露的第二金属种子层401,形成第一线路层503;在一些实施例中可以选择退膜方式去除第二光阻层,通过蚀刻去除外露的第二金属种子层。
进一步参照图9,将第一金属层102和第二金属层103之间进行分离;去除第二金属层103、蚀刻阻挡层104和第一金属种子层105;在一些实施例中,分板面的第一金属层去除,通常采用蚀刻的方式,蚀刻阻挡层去除,通常采用特定药水蚀刻的方式,优先采用蚀刻镍药水,第一金属种子层去除,通常采用蚀刻的方式。
进一步参照图10,双面施加光阻材料,可选择贴膜或者涂覆的方式,对光阻材料进行曝光及显影,覆盖第一线路层及导通铜柱501,露出牺牲铜柱302,形成第三光阻层404、第四光阻层405;
进一步参照图11,去除牺牲铜柱302,形成埋芯空腔504,得到包含导通铜柱501、第一绝缘层502、第一线路层503及埋芯空腔504的基板500,在一些实施例中,采用蚀刻方式牺牲铜柱,可以通过退膜的方式去除第、第四光阻层。
S200,参照附图12,在基板500的底部设置支撑件505,支撑件505用于预固定电子器件组件,在一些实施例中,支撑件505可以采用胶带,胶带的粘性面有助于电子器件的预固定;
S300,在埋芯空腔504对应的支撑件505内侧预固定电子器件组件,电子器件组件包括第一电子器件601和第二电子器件602,第二电子器件602设置在第一电子器件601的背面,且第一电子器件601的端子面朝向支撑件,第二电子器件的端子面背向第一电子器件601;在一些实施例中,第一电子器件601和第二电子器件602之间可以通过粘性材料603粘合,电子器件的贴合可以是依次贴第一电子器件601、粘性材料603、第二电子器件602,也可以是直接贴第一电子器件601&粘性材料603&第二电子器件602结合的整体,即事先把第一电子器件601&粘性材料&第二电子器件602结合成为一个整体,然后将该整体贴于胶带505上。
S400,参照附图13,对电子器件组件进行封装,并露出局部第一线路层503以及第二电子器件的端子,形成第二绝缘层701;在一些实施例中,可采用感光型绝缘材料对芯片进行封装,然后对感光型绝缘材料进行曝光及显影,露出局部第一线路层以及第二电子器件的端子,形成第二绝缘层701;当然也可以采用普通非感光绝缘材料通过真空压合、层压、涂覆的方式封装,再通过镭射、等离子蚀刻等方式去除绝缘材料形成开窗;还可以通过局部注塑的方式进行封装并形成开窗露出局部端子。
S500,参照附图14,去除支撑件505;在一些实施例中,去除支撑件505之后,先在基本500的底面制作第三金属种子层702,为第二线路层的制作做准备,第三金属种子层702,可以选择化铜或者离子溅射的方式,第三金属种子层可以为Cu或者Ti+Cu。
S600,参照附图15、16和17,在基板500的底部制作第二线路层705、阻焊层706,具体步骤为:
在双面施加光阻材料,可选择贴膜或者涂覆的方式;
对光阻材料进行曝光及显影,顶面整版遮蔽,底面制作第二线路层图形,形成第五光阻层703、第六光阻层704;
第二线路电镀,厚度根据实际需求定义,通常低于第六光阻层厚度;
去除第五、第六光阻层,通常可以选择退膜方式;
金属种子层蚀刻,去除外露的第三金属种子层,形成第二线路层705;
底面制作阻焊层706。其中阻焊层的制作可以根据需要制作。
S700,在第一线路层503和第二线路层705表面进行处理形成表面处理层707,可以选择抗氧化、化镍钯金、镀锡、化银等;对表面进行处理时,通常需要对芯片区域开窗位置进行遮蔽;
S800,参照附图18,打线,将第二电子器件的端子6021和第一线路层503连接,可以选择打金线、打铜线等;
S900,施加保护罩,打线后在顶面施加保护罩708,在一些实施例中可以选择透光的玻璃材质,当第二电子器件具有传感器或者为LED等发光器件时,在进行保护封装体的同时,不影响传感器、LED等的运作。
本申请第一方面实施例的混合嵌埋封装结构制作方法,将嵌埋封装与WB封装相结合,对封装的芯片等元器件选择性进行嵌埋封装或者WB封装(引线键合)的方式。对于I/O数较多的芯片,WB封装难度及成本较高,可以选择嵌埋封装的方式;对于I/O数较少的芯片,嵌埋封装加工周期较长、成本较高,可以选择WB的方式;对于特殊器件的特殊应用,例如LED、光电二极管等设计光源发光或者接收光的器件,可以选择WB的方式,使器件外露实现光电感应。同时本申请技术方案中的WB封装结构,是将要进行WB的芯片等电子器件固定于嵌埋芯片等电子器件的背面,然后打线将WB芯片等电子器件与基板电性连接。此结构与传统的将WB器件贴装于基板表面,再打线的方式相比,封装体积得到缩小,可满足封装体高密度集成、小型化的发展需求。
在一些实施例中,第二电子器件602的端子板还设置有传感器6022,对电子器件组件进行封装处理后还需要露出传感器。
在一些实施例中,第一绝缘层可采用纯树脂或者包含树脂和玻纤的有机绝缘材料。
参照图17,本申请的另一个实施例提供的一种混合嵌埋封装结构制作方法,前2个步骤与第一个实施例相同,具体包括以下步骤:
S100b,制作基板500,基板包括第一绝缘层502,贯穿第一绝缘层502的导通铜柱501,开设在第一绝缘层502上的埋芯空腔504和与导通铜柱501电性连接的第一线路层503;
S200b,在基板500的底部设置支撑件505;
S300b,进一步参考图19,在埋芯空腔504对应的支撑件505内侧预固定第一电子器件601,第一电子器件601的端子面6011朝向支撑件;
S400b,进一步参考图20,对第一电子器件601进行封装,并露出局部第一线路层503以及第一电子器件的背面,形成第二绝缘层,其中第二绝缘层在第一电子器件的背面形成至少两个开窗;在本实施例中,具体使用感光型绝缘材料对芯片进行封装,对感光型绝缘材料进行曝光及显影,露出局部第一线路层以及局部第一电子元件背面,形成第二绝缘层701,第二绝缘层在第一电子器件背面形成两个开窗,分别为开窗902、开窗903,需要说明的是,开窗的数量可以不局限于两个,可以为多个,根据实际需要定义,本实施案例以两个为例;当然也可以采用普通非感光绝缘材料通过真空压合、层压、涂覆的方式封装,再通过镭射、等离子蚀刻等方式去除绝缘材料形成开窗;还可以通过局部注塑的方式进行封装并形成开窗露出局部端子。
S500b,进一步参考图21,去除支撑件505,在基板底面制作第三金属种子层702,可以选择化铜或者离子溅射的方式,第三金属种子层可以为Cu或者Ti+Cu;
S600b,进一步参考图22、23和24,在基板500的底部制作第二线路层705、阻焊层706,具体为:
双面施加光阻材料,可选择贴膜或者涂覆的方式;
对光阻材料进行曝光及显影,顶面整版遮蔽,底面制作第二线路层图形,形成第五光阻层703、第六光阻层704;
第二线路电镀,厚度根据实际需求定义,通常低于第六光阻层厚度;
去除第五、第六光阻层,通常可以选择退膜方式;
金属种子层蚀刻,去除外露的第三金属种子层,形成第二线路层705;
底面制作阻焊层706;
S700b,在第一线路层503和第二线路层705表面进行处理形成表面处理层,即双面进行选择性表面处理,形成表面处理层707,可以选择抗氧化、化镍钯金、镀锡、化银等,对表面进行处理时,通常需要对芯片区域开窗位置进行遮蔽;
S800b,进一步参考图25,在第一电子器件背面第二绝缘层的开窗处设置第二电子器件602,第二电子器件的端子面背向第一电子器件601;具体包括:在第一电子器件背面第二绝缘层每一个开窗处,施加粘性材料603,并分别贴第二电子器件602,各个第二电子器件602根据实际情况可以选择相同的电子器件,也可以选择不同的电子器件,本实施例设置2个不同的电子器件,一个为LED芯片,另一个为光电二极管PD,两个不同第二电子器件的背面通过粘性材料与第一电子器件背面紧密结合;
S900b,打线,将第二电子器件的端子和第一线路层503连接;
S1000b,施加保护罩708。
参照图26,本申请的一个实施例提供了一种混合嵌埋封装结构,包括:
基板,基板包括第一绝缘层502,贯穿第一绝缘层502的导通铜柱501,开设在第一绝缘层502上的埋芯空腔504和与导通铜柱501电性连接的第一线路层503;
第一电子器件601,设置在埋芯空腔504内部,且第一电子器件601的端子面朝向基板底面;
第二电子器件,设置在所述第一电子器件的背面,且所述第二电子器件的端子面;
第二电子器件602,设置在第一电子器件601的背面,且第二电子器件的端子面朝向基板顶面;
第二绝缘层503,覆盖填充埋芯空腔504和基板的上层,并露出局部第一线路层503以及局部第二电子器件602或者局部第一电子器件背面;
第二线路层705,设置在基板500的底面,第二线路层705电性连接导通铜柱501和第一电子器件601的端子6011;
导线,电性连接第一线路层503和第二电子器件602的端子6021。
根据本申请实施例的混合嵌埋封装结构,将嵌埋封装与WB封装相结合,对封装的电子器件等元器件选择性进行嵌埋封装或者WB封装(引线键合)的方式,可以降低生产成本、缩短加工周期;可以将传感、光感器件(LED、PD等)集成于基板内部,并可实现将传感、光感器件外露,缩小封装体积的同时,不影响传感、光感器件发送/接收信号;将要进行WB的第二电子器件固定于嵌埋的第一电子器件的背面,然后打线将WB第二电子器件与基板电性连接。
在一些实施例中,第二电子器件602设置有一个,第二绝缘层503覆盖填充埋芯空腔504和基板的上层,并露出局部第一线路层503以及第二电子器件602的端子。
在一些实施例中,第二电子器件602的端子面还设置有传感器,第二绝缘层503覆盖填充埋芯空腔504和基板的上层,并露出局部第一线路层503以及第二电子器件602的端子和传感器。
在一些实施例中,还包括第二金属种子层401和第三金属种子层702,第二金属种子层401设置在导通铜柱501与第一线路层503之间,第三金属种子层702设置在导通铜柱501与第二线路层705之间.
在一些实施例中,进一步参考图27,第二电子器件602设置有至少两个,第二绝缘层503覆盖填充埋芯空腔504和基板的上层,并露出局部第一线路层503以及局部第一电子器件601的背面,且第二绝缘层503在第一电子器件601背面形成至少两个开窗,每个第二电子器件602设置在对应一个开窗内。将要进行WB的第二电子器件跟进需要可设置多个,每个电子元器件的类型也可以任意搭配,可相同或者不同,设计非常灵活。
在一些实施例中,当第二电子器件602设置有至少两个时,至少两个的第二电子器件602可以采用相同的电子元器件也可以采用不同的电子元器件。
在一些实施例中,第二电子器件通过粘性材料设置在第一电子器件601的背面。
在一些实施例中,还包括阻焊层706,阻焊层706至少局部覆盖第二线路层705;
在一些实施例中,还包括保护罩708,设置在基板500的顶面,进一步在保护封装体;为了不影响LED、PD等电子器件的运作,保护罩还可以采用透光罩,如玻璃透光罩、塑料透光罩等。
以上是对本申请的较佳实施进行了具体说明,但本申请并不局限于上述实施方式,熟悉本领域的技术人员在不违背本申请精神的前提下还可作出种种的等同变形或替换,这些等同的变形或替换均包含在本申请权利要求所限定的范围内。

Claims (20)

1.一种混合嵌埋封装结构制作方法,其特征在于,包括以下步骤:
制作基板,所述基板包括第一绝缘层,贯穿所述第一绝缘层的导通铜柱,开设在所述第一绝缘层上的埋芯空腔和与所述导通铜柱电性连接的第一线路层;
在所述基板的底部设置支撑件,所述支撑件用于预固定电子器件组件;
在所述埋芯空腔对应的所述支撑件内侧预固定所述电子器件组件,所述电子器件组件包括第一电子器件和第二电子器件,所述第二电子器件设置在所述第一电子器件的背面,且所述第一电子器件的端子面朝向所述支撑件,所述第二电子器件的端子面背向所述第一电子器件;
对所述电子器件组件进行封装,并露出局部所述第一线路层以及第二电子器件的端子,形成第二绝缘层;
去除所述支撑件;
在所述基板的底部制作第二线路层;
打线,将所述第二电子器件的端子和所述第一线路层连接。
2.根据权利要求1所述的混合嵌埋封装结构制作方法,其特征在于,所述第二线路层制作完之后还包括以下步骤:
在所述基板的底部及至少部分所述第二线路层表面制作阻焊层;
在所述第一线路层和所述第二线路层表面进行处理形成表面处理层。
3.根据权利要求1所述的混合嵌埋封装结构制作方法,其特征在于,还包括在所述基板的顶面施加保护罩。
4.根据权利要求1-3任一项所述的混合嵌埋封装结构制作方法,其特征在于,所述制作基板的具体步骤包括:
准备一承载板,所述承载板从下往上依次包含核心层、第一金属层、第二金属层、蚀刻阻挡层和第一金属种子层;
在所述第一金属种子层的表面制作第一光阻层,所述第一光阻层设置有导通铜柱开窗和牺牲铜柱开窗;
在所述导通铜柱开窗和牺牲铜柱开窗位置分别制作导通铜柱和牺牲铜柱;
去除所述第一光阻层,;
层压绝缘层,覆盖铜柱,减薄绝缘层,露出所述导通铜柱和所述牺牲铜柱端部,形成所述第一绝缘层;
在露出铜柱的表面制作第二金属种子层;
在所述第二金属种子层表面施加光阻材料,对光阻材料进行曝光及显影,制作第一线路层图形,形成第二光阻层。
线路电镀,去除第二光阻层及外露的第二金属种子层,形成所述第一线路层。
将所述第一金属层和所述第二金属层之间进行分离;
去除所述第二金属层、蚀刻阻挡层和第一金属种子层;
双面施加光阻材料,对光阻材料进行曝光及显影,覆盖所述第一线路层及所述导通铜柱,露出所述牺牲铜柱;
去除所述牺牲铜柱,形成所述埋芯空腔。
5.根据权利要求1-3任一项所述的混合嵌埋封装结构制作方法,其特征在于,所述第一电子器件和所述第二电子器件之间通过粘性材料连接。
6.根据权利要求1-3任一项所述的混合嵌埋封装结构制作方法,其特征在于,所述第二电子器件的端子板还设置有传感器2。
7.根据权利要求6所述的混合嵌埋封装结构制作方法,其特征在于,所述对所述电子器件组件进行封装,并露出局部所述第一线路层以及第二电子器件的端子,形成第二绝缘层的具体步骤为:
使用绝缘材料对电子器件进行封装;
对绝缘材料进行处理,露出局部第所述第一线路层、所述第二电子器件的端子及所述传感器,形成第二绝缘层。
8.根据权利要求7所述的混合嵌埋封装结构制作方法,其特征在于,所述第二绝缘层采用的绝缘材料为感光型绝缘材料,通过对感光型绝缘材料进行曝光及显影处理,露出局部第所述第一线路层、所述第二电子器件的端子及所述传感器,形成第二绝缘层。
9.根据权利要求1-3任一项所述的混合嵌埋封装结构制作方法,其特征在于,所述在所述基板的底部制作第二线路层的具体步骤为:
在所述基板底面制作第三金属种子层;
采用贴膜或者涂覆的方式在双面施加光阻材料;
对光阻材料进行曝光及显影,顶面整版遮蔽,底面制作第二线路层图形,形成第五光阻层703和第六光阻层;
电镀第二线路;
去除第五光阻层703和第六光阻层;
蚀刻金属种子层,去除外露的所述第三金属种子层,形成第二线路层。
10.根据权利要求4所述的混合嵌埋封装结构制作方法,其特征在于,所述第一绝缘层为纯树脂或者包含树脂和玻纤的有机绝缘材料。
11.一种混合嵌埋封装结构制作方法,其特征在于,包括以下步骤:
制作基板,所述基板包括第一绝缘层,贯穿所述第一绝缘层的导通铜柱,开设在所述第一绝缘层上的埋芯空腔和与所述导通铜柱电性连接的第一线路层;
在所述基板的底部设置支撑件;
在所述埋芯空腔对应的所述支撑件内侧预固定第一电子器件,所述第一电子器件的端子面朝向所述支撑件;
对所述第一电子器件进行封装,并露出局部所述第一线路层以及第一电子器件的背面,形成第二绝缘层,其中所述第二绝缘层在所述第一电子器件的背面形成至少两个开窗;
去除所述支撑件;
在所述基板的底部制作第二线路层;
在所述第一电子器件背面所述第二绝缘层的所述开窗处设置第二电子器件,所述第二电子器件的端子面背向所述第一电子器件;
打线,将所述第二电子器件的端子和所述第一线路层连接。
12.一种混合嵌埋封装结构,其特征在于,包括:
基板,所述基板包括第一绝缘层,贯穿所述第一绝缘层的导通铜柱,开设在所述第一绝缘层上的埋芯空腔和与所述导通铜柱电性连接的第一线路层;
第一电子器件,设置在所述埋芯空腔内部,且所述第一电子器件的端子面朝向基板底面;
第二电子器件,设置在所述第一电子器件的背面,且所述第二电子器件的端子面朝向基板顶面;
第二绝缘层,覆盖填充所述埋芯空腔和所述基板的上层,并露出局部所述第一线路层以及局部所述第二电子器件或者局部第一电子器件背面;
第二线路层,设置在所述基板的底面,所述第二线路层电性连接所述导通铜柱和所述第一电子器件的端子;
导线,电性连接所述第一线路层和所述第二电子器件的端子。
13.根据权利要求12所述的混合嵌埋封装结构,其特征在于,所述第二电子器件设置有一个,所述第二绝缘层覆盖填充所述埋芯空腔和所述基板的上层,并露出局部所述第一线路层以及所述第二电子器件的端子。
14.根据权利要求13所述的混合嵌埋封装结构,其特征在于,所述第二电子器件的端子面还设置有传感器,所述第二绝缘层覆盖填充所述埋芯空腔和所述基板的上层,并露出局部所述第一线路层以及所述第二电子器件的端子和所述传感器。
15.根据权利要求12所述的混合嵌埋封装结构,其特征在于,所述第二电子器件设置有至少两个,所述第二绝缘层覆盖填充所述埋芯空腔和所述基板的上层,并露出局部所述第一线路层以及局部所述第一电子器件的背面,且所述第二绝缘层在第一电子器件背面形成至少两个开窗,每个所述第二电子器件设置在对应一个开窗内。
16.根据权利要求15所述的混合嵌埋封装结构,其特征在于,当所述第二电子器件设置有至少两个时,所述至少两个的所述第二电子器件可以采用相同的电子元器件也可以采用不同的电子元器件。
17.根据权利要求12所述的混合嵌埋封装结构,其特征在于,所述第二电子器件通过粘性材料设置在所述第一电子器件的背面。
18.根据权利要求12所述的混合嵌埋封装结构,其特征在于,还包括阻焊层,所述阻焊层至少局部覆盖所述第二线路层。
19.根据权利要求12所述的混合嵌埋封装结构,其特征在于,还包括保护罩,所述保护罩设置在所述基板的顶面。
20.根据权利要求12所述的混合嵌埋封装结构制作方法,其特征在于,所述保护罩采用透光罩。
CN202110914695.4A 2021-08-10 2021-08-10 混合嵌埋封装结构及其制作方法 Pending CN113808954A (zh)

Priority Applications (5)

Application Number Priority Date Filing Date Title
CN202110914695.4A CN113808954A (zh) 2021-08-10 2021-08-10 混合嵌埋封装结构及其制作方法
TW111119574A TWI838755B (zh) 2021-08-10 2022-05-26 混合嵌埋封裝結構及其製作方法
KR1020220073642A KR20230024196A (ko) 2021-08-10 2022-06-16 혼합 임베디드 패키징 구조 및 그 제작 방법
US17/807,673 US20230052065A1 (en) 2021-08-10 2022-06-17 Hybrid embedded packaging structure and manufacturing method thereof
JP2022098799A JP7324905B2 (ja) 2021-08-10 2022-06-20 混合型埋め込みパッケージ構造及びその作製方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN202110914695.4A CN113808954A (zh) 2021-08-10 2021-08-10 混合嵌埋封装结构及其制作方法

Publications (1)

Publication Number Publication Date
CN113808954A true CN113808954A (zh) 2021-12-17

Family

ID=78942999

Family Applications (1)

Application Number Title Priority Date Filing Date
CN202110914695.4A Pending CN113808954A (zh) 2021-08-10 2021-08-10 混合嵌埋封装结构及其制作方法

Country Status (5)

Country Link
US (1) US20230052065A1 (zh)
JP (1) JP7324905B2 (zh)
KR (1) KR20230024196A (zh)
CN (1) CN113808954A (zh)
TW (1) TWI838755B (zh)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN114980499A (zh) * 2022-05-19 2022-08-30 维沃移动通信有限公司 封装结构、封装结构的封装方法以及电子设备
CN115458474A (zh) * 2022-11-10 2022-12-09 合肥晶合集成电路股份有限公司 半导体结构的制作方法以及半导体结构

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4285966B2 (ja) 2002-09-27 2009-06-24 三洋電機株式会社 カメラモジュール
JP2005252183A (ja) 2004-03-08 2005-09-15 Sony Corp 固体撮像素子及びその製造方法
JP5100081B2 (ja) 2006-10-20 2012-12-19 新光電気工業株式会社 電子部品搭載多層配線基板及びその製造方法
KR20110054348A (ko) 2009-11-17 2011-05-25 삼성전기주식회사 전자소자 내장형 인쇄회로기판 및 그 제조방법
US8866287B2 (en) 2012-09-29 2014-10-21 Intel Corporation Embedded structures for package-on-package architecture
US9024429B2 (en) * 2013-08-29 2015-05-05 Freescale Semiconductor Inc. Microelectronic packages containing opposing devices and methods for the fabrication thereof
KR102492796B1 (ko) * 2018-01-29 2023-01-30 삼성전자주식회사 반도체 패키지
US11581287B2 (en) * 2018-06-29 2023-02-14 Intel Corporation Chip scale thin 3D die stacked package

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN114980499A (zh) * 2022-05-19 2022-08-30 维沃移动通信有限公司 封装结构、封装结构的封装方法以及电子设备
CN115458474A (zh) * 2022-11-10 2022-12-09 合肥晶合集成电路股份有限公司 半导体结构的制作方法以及半导体结构
CN115458474B (zh) * 2022-11-10 2023-03-28 合肥晶合集成电路股份有限公司 半导体结构的制作方法以及半导体结构

Also Published As

Publication number Publication date
US20230052065A1 (en) 2023-02-16
JP7324905B2 (ja) 2023-08-10
TWI838755B (zh) 2024-04-11
KR20230024196A (ko) 2023-02-20
TW202322224A (zh) 2023-06-01
JP2023025665A (ja) 2023-02-22

Similar Documents

Publication Publication Date Title
US7880091B2 (en) Electronic device substrate, electronic device and methods for making same
US7005327B2 (en) Process and structure for semiconductor package
KR100386520B1 (ko) 회로 장치의 제조 방법 및 회로 장치
TWI313914B (en) Semiconductor device and a method for manufacturing thereof
US6921980B2 (en) Integrated semiconductor circuit including electronic component connected between different component connection portions
KR100834657B1 (ko) 전자 장치용 기판 및 그 제조 방법, 및 전자 장치 및 그제조 방법
KR100400629B1 (ko) 회로 장치 및 그 제조 방법
TWI838755B (zh) 混合嵌埋封裝結構及其製作方法
KR20040002752A (ko) 카메라 모듈 및 그 제조 방법
KR20220155214A (ko) 다중 소자의 단계적 임베디드 패키지 기판 및 그 제조 방법
KR100611291B1 (ko) 회로 장치, 회로 모듈 및 회로 장치의 제조 방법
CN112103194A (zh) 转接基板及其制作方法、器件封装结构
CN101393877A (zh) 制造半导体器件的方法
US7955953B2 (en) Method of forming stacked die package
US12062597B2 (en) Three dimensional package for semiconductor devices and external components
CN109686669B (zh) 一种集成电路封装方法及封装结构
KR20030069321A (ko) 플립칩 범핑을 이용한 반도체 촬상소자 패키지 및 그제조방법
CN111063673A (zh) 一种无基板集成天线封装结构及其制造方法
CN112236863A (zh) 感光组件及其制作方法
US7459376B2 (en) Dissociated fabrication of packages and chips of integrated circuits
CN210668359U (zh) 一种无基板集成天线封装结构
KR20090065117A (ko) 초박형 반도체 패키지 기판, 반도체 패키지 기판의제조방법, 및 이를 이용한 반도체 소자의 제조방법
JP2002185022A (ja) 赤外線データ通信モジュールおよびその製造方法
JP2000058695A (ja) 半導体装置及びその製造方法
JP2005175509A (ja) 回路装置

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination