CN111430453B - RC-IGBT chip with good reverse recovery characteristic and manufacturing method thereof - Google Patents

RC-IGBT chip with good reverse recovery characteristic and manufacturing method thereof Download PDF

Info

Publication number
CN111430453B
CN111430453B CN202010165552.3A CN202010165552A CN111430453B CN 111430453 B CN111430453 B CN 111430453B CN 202010165552 A CN202010165552 A CN 202010165552A CN 111430453 B CN111430453 B CN 111430453B
Authority
CN
China
Prior art keywords
region
type
igbt
type base
frd
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN202010165552.3A
Other languages
Chinese (zh)
Other versions
CN111430453A (en
Inventor
阳平
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shanghai Qingmao Microelectronics Technology Co ltd
Original Assignee
Shanghai Qingmao Microelectronics Technology Co ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shanghai Qingmao Microelectronics Technology Co ltd filed Critical Shanghai Qingmao Microelectronics Technology Co ltd
Priority to CN202010165552.3A priority Critical patent/CN111430453B/en
Publication of CN111430453A publication Critical patent/CN111430453A/en
Application granted granted Critical
Publication of CN111430453B publication Critical patent/CN111430453B/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66234Bipolar junction transistors [BJT]
    • H01L29/66325Bipolar junction transistors [BJT] controlled by field-effect, e.g. insulated gate bipolar transistors [IGBT]
    • H01L29/66333Vertical insulated gate bipolar transistors
    • H01L29/66348Vertical insulated gate bipolar transistors with a recessed gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • H01L21/26506Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
    • H01L21/26513Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors of electrically active species
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/739Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
    • H01L29/7393Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET
    • H01L29/7395Vertical transistors, e.g. vertical IGBT
    • H01L29/7396Vertical transistors, e.g. vertical IGBT with a non planar surface, e.g. with a non planar gate or with a trench or recess or pillar in the surface of the emitter, base or collector region for improving current density or short circuiting the emitter and base regions
    • H01L29/7397Vertical transistors, e.g. vertical IGBT with a non planar surface, e.g. with a non planar gate or with a trench or recess or pillar in the surface of the emitter, base or collector region for improving current density or short circuiting the emitter and base regions and a gate structure lying on a slanted or vertical surface or formed in a groove, e.g. trench gate IGBT

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • High Energy & Nuclear Physics (AREA)
  • Health & Medical Sciences (AREA)
  • Toxicology (AREA)
  • Electrodes Of Semiconductors (AREA)

Abstract

The invention relates to an RC-IGBT chip with good reverse recovery characteristics, wherein a second P-type base region which forms ohmic contact with an emitter electrode is arranged between adjacent emitter trench regions in an FRD region of the RC-IGBT chip, P-type Schottky junction regions which form Schottky contact with the emitter electrode are arranged on two sides of the second P-type base region, the depth of the second P-type base region is greater than that of the P-type Schottky junction regions, the doping concentration of the P-type Schottky junction regions is lower than that of the second P-type base region, and the doping concentration of the first P-type base region is equal to that of the second P-type base region. The RC-IGBT chip with good reverse recovery characteristics has smaller reverse recovery current, and in addition, the invention also relates to a manufacturing method of the RC-IGBT chip.

Description

RC-IGBT chip with good reverse recovery characteristic and manufacturing method thereof
Technical Field
The invention relates to an IGBT chip, in particular to an RC-IGBT chip with good reverse recovery characteristic. The invention also relates to a manufacturing method of the RC-IGBT chip.
Background
The RC-IGBT is a semiconductor chip integrating a free-wheeling diode FRD inside an IGBT device. In the existing RC-IGBT chip, more excess carriers exist at a PN junction in an FRD region, so that the reverse recovery current is larger, and the reverse recovery characteristic of a diode is poorer.
Disclosure of Invention
In order to solve the above-mentioned problems, an object of the present invention is to provide an RC-IGBT chip with good reverse recovery characteristics, which has a low reverse recovery current, and a method for manufacturing the same.
The RC-IGBT chip with good reverse recovery characteristics comprises an IGBT region and an FRD region, wherein the IGBT region and the FRD region respectively comprise an N-type drift region formed by a semiconductor substrate, an N-type field termination region positioned on the back of the N-type drift region and a collector positioned below the N-type field termination region, a P-type collector region is arranged between the N-type field termination region and the collector in the IGBT region, an N-type region is arranged between the N-type field termination region and the collector in the FRD region, an accumulation region is arranged on the surface of the N-type drift region in the IGBT region, a plurality of gate groove regions and virtual groove regions are further arranged in the IGBT region, the bottom ends of the gate groove regions are positioned in the N-type drift region, a plurality of emission groove regions with the bottom ends positioned in the N-type drift region are arranged in the FRD region, an insulating film positioned on the surface of the gate groove regions and a gate electrode positioned above the insulating film are arranged in the gate groove regions, and a virtual gate electrode positioned above the insulating film on the surface of the virtual groove regions are arranged in the virtual groove regions, the emitting trench region is internally provided with an insulating film positioned on the surface of the emitting trench region and an emitting gate electrode above the insulating film, insulating medium layers positioned on the surface of a semiconductor substrate are arranged above the gate electrode, the virtual gate electrode and the emitting gate electrode, a first P-type base region positioned above the accumulation region is arranged in the IGBT region, the surface of the first P-type base region is provided with an N + emitting region, a contact region positioned below the N + emitting region is further arranged in the first P-type base region, the surface of the IGBT region is provided with an emitting electrode electrically connected with the contact region, the surface of the IGBT region is further provided with a gate metal layer connected with the gate electrode, and the virtual gate electrode in the IGBT region is electrically connected with the emitting electrode, and the emitting trench region is characterized in that: a second P-type base region in ohmic contact with the emitter electrode is arranged between adjacent emitter trench regions in the FRD region, P-type Schottky junction regions in Schottky contact with the emitter electrode are arranged on two sides of the second P-type base region, the depth of the second P-type base region is larger than that of the P-type Schottky junction regions, the doping concentration of the P-type Schottky junction regions is lower than that of the second P-type base region, and the doping concentration of the first P-type base region is equal to that of the second P-type base region.
By means of the scheme, the RC-IGBT chip with good reverse recovery characteristics is characterized in that the P-type Schottky junction region of the FRD region and the second P-type base region of the FRD region are formed by using different masks through different ion implantations respectively; the doping concentration of the P-type Schottky junction region of the FRD region is lower than that of the second P-type base region of the FRD region; under the condition of ensuring the voltage resistance of the diode, the P-type Schottky junction region of the FRD region can adopt lower doping concentration, and the shallow P-type Schottky junction is favorable for increasing potential barrier, reducing the reverse recovery current and reverse recovery loss of the diode, improving the reverse recovery characteristic of the diode and enhancing the robustness of the device;
a manufacturing method of the RC-IGBT chip uses a mask for ion implantation only on the middle part of the FRD region and the IGBT region, so that a first P-type base region in the IGBT region and a second P-type base region in the FRD region are formed.
Furthermore, according to the manufacturing method of the RC-IGBT chip, the first P-type base region and the second P-type base region are subjected to boron ion implantation, and the concentration of the implanted boron ions is 2E13-3E13 cm-2The implantation energy is 80-120 Kev.
Furthermore, the manufacturing method of the RC-IGBT chip of the invention utilizes the mask which does not perform ion implantation in the IGBT region but only performs ion implantation in the P-type Schottky junction region in the FRD region to perform ion implantation, thereby forming a shallow P-type Schottky junction region in the FRD region.
Furthermore, the method for manufacturing the RC-IGBT chip carries out boron ion implantation on the P-type Schottky junction region, and the concentration of the implanted boron ions is 1E12-1E13 cm-2The implantation energy is 60-80 Kev.
By means of the scheme, the manufacturing method of the RC-IGBT chip carries out ion implantation on the P-type Schottky junction region and the second P-type base region through different masks respectively, so that a shallow P-type Schottky junction region and a deeper second P-type base region are formed, and reverse recovery current of the RC-IGBT chip is small.
The foregoing description is only an overview of the technical solutions of the present invention, and in order to make the technical solutions of the present invention more clearly understood and to implement them in accordance with the contents of the description, the following detailed description is given with reference to the preferred embodiments of the present invention and the accompanying drawings.
Drawings
FIG. 1 is a schematic diagram of the front structure of the RC-IGBT chip of the invention;
fig. 2 is a cross-sectional view of an IGBT region;
fig. 3 is a sectional view of the FRD region.
Detailed Description
The following detailed description of embodiments of the present invention is provided in connection with the accompanying drawings and examples. The following examples are intended to illustrate the invention but are not intended to limit the scope of the invention.
Referring to fig. 1 to 3, the RC-IGBT chip with good reverse recovery characteristics according to the present invention includes an IGBT region 1 and an FRD region 2, where the IGBT region and the FRD region include an N-type drift region formed by a semiconductor substrate 100, an N-type field stop region 210 located on the back of the N-type drift region, and a collector 5 located below the N-type field stop region, a P-type region 220 is disposed between the N-type field stop region and the collector in the IGBT region, an N-type collector region 230 is disposed between the N-type field stop region and the collector in the FRD region, an accumulation region 11 is disposed on the surface of the N-type drift region in the IGBT region, a plurality of gate trench regions 12 and a dummy trench region 32 are further disposed in the IGBT region, a plurality of emitter trench regions 22 are disposed in the FRD region, bottom ends of which are located in the N-type drift region, an insulating film 13 located on the surface of the gate trench regions and a gate electrode 14 located above the insulating film are disposed in the gate trench region, and an insulating film 33 and a dummy gate electrode 34 located on the surface of the dummy trench region are disposed in the dummy trench region The utility model discloses a novel transistor, it is characterized in that, be equipped with the emitter gate electrode 24 that is located the insulating film 23 and the insulating film top on emitter trench district surface in the emitter trench district, the gate electrode, the top of virtual gate electrode and emitter gate electrode all is equipped with the insulating medium layer 17 that is located the semiconductor substrate surface, be equipped with the first P type base region 15 that is located accumulation district top in the IGBT district, the surface of first P type base region is equipped with N + emitter region 16, and still be equipped with the contact region 19 that is located N + emitter region below in the first P type base region, IGBT district surface is equipped with the projecting pole electrode 3 of being connected with contact region 19 electricity, the surface in IGBT district still is provided with the grid metal layer of being connected with the gate electrode, virtual gate electrode and the projecting pole electrode electricity in the IGBT district are connected, a serial communication port: a second P-type base region 25 which forms ohmic contact with the emitter electrode 3 is arranged between the adjacent emitter groove regions 22 in the FRD region, P-type Schottky junction regions 26 which form Schottky contact with the emitter electrode are arranged on two sides of the second P-type base region, the depth of the second P-type base region is larger than that of the P-type Schottky junction regions, the doping concentration of the P-type Schottky junction regions is lower than that of the second P-type base region, and the doping concentration of the first P-type base region is equal to that of the second P-type base region.
The specific manufacturing method of the RC-IGBT chip of the invention is described as follows:
(1) taking an N-type RC-IGBT device as an example, an N-type single crystal silicon material or an N-type epitaxial silicon material is used as a semiconductor substrate material to serve as a drift region of the RC-IGBT device.
(2) Neglecting the forming process of the terminal region, a cellular structure of the RC-IGBT device is formed in the active region.
(3) An accumulation region 11 is formed in the device active region of the semiconductor substrate 100 by ion implantation and high-temperature drive-in. The accumulation region 11 is formed only in the IGBT region, and the accumulation region is not formed in the FRD region.
(4) The gate trench region 12, the emitter trench region 22, and the dummy trench region 32 are formed in the surface of the semiconductor substrate 100 by photolithography and reactive ion etching. The IGBT region is provided with a gate groove region 12 and a virtual groove region 32, and the gate groove region 12 and the virtual groove region 32 can be formed according to a certain proportion of 1: n is set. An emission trench region 22 is formed in the FRD region. The groove regions may be arranged at equal intervals or at unequal intervals. Specifically, a silicon dioxide barrier layer with the thickness of 1000-10000A is grown on the surface of the semiconductor substrate 100 and is used as a barrier layer for trench etching; etching the silicon dioxide barrier layer by using the photoetching mask to form a silicon dioxide barrier layer pattern; then removing the photoresist; etching the silicon substrate by using the silicon dioxide barrier layer pattern as a mask, namely deeply digging a plurality of grooves to form a gate groove region 12, an emission groove region 22 and a virtual groove region 32; and removing the residual silicon dioxide barrier layer by wet etching. Wherein, the depth of the groove is 3-7um, and the cross section width is 0.8-1.5 um.
(5) A layer of insulating film 13, 23 and 33 with higher compactness is grown on the inner wall of each groove area. Specifically, a sacrificial oxide layer is grown on the inner wall of each groove area through high-temperature oxidation, and then the sacrificial oxide layer is corroded by a wet method, so that the insulating film is smooth and flat; and growing an insulating film on the inner wall of each groove region through high-temperature oxidation. Wherein the insulating film has a thickness of 1000-2000A; the operation steps are to reduce crystal defects and impurities, so that an insulating film with better compactness is grown to be used as a gate oxide film of an MOS structure;
(6) a layer of polysilicon is deposited on the surface of the semiconductor substrate 100 and doped to form N-type polysilicon. Specifically, polysilicon is deposited on the surface of the semiconductor substrate 100 by a high-temperature furnace tube and is subjected to in-situ doping to form N-type polysilicon, the thickness of the polysilicon is 0.5-2um, and the concentration of the polysilicon is 1E20cm-3(ii) a And then activating the polysilicon at high temperature of 950 ℃ for 30 minutes.
(7) And performing reactive ion etching on the polycrystalline silicon on the surface of the semiconductor substrate 100, wherein the etching thickness is 0.5-2um, and only the polycrystalline silicon in each groove area, on the PAD (PAD for grid electrode) and the BUS (BUS for grid electrode) channel is reserved. Thereby forming gate electrode 14, dummy gate electrode 34, and emitter gate electrode 24. Wherein the gate electrode 14 is formed in the gate trench region 12, the dummy gate electrode 34 is formed in the dummy trench region 32, and the emitter gate electrode 24 is formed in the emitter trench region 22.
(8) Ion implantation is performed in the entire surface of the gap between the gate trench region 12 and the dummy trench region 32, and in the middle of the gap of the emitter trench region 22. Specifically, a mask for ion implantation of the FRD region middle portion and the IGBT region is used, thereby forming the first P-type base region 15 in the IGBT region and the second P-type base region 25 in the FRD region. Wherein the concentration of the implanted boron ions is 2E13-3E13 cm-2The implantation energy is 80-120 Kev.
(9) Performing high-temperature drive-in for a long time to form a first P-type base region 15 and a second P-type base region 25;
(10) ion implantation is performed in the gap at both ends of the emitter trench region 22. Specifically, a mask for not performing ion implantation in the IGBT region but only performing ion implantation in the P-type schottky junction region in the FRD region is used, thereby forming the P-type schottky junction region 26 in the FRD region. Wherein the concentration of the implanted boron ions is 1E12-1E13 cm-2The implantation energy is 60-80 Kev. The P-type Schottky junction region of the FRD region and the second P-type base region of the FRD region are formed by using different masks and respectively injecting different ions; the doping concentration of the P-type Schottky junction region of the FRD region is lower than that of the second P-type base region of the FRD region; under the condition of ensuring the voltage resistance of the diode, the P-type Schottky junction region of the FRD region can adopt lower doping concentration, and the shallow P-type Schottky junction is favorable for increasing potential barrier, reducing the reverse recovery current and reverse recovery loss of the diode, improving the reverse recovery characteristic of the diode and enhancing the robustness of the device;
(11) performing high-temperature drive-in for a short time to form a P-type Schottky junction region 26 of the FRD region; the junction depth of the P-type schottky junction region 26 is much smaller than the second P-type base region 25 due to the shorter drive-in time.
(12) An N + emitter region 16 is formed on the upper surface of the P-type base region 15 in the IGBT region through ion implantation and high-temperature drive-in. Specifically, the ion implantation is not performed in the FRD region but only for the pair IA mask for ion implantation in the GBT area is used, and an implantation window of the N + emission area is formed by utilizing a photoetching mask; and injecting high-energy arsenic ions into the injection window of the N + emitter region and pushing the trap at high temperature, so that an N + emitter region 16 is formed on the upper surface of the P-type base region in the IGBT region. Wherein the implantation dosage of arsenic ion is 1E15-8E15cm-2The implantation energy is 80-120 Kev.
(13) An insulating dielectric layer 17 is deposited on the surface of the semiconductor substrate and reflowed to be planarized. The thickness of the insulating medium layer is 1-1.5 um; the insulating medium layer can be formed by stacking a plurality of layers of insulating media;
(14) the insulating dielectric layer 17 is etched in the IGBT region and the semiconductor substrate is etched down, forming contact trenches 18. Specifically, a mask which is not used for etching the FRD region but is only used for etching the IGBT region is used for etching the insulating medium layer 17 on the surface of the N + emission region 16 in the IGBT region to form a contact window and etching the semiconductor substrate downwards to form a contact groove 18 with the downward depth of 0.3-0.5 um; contact trenches 18 are located in the gaps between each trench region.
(15) Boron ions are implanted multiple times into the N + emitter region through the contact trench 18 to form a P + highly doped region, i.e., a contact region 19. The P + contact region of the IGBT region is formed by a plurality of boron ion injection processes, the thickness of the P + contact region is thicker when the number of boron ion injection is larger, and a hole is easier to be extracted when the device is turned off, so that latch-up is inhibited;
(16) the insulating dielectric layer 17 is etched in the FRD region to form contact trenches 28. Specifically, a mask which is not used for etching the IGBT area but is only used for etching the FRD area is used for etching the insulating medium layer 17 on the surface of the FRD area to form the contact groove 28, at the moment, the lower part of the contact groove 28 of the FRD area is in the same level with the surface of the semiconductor substrate, namely, the contact groove 28 of the FRD area does not extend into the semiconductor substrate, the semiconductor substrate is not etched downwards in the FRD area to form a shallow groove, hole injection is reduced, and the reverse recovery performance of the diode is improved.
(17) And depositing emitter metal on the surface of the device and forming an emitter electrode 3 and a gate metal layer by etching. Specifically, a metal film with the thickness of 1-5 um is deposited on the surface of the device; then forming an emitter electrode 3 and a gate metal layer by etching; the emitter electrode 3 and the gate metal layer are isolated from each other by an insulating dielectric layer 17. The metal is aluminum/silicon alloy or aluminum/silicon/copper alloy or other materials, the thickness is 1-5 um, and the high-doped silicon and the metal form ohmic contact through heating alloying, so that the contact resistance is reduced. And P-type Schottky contact is formed between the shallow P-type silicon and the metal, so that the potential barrier is increased, the hole injection is reduced, and the reverse recovery current of the diode is reduced.
(18) And after the front metallization of the power device is completed, turning over the chip and thinning the back.
(19) Forming an N-type field stop region 210 on the back surface of the semiconductor substrate by phosphorus ion implantation and a high-temperature drive-in process; the doping concentration of the N-type field stop region 210 is 1E15-1E17 cm-3And the junction depth is 1-3 um, so that the compromise characteristic of the IGBT can be improved, and the current trailing time when the IGBT is turned off is reduced.
(20) Forming a back P-type collector region 220 on the back side of the semiconductor substrate by boron ion implantation and a high-temperature drive-in process; wherein the doping concentration of the P-type collector region 220 is 1E18-5E19 cm-3The junction depth is 0.5-1 um, so as to achieve the effect of controlling the hole emission efficiency. The P-type collector region 220 is formed only in the IGBT region.
(21) A back N-type collector region 230 is formed on the back surface of the semiconductor substrate by phosphorus ion implantation and a high-temperature drive-in process. The N-type collector region 230 is formed only in the FRD region.
(22) And carrying out back metallization on the RC-IGBT device to form a back collector 5.
The above description is only a preferred embodiment of the present invention and is not intended to limit the present invention, it should be noted that, for those skilled in the art, many modifications and variations can be made without departing from the technical principle of the present invention, and these modifications and variations should also be regarded as the protection scope of the present invention.

Claims (5)

1. An RC-IGBT chip with good reverse recovery characteristics comprises an IGBT region and an FRD region, wherein the IGBT region and the FRD region respectively comprise an N-type drift region formed by a semiconductor substrate (100), an N-type field termination region (210) positioned on the back of the N-type drift region and a collector (5) positioned below the N-type field termination region, a P-type collector region (220) is arranged between the N-type field termination region and the collector in the IGBT region, an N-type collector region (230) is arranged between the N-type field termination region and the collector in the FRD region, an accumulation region (11) is arranged on the surface of the N-type drift region in the IGBT region, a plurality of gate groove regions (12) and a virtual groove region (32) with bottom ends positioned in the N-type drift region are further arranged in the IGBT region, a plurality of emission groove regions (22) with bottom ends positioned in the N-type drift region are arranged in the FRD region, an insulating film (13) positioned on the surface of the gate groove regions and a gate electrode (14) positioned above the insulating film are arranged in the gate groove region, an insulating film (33) positioned on the surface of the virtual groove region and a virtual gate electrode (34) positioned above the insulating film are arranged in the virtual groove region, an insulating film (23) positioned on the surface of the emitting groove region and an emitting gate electrode (24) positioned above the insulating film are arranged in the emitting groove region, insulating medium layers (17) positioned on the surface of the semiconductor substrate are arranged above the gate electrode, the virtual gate electrode and the emitting gate electrode, a first P-type base region (15) positioned above the accumulation region is arranged in the IGBT region, an N + emitting region (16) is arranged on the surface of the first P-type base region, a contact region (19) positioned below the N + emitting region is further arranged in the first P-type base region, an emitting electrode (3) electrically connected with the contact region (19) is arranged on the surface of the IGBT region, a gate metal layer connected with the gate electrode is further arranged on the surface of the IGBT region, and the virtual gate electrode in the IGBT region is electrically connected with the emitting electrode, the method is characterized in that: a second P-type base region (25) which forms ohmic contact with the emitter electrode (3) is arranged between adjacent emitter groove regions (22) in the FRD region, two sides of the second P-type base region are provided with P-type Schottky junction regions (26) which form Schottky contact with the emitter electrode, the depth of the second P-type base region is larger than that of the P-type Schottky junction regions, the doping concentration of the P-type Schottky junction regions is lower than that of the second P-type base region, and the doping concentration of the first P-type base region is equal to that of the second P-type base region.
2. A method for manufacturing the RC-IGBT chip according to claim 1, characterized in that: and forming a first P-type base region (15) in the IGBT region and a second P-type base region (25) in the FRD region by using a mask for ion implantation of only the middle part of the FRD region and the IGBT region.
3. The method of manufacturing an RC-IGBT chip according to claim 2, characterized in that: boron ion implantation is carried out on the first P-type base region and the second P-type base region, and the concentration of implanted boron ions is 2E13-3E13 cm-2The implantation energy is 80-120 Kev.
4. The method of manufacturing an RC-IGBT chip according to claim 3, characterized in that: and performing ion implantation by using a mask which is not used for performing ion implantation in the IGBT region but only used for performing ion implantation in the P-type Schottky junction region in the FRD region, thereby forming a shallow P-type Schottky junction region (26) in the FRD region.
5. The method of manufacturing an RC-IGBT chip according to claim 4, wherein: boron ion implantation is carried out on the P-type Schottky junction region, and the concentration of the implanted boron ions is 1E12-1E13 cm-2The implantation energy is 60-80 Kev.
CN202010165552.3A 2020-03-11 2020-03-11 RC-IGBT chip with good reverse recovery characteristic and manufacturing method thereof Active CN111430453B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN202010165552.3A CN111430453B (en) 2020-03-11 2020-03-11 RC-IGBT chip with good reverse recovery characteristic and manufacturing method thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN202010165552.3A CN111430453B (en) 2020-03-11 2020-03-11 RC-IGBT chip with good reverse recovery characteristic and manufacturing method thereof

Publications (2)

Publication Number Publication Date
CN111430453A CN111430453A (en) 2020-07-17
CN111430453B true CN111430453B (en) 2022-06-17

Family

ID=71547724

Family Applications (1)

Application Number Title Priority Date Filing Date
CN202010165552.3A Active CN111430453B (en) 2020-03-11 2020-03-11 RC-IGBT chip with good reverse recovery characteristic and manufacturing method thereof

Country Status (1)

Country Link
CN (1) CN111430453B (en)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN112018174A (en) * 2020-08-19 2020-12-01 广东美的白色家电技术创新中心有限公司 Semiconductor device, manufacturing method thereof and household appliance
JP2023144460A (en) * 2022-03-28 2023-10-11 株式会社 日立パワーデバイス Semiconductor device, manufacturing method for the same, and power conversion device
CN114899147B (en) * 2022-07-12 2022-10-21 深圳芯能半导体技术有限公司 RC-IGBT device and preparation method thereof
CN115832039A (en) * 2022-12-09 2023-03-21 宁波达新半导体有限公司 Reverse conducting IGBT device
CN116190420B (en) * 2023-02-24 2024-03-26 上海林众电子科技有限公司 Fast recovery diode structure and preparation method thereof

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107180855A (en) * 2016-03-11 2017-09-19 富士电机株式会社 Semiconductor device
CN209183552U (en) * 2018-12-18 2019-07-30 上海擎茂微电子科技有限公司 A kind of composite grid bipolar transistor device
CN110797403A (en) * 2019-10-18 2020-02-14 上海睿驱微电子科技有限公司 RC-IGBT semiconductor device

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6979863B2 (en) * 2003-04-24 2005-12-27 Cree, Inc. Silicon carbide MOSFETs with integrated antiparallel junction barrier Schottky free wheeling diodes and methods of fabricating the same

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107180855A (en) * 2016-03-11 2017-09-19 富士电机株式会社 Semiconductor device
CN209183552U (en) * 2018-12-18 2019-07-30 上海擎茂微电子科技有限公司 A kind of composite grid bipolar transistor device
CN110797403A (en) * 2019-10-18 2020-02-14 上海睿驱微电子科技有限公司 RC-IGBT semiconductor device

Also Published As

Publication number Publication date
CN111430453A (en) 2020-07-17

Similar Documents

Publication Publication Date Title
CN111430453B (en) RC-IGBT chip with good reverse recovery characteristic and manufacturing method thereof
CN107623027A (en) A kind of trench gate electric charge memory type insulated gate bipolar transistor and its manufacture method
CN107799587A (en) A kind of reverse blocking IGBT and its manufacture method
JPH09139510A (en) Semiconductor device and its manufacture
CN111211168B (en) RC-IGBT chip and manufacturing method thereof
CN111403486B (en) Groove type MOSFET structure and manufacturing method thereof
CN105206656A (en) Reverse conducting IGBT device
CN105810754B (en) A kind of metal-oxide-semiconductor diode with accumulation layer
CN114975602A (en) High-reliability IGBT chip and manufacturing method thereof
CN110854186A (en) IGBT device structure and preparation method thereof
CN106783984B (en) Double-sided terminal structure, reverse conducting semiconductor device and preparation method thereof
CN219513110U (en) IGBT device
CN110429134B (en) IGBT device with asymmetric primitive cells and preparation method
CN113838918B (en) Super-junction IGBT device structure with carrier concentration enhancement and manufacturing method
CN205488135U (en) IGBT device with charge carrier storage structure
CN219419037U (en) Groove type silicon carbide MOSFET device
CN103426760B (en) The manufacturing process of P-type LDMOS surface channel component
CN115083895A (en) Manufacturing method of field stop IGBT chip with back variable doping structure
CN210605712U (en) RC-IGBT device layout
CN115332330A (en) IGBT device with reverse conduction characteristic and preparation method thereof
CN213601874U (en) MOSFET device
CN113437142A (en) Trench type IGBT structure and manufacturing method thereof
WO2021082273A1 (en) Trench-type field-effect transistor structure and preparation method therefor
CN210607263U (en) Insulated gate bipolar transistor with latch-up immunity function
CN219800852U (en) IGBT chip

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant