CN108807381B - Finfet器件及其制造方法 - Google Patents

Finfet器件及其制造方法 Download PDF

Info

Publication number
CN108807381B
CN108807381B CN201711351246.3A CN201711351246A CN108807381B CN 108807381 B CN108807381 B CN 108807381B CN 201711351246 A CN201711351246 A CN 201711351246A CN 108807381 B CN108807381 B CN 108807381B
Authority
CN
China
Prior art keywords
layer
well
liner
over
liner layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN201711351246.3A
Other languages
English (en)
Other versions
CN108807381A (zh
Inventor
郑铭龙
林彦君
林大文
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Publication of CN108807381A publication Critical patent/CN108807381A/zh
Application granted granted Critical
Publication of CN108807381B publication Critical patent/CN108807381B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/085Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
    • H01L27/088Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
    • H01L27/092Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
    • H01L27/0924Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • H01L29/7855Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with at least two independent gates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823431MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823481MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type isolation region manufacturing related aspects, e.g. to avoid interaction of isolation region with adjacent structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823493MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the wells or tubs, e.g. twin tubs, high energy well implants, buried implanted layers for lateral isolation [BILLI]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823807Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823821Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823878Complementary field-effect transistors, e.g. CMOS isolation region manufacturing related aspects, e.g. to avoid interaction of isolation region with adjacent structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1025Channel region of field-effect devices
    • H01L29/1029Channel region of field-effect devices of field-effect transistors
    • H01L29/1033Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure
    • H01L29/1054Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure with a variation of the composition, e.g. channel with strained layer for increasing the mobility
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66787Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
    • H01L29/66795Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7842Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
    • H01L29/7843Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being an applied insulating layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7842Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
    • H01L29/7846Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being located in the lateral device isolation region, e.g. STI
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7842Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
    • H01L29/7848Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being located in the source/drain region, e.g. SiGe source and drain
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02164Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/0217Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31105Etching inorganic layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31144Etching the insulating layers by chemical or physical means using masks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823892Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the wells or tubs, e.g. twin tubs, high energy well implants, buried implanted layers for lateral isolation [BILLI]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/085Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
    • H01L27/088Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
    • H01L27/092Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
    • H01L27/0928Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors comprising both N- and P- wells in the substrate, e.g. twin-tub

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

一种半导体器件包括P型场效应晶体管(PFET)和NFET。PFET包括设置在衬底中的N阱、设置在N阱上方的第一鳍结构、设置在N阱上方的第一衬垫层以及设置在第一衬垫层上方的第二衬垫层。第一衬垫层和第二衬垫层包括不同的材料。NFET包括设置在衬底中的P阱、设置在P阱上方的第二鳍结构、设置在P阱上方的第三衬垫层。第三衬垫层和第二衬垫层包括相同的材料。本发明实施例涉及FINFET器件及其制造方法。

Description

FINFET器件及其制造方法
技术领域
本发明实施例涉及FINFET器件及其制造方法。
背景技术
为了追求更高的器件密度、更高的性能和更低的成本,半导体产业已经发展到纳米技术工艺节点。随着这种进展的发生,来自制造和设计问题的挑战已经导致诸如鳍式场效应晶体管(FinFET)器件的三维设计的发展。利用从衬底延伸的薄的“鳍”(或鳍状结构)制造典型的FinFET器件。鳍通常包括硅并形成晶体管器件的主体。在这个垂直的鳍中形成晶体管的沟道。在鳍上方(例如,包裹在鳍周围)提供栅极。这种类型的栅极允许更好地控制沟道。FinFET器件的其他优势包括降低的短沟道效应和较高的电流。
然而,传统FinFET器件仍然可能具有特定的缺陷。例如,用于传统的FinFET器件的浅沟槽隔离(STI)衬垫还没有配置为优化FinFET器件的性能。
因此,尽管现有的FinFET器件及其制造通常已经足够用于其预期的目的,但是还没有在各个方面完全令人满意。
发明内容
根据本发明的一些实施例,提供了一种半导体器件,包括:P型场效应晶体管(PFET),包括:N阱,设置在衬底中;隔离结构,设置在所述N阱上方;第一鳍结构,设置在所述N阱上方,其中,所述第一鳍结构包括下部区段和设置在所述下部区段上方的上部区段,并且其中,所述下部区段设置在所述隔离结构的上表面下方;第一衬垫层,设置在所述N阱上方和所述第一鳍结构的下部区段的侧壁上;以及第二衬垫层,设置在所述第一衬垫层上方,其中,所述第一衬垫层和所述第二衬垫层包括不同的材料;以及N型场效应晶体管(NFET),包括:P阱,设置在所述衬底中;隔离结构,设置在所述P阱上方;第二鳍结构,设置在所述P阱上方,其中,所述第二鳍结构包括下部区段和设置在所述下部区段上方的上部区段,并且其中,所述下部区段设置在所述隔离结构的上表面下方;以及第三衬垫层,设置在所述P阱上方和所述第二鳍结构的下部区段的侧壁上,其中,所述第三衬垫层和所述第二衬垫层包括相同的材料。
根据本发明的另一些实施例,提供了一种FinFET器件,包括:P型场效应晶体管(PFET),包括:N阱,形成在衬底中,其中,所述N阱包括第一部分和突出于所述第一部分的第二部分;第一半导体层,位于所述N阱的第二部分上方,其中,所述第一半导体层包括硅锗,并且其中,所述N阱的第二部分和所述第一半导体层是所述P型场效应晶体管的第一鳍结构的部分;第一衬垫层,位于所述N阱的第一部分上方和所述N阱的第二部分的侧壁上方,但不位于所述第一半导体层上方,其中,所述第一衬垫层包括防止所述硅锗被氧化的材料;以及第二衬垫层的第一区段,位于所述第一衬垫层上方,其中,所述第二衬垫层包括对硅产生应力的材料;以及N型场效应晶体管(NFET),包括:P阱,形成在所述衬底中,其中,所述P阱包括第一部分和突出于所述第一部分的第二部分;第二半导体层,位于所述P阱的第二部分上方,其中,所述第二半导体层包括硅,并且其中,所述P阱的第二部分和所述第二半导体层是所述N型场效应晶体管的第二鳍结构的部分;以及所述第二衬垫层的第二区段,位于所述P阱的第一部分上方和所述P阱的第二部分的侧壁上,但不位于所述第二半导体层上方。
根据本发明的又一些实施例,还提供了一种制造半导体器件的方法,所述方法包括:在N阱上方形成第一半导体层;在P阱上方形成第二半导体层;实施图案化工艺以形成第一鳍结构和第二鳍结构,其中,所述第一鳍结构包括所述第一半导体层的部分和所述N阱的部分,并且所述第二鳍结构包括所述第二半导体层的部分和所述P阱的部分;在所述第一鳍结构、所述N阱、所述第二鳍结构和所述P阱上方形成第一衬垫层;选择性地去除所述第一衬垫层,从而去除形成在所述第二鳍结构和所述P阱上方的所述第一衬垫层,其中,形成在所述第一鳍结构和所述N阱上方的所述第一衬垫层的剩余部分不受选择性地去除的影响;以及在选择性地去除所述第一衬垫层之后,在所述第二鳍结构、所述P阱和所述第一衬垫层的剩余部分上方形成第二衬垫层,其中,所述第二衬垫层和所述第一衬垫层具有不同的材料组成。
附图说明
当结合附图进行阅读时,从以下详细描述可最佳地理解本发明的各个方面。应该注意,根据工业中的标准实践,各个部件未按比例绘制。实际上,为了清楚的讨论,各种部件的尺寸可以被任意增大或减小。
图1是示例性FinFET器件的立体图。
图2至图17是根据本发明的各个实施例的在不同制造阶段处的FinFET器件的截面侧视图。
图18是根据本发明的实施例的用于制造FinFET器件的方法的流程图。
具体实施方式
以下公开内容提供了许多用于实现本发明的不同特征的不同实施例或实例。下面描述了组件和布置的具体实例以简化本发明。当然,这些仅仅是实例,而不旨在限制本发明。例如,在以下描述中,在第二部件上方或者上形成第一部件可以包括第一部件和第二部件以直接接触的方式形成的实施例,并且也可以包括在第一部件和第二部件之间可以形成额外的部件,从而使得第一部件和第二部件可以不直接接触的实施例。此外,本发明可在各个实例中重复参考标号和/或字符。该重复是为了简单和清楚的目的,并且其本身不指示所讨论的各个实施例和/或配置之间的关系。
而且,为了便于描述,在此可以使用诸如“在…下方”、“在…下面”、“下部”、“在…之上”、“上部”等空间相对术语以描述如图所示的一个元件或部件与另一个(或另一些)元件或部件的关系。除了图中所示的方位外,空间相对术语旨在包括器件在使用或操作中的不同方位。例如,如果翻转附图中的器件,则描述为在其他元件或特征“下方”或“下面”的元件将定向为在其他元件或部件“之上”。因此,示例性术语“在...下面”可以包括之上和下面的方位。装置可以以其他方式定向(旋转90度或在其他方位上),并且在此使用的空间相对描述符可以同样地作出相应的解释。
本发明涉及,但不限于,鳍式场效应晶体管(FinFET)器件。FinFET器件例如可以是包括P型金属氧化物半导体FinFET器件和N型金属氧化物半导体FinFET器件的互补金属氧化物半导体(CMOS)器件。下面的公开将继续利用一个或多个FinFET实例以示出本发明的各个实施例。然而,应该理解,除非另有明确说明,否则该应用不应限制于特定类型的器件。
FinFET器件的使用在半导体产业已经越来越受欢迎。参考图1,示出示例性FinFET器件50的立体图。FinFET器件50是构建在衬底(诸如块状衬底)上方的非平面多栅极晶体管。薄的含硅“鳍状”结构(在下文中称为“鳍”)形成FinFET器件50的主体。鳍沿着图1所示的X方向延伸。鳍具有沿着与X方向正交的Y方向测量的鳍宽度W。FinFET器件50的栅极60包裹在该鳍周围,例如包裹在鳍的顶面和相对的侧壁表面周围。因此,在与X方向和Y方向都正交的Z方向上,栅极60的部分位于鳍上方。
LG表示在X方向上测量的栅极60的长度(或宽度,取决于视角)。栅极60可以包括栅电极组件60A和栅极介电组件60B。栅极介电组件60B具有在Y方向上测量的厚度tox。栅极60的部分位于诸如浅沟槽隔离(STI)的介电隔离结构上方。FinFET器件50的源极70和漏极80形成在位于栅极60的相对侧上的鳍的延伸件中。鳍的由栅极60包裹环绕的部分用作FinFET器件50的沟道。由鳍的尺寸确定FinFET器件50的有效沟道长度。
与传统的金属氧化物半导体场效应晶体管(MOSFET)器件(还称为平面晶体管器件)相比,FinFET器件提供了若干优势。这些优势可以包括更好的芯片面积效率、改善的载流子迁移率、以及与平面器件的制造处理兼容的制造处理。FinFET器件也与高k金属栅极(HKMG)工艺流程兼容。因此,FinFET器件可以实现为HKMG器件,其中,每个栅极均具有高k栅极电介质和金属栅电极。对于上面讨论的这些益处,期望设计对于部分或整个IC芯片而言,使用FinFET器件的集成电路(IC)芯片。
然而,传统的FinFET制造方法可能仍然存在缺陷。例如,传统的FinFET制造可以使用相同类型的浅沟槽隔离(STI)衬垫材料,从而用于NFET和PFET。这种方法不会优化FinFET晶体管的性能。为了改善FinFET器件的性能,本发明利用双STI衬垫方法来同时改善NFET和PFET的性能,如下面参考图2-图18更详细讨论的。
图2-图17是在各个制造阶段处的FinFET器件100的示意性局部截面侧视图。参考图2,FinFET器件100包括均形成在衬底中的N阱110和P阱120。衬底可以是例如硅衬底的半导体衬底。N阱110和P阱120可以使用一个或多个离子注入工艺来形成并且被不同地掺杂,以便具有不同类型的导电性。在一些实施例中,掺杂剂离子可以包括例如砷(As)或磷(P)的n型材料,或者在一些其他实施例中,它们可以包括例如硼(B)的p型材料,这取决于需要NFET还是PFET。
在N阱110上方且在P阱120上方形成半导体层130。在一些实施例中,半导体层130包括硅。可以使用外延生长工艺在N阱110和P阱120上方生长半导体层130的硅材料。半导体层130生长为具有厚度140。在一些实施例中,厚度140在约30纳米(nm)和约70nm之间的范围内。如下面将更详细讨论的,半导体层130的部分(在经历图案化工艺之后)将用作鳍,从而用于FinFET器件100的NFET(也称为NMOS)。
现在参考图3,在半导体层130上方形成介电层150。在一些实施例中,介电层150包括例如氧化硅的氧化物材料。可以使用诸如化学汽相沉积(CVD)、物理汽相沉积(PVD)、原子层沉积(ALD)或它们的组合的沉积工艺来形成介电层150。介电层150形成为具有厚度160。在一些实施例中,厚度160在约10nm和约20nm之间的范围内。在下面讨论的图案化工艺中介电层150将用作硬掩模。
现在参考图4,在介电层150上方形成图案化的光刻胶层170。在一些实施例中,通过诸如光刻胶涂覆(例如,光刻胶旋涂)、曝光、曝光后烘烤、显影和清洗的一个或多个工艺来形成图案化的光刻胶层170。在显影之后,由光刻胶材料的剩余部分形成图案化的光刻胶层170。如图4所示,在P阱120上方但不在N阱110上方形成图案化的光刻胶层170。换言之,图案化的光刻胶层170与P阱120垂直地对准(例如,在图1所示的Z方向上),但不与N阱110垂直地对准。
现在参考图5,由图案化的光刻胶层170图案化介电层150,从而形成图案化的硬掩模150A。然后例如使用光刻胶剥离工艺或光刻胶灰化工艺去除图案化的光刻胶层170。使用图案化的硬掩模150A作为保护掩模,然后实施蚀刻工艺以蚀刻掉半导体层130的部分。换言之,图案化的硬掩模150A在蚀刻工艺期间保护其下面的半导体层130的部分130B不被蚀刻,而去除半导体层130的未被图案化硬掩模150A保护的部分。
如图5所示,以使得半导体层130的部分130A仍然保留在N阱110上的方式实施蚀刻工艺。因为部分130A是层130的部分,所以部分130A和半导体层130的剩余部分具有相同的材料组成(例如,它们都含有Si)。半导体层130的部分130A形成为具有厚度190。在一些实施例中,厚度190在约2nm和约8nm之间的范围内。保留半导体层130的部分130A的原因之一是为了在稍后的工艺中更好地外延生长硅锗材料。例如,半导体层130的部分130A有助于将N阱110与稍后将在半导体层130上方生长的硅锗材料隔离。
现在参考图6,在半导体层130的部分130A上方形成半导体层200。半导体层200具有与半导体层130不同的材料组成。例如,在一些实施例中,半导体层200包括硅锗(SiGe)。可以使用外延生长工艺来生长半导体层200。如上所述,由于存在半导体层130的部分130A,半导体层200不直接形成在N阱110上,而是形成在半导体层130的部分130A上。半导体层130的部分130A在N阱110和半导体层200之间提供隔离,并且允许半导体层200形成为具有更好的外延生长质量。半导体层200形成为具有厚度210。在一些实施例中,厚度210在从约40nm至约60nm的范围内。如将在下面更详细讨论的,半导体层200将用作FinFET器件100的PFET(也称为PMOS)的鳍。
现在参考图7,例如使用诸如化学机械抛光(CMP)的抛光工艺去除图案化的硬掩模150A。CMP工艺还可以去除半导体层200的小部分和半导体层130的部分130B的小部分。作为抛光工艺的结果,FinFET器件100现在具有大致平坦的或平坦化的上表面220。
现在参考图8,在半导体层200和130B的平坦化的上表面220上形成覆盖层230。在一些实施例中,覆盖层230包括硅并且可以称为硅覆盖层。覆盖层230形成为具有厚度240。在一些实施例中,厚度240在从约0.5nm至约5nm的范围内。覆盖层230保护半导体层200免受不期望的氧化。例如,如果暴露于环境空气(其含有氧),则半导体层200中的硅锗材料容易被氧化,这是不期望的,因为其可能不利地影响硅锗材料(例如,用作半导体材料)的预期功能。覆盖层230的形成防止半导体层200暴露在空气中,并且因此防止了半导体层200的硅锗材料的潜在氧化。将在之后的工艺中去除覆盖层230。
现在参考图9,在覆盖层230上方形成介电层270。在一些实施例中,介电层270包括氧化硅并且可以称为垫氧化物层270。然后在介电层270上方形成介电层280。在一些实施例中,介电层280包括氮化硅并且可以称为垫氮化物层280。介电层270和280可以用作后续的光刻图案化工艺的硬掩模的材料。
现在参考图10,实施OD(有源区)图案化工艺290以形成向上突出(例如,在图1的Z方向上向上)的鳍结构295。作为OD图案化工艺290的部分,可以图案化(例如,使用图案化的光刻胶层)介电层270和280以形成限定鳍结构295的横向尺寸的图案化的硬掩模。然后使用图案化的硬掩模270/280来图案化其下面的层。例如,在一个或多个蚀刻工艺中蚀刻掉未被图案化的掩模270/280保护的层230、200和130B以及N阱110和P阱120的部分。可以看出,蚀刻N阱110,从而使得其区段110A突出于未被蚀刻掉的区段110B,并且蚀刻P型阱120,从而使得其区段120A突出于未被蚀刻掉的区段120B。应当理解,区段110A和区段110B具有相同的材料组成,并且区段120A和区段120B具有相同的材料组成。然而,区段110A和110B之间以及区段120A和120B之间的掺杂浓度水平可能不同。例如,区段110B可以具有比区段110A更低的掺杂浓度水平,并且区段120B可以具有比区段120A更低的掺杂浓度水平。层230和200的剩余部分、部分130A以及N阱110A的向上突出的区段共同形成用于PFET的鳍结构295,并且半导体层130B的剩余部分和P阱120A的向上突出的区段共同形成用于NFET的鳍结构295。可以在鳍结构295中,例如在半导体层200和130B中形成NFET和PFET的沟道和源极/漏极区。
现在参考图11,实施沉积工艺300以在每个鳍结构295的顶面和侧面上形成含氮化物的衬垫层310。在一些实施例中,沉积工艺300包括沉积工艺温度范围在约550摄氏度和约950摄氏度之间的CVD工艺。例如,在PFET中,在半导体层200的侧壁表面上并且在N阱110的区段110A的侧壁表面上形成含氮化物的衬垫层310。在一些实施例中,含氮化物的衬垫层310与半导体层200的侧壁表面以及N阱110的区段110A的侧壁表面直接物理接触。在一些实施例中,含氮化物的衬垫层310可以包括氮化硅材料。含氮化物的衬垫层310形成为具有厚度320。在一些实施例中,沉积工艺300配置为使得厚度320在从约2nm至约5nm的范围内。
衬垫层310的氮化硅材料防止半导体层200的硅锗材料暴露于空气中的氧气。如上所述,硅锗容易发生不期望的氧化。在实施上面参考图10讨论的OD图案化工艺290之后,暴露鳍结构295中的半导体层200(包括硅锗)的侧壁。如果不采取其他措施,半导体层200暴露于空气会氧化半导体层200中的硅锗,从而降低器件性能。
为了抑制半导体层200的氧化,本发明在半导体层200的侧壁上形成含氮化物的衬垫层310(例如,含有氮化硅)以防止半导体层200暴露于空气中。含氮化物的衬垫层310的存在因此降低了半导体层200的不期望的氧化的可能性。厚度320的范围也配置为优化含氮化物的衬垫层310的功能,例如相对于防止半导体层200的氧化。应当理解,虽然氮化硅用作含氮化物的衬垫层310的实例,但是也可以使用其他合适的材料,只要这些材料适合于防止半导体层200的硅锗的氧化。
注意,还在用于NFET的鳍结构295上形成含氮化物的衬垫层310。然而,这不是必须的,并且因此在稍后的工艺中去除用于NFET的含氮化物的衬垫层310。
现在参考图12,形成图案化的光刻胶层330以覆盖FinFET器件100的PFET,同时暴露留下的NFET。换言之,在形成在N阱110B上方的鳍结构295上方形成图案化的光刻胶层330,但不在形成在P阱120B上方的鳍结构295上方形成图案化的光刻胶层330。如此,通过图案化的光刻胶层330覆盖PFET的含氮化物的衬垫层310的区段,同时暴露NFET的含氮化物的衬垫层310的区段。可以通过诸如沉积、曝光、显影、烘烤等的工艺(不一定按照该顺序实施)来形成图案化的光刻胶层330。
现在参考图13,对FinFET器件100实施蚀刻工艺350以去除含氮化物的衬垫层310的设置在FinFET器件100的NFET区中的部分。在蚀刻工艺350期间,图案化的光刻胶层330保护位于其下面的含氮化物的衬垫层310免受蚀刻。如此,PFET中的含氮化物的衬垫层310的部分保持完整并且不通过蚀刻工艺350去除。然而,由于设置在NFET中的含氮化物的衬垫层310的部分未被图案化的光刻胶330保护,因此对于NFET,去除含氮化物的衬垫层310,由此暴露NFET的鳍结构295的上表面和侧壁表面。例如,暴露半导体层130B的侧壁表面以及P阱的区段120A的侧壁表面。
现在参考图14,例如使用光刻胶剥离工艺或光刻胶灰化工艺去除图案化的光刻胶层330。去除图案化的光刻胶层330,使得含氮化物的衬垫层310(覆盖PFET中的鳍结构295)暴露。
现在参考图15,实施沉积工艺400以在每个鳍结构295的顶面和侧面上形成含氧化物的衬垫层410。在一些实施例中,沉积工艺400包括沉积工艺的温度范围在约550摄氏度和约950摄氏度之间的CVD工艺。例如,在PFET中,在含氮化物的衬垫层310上形成含氧化物的衬垫层410。在一些实施例中,含氧化物的衬垫层410直接物理接触含氮化物的衬垫层310。在NFET中,在半导体层130B的侧壁表面上且在P阱120的区段120A的侧壁表面上形成含氧化物的衬垫层410。在一些实施例中,含氧化物的衬垫层410直接物理接触半导体层130B的侧壁表面并且直接物理接触P阱120的区段120A的侧壁表面。
在一些实施例中,含氧化物的衬垫层410可以包括氧化硅材料。在一些其他实施例中,含氧化物的衬垫层410可以包括氧化铝材料。含氧化物的衬垫层410形成为具有厚度420。在一些实施例中,沉积工艺300配置为使得厚度420在从约2nm至约5nm的范围内。
衬垫层410的氧化硅材料导致应力。例如,由于NFET的沟道将形成在半导体层130B中,所以衬垫层410与半导体层130B的接近(例如,直接物理接触)可能对NFET的沟道产生拉伸应力。被施加应力的沟道可能会导致性能改善,诸如载流子迁移率提高,并且因此可能是期望的。虽然诸如含氮化物的衬垫310的氮化物衬垫也可能对NFET的沟道产生一些应力(如果已将用于NFET的含氮化物的衬垫310用于替换含氧化物的衬垫层410),则氮化物材料可能不会像氧化物那样产生太多的压力。另外,氮化物材料可以是带正电的。正电荷可能会导致NFET太容易导通,这是不期望的。除此之外,如果NFET太容易导通,可能会导致高泄漏。因此,期望NFET附近的衬垫层是中性的(例如,不带电荷)或具有负电荷。
由于上面讨论的这些原因,含氧化物的衬垫层410的材料组成配置为在中性或带正电的同时对NFET的沟道产生应力。氧化硅材料或氧化铝材料组成可以满足这些条件,并且因此,在各个实施例中,含氧化物的衬垫层410可以包括氧化硅、氧化铝或它们的组合。注意,在图15所示的制造阶段处,在鳍结构295之间存在多个间隙或沟槽450。将在稍后讨论的工艺中填充这些间隙或沟槽450。
现在参考图16,例如通过诸如炉化学汽相沉积(FCVD)的沉积工艺来形成介电隔离结构500。介电隔离结构500形成为填充鳍结构295之间的间隙或沟槽450。在一些实施例中,介电隔离结构500可以包括浅沟槽隔离(STI)。介电隔离结构500可以包括例如氧化硅的氧化物材料。在形成介电隔离结构500之前或之后,可以实施诸如CMP工艺的抛光工艺以去除介电层270和280(以及介电隔离结构500的部分)。抛光工艺还可以去除PFET的鳍结构295中的覆盖层230。
现在参考图17,对FinFET器件100实施鳍凹进工艺600,以选择性地去除用于PFET和NFET的含氧化物的衬垫层410的部分,并且选择性地去除用于PFET的含氮化物的衬垫层310的部分。更详细地,对于NFET,去除含氧化物的衬垫层410的部分,从而暴露半导体层130B,包括暴露其上表面及其侧壁表面。类似地,对于PFET,去除含氧化物的衬垫层410的部分以及含氮化物的衬垫层310的部分,从而暴露半导体层200,包括暴露其上表面及其侧壁表面。作为鳍凹进工艺600的部分,还去除介电隔离结构500的部分,以帮助暴露半导体层200和130B的侧面。
同时,鳍凹进工艺600配置为使得其基本不影响衬垫层310和410的未设置在半导体层200和130B上的部分。例如,在实施鳍凹进工艺600之后,含氮化物的衬垫层310的部分仍然保持设置在N阱的区段110A和130A的侧壁表面上以及N阱的区段110B的上表面上。含氧化物的衬垫层410的部分也保留在PFET中的含氮化物的衬垫层310上。对于NFET,含氧化物的衬垫层410的另一部分保持设置在P阱的区段120A的侧壁表面上以及P阱的区段120B的上表面上。在图17的截面图中,含氧化物的衬垫层410围绕介电隔离结构500的侧面和底面。由于本发明对于NFET和PFET使用不同的衬垫层,因此可以说本发明的FinFET器件100是“双衬垫”器件。
在一些实施例中,鳍凹进工艺600包括诸如干蚀刻、湿蚀刻、反应离子蚀刻(RIE)等的一个或多个蚀刻工艺。可以调整各个蚀刻参数以选择性地蚀刻掉衬垫层310和410的期望的量(例如,刚好足以暴露半导体层200和130B)。这些蚀刻参数可以包括但不限于:蚀刻剂组成、蚀刻温度、蚀刻溶液浓度、蚀刻时间、蚀刻压力、源功率、RF(射频)偏置电压、RF偏置功率、蚀刻剂流量或它们的组合。
图18是根据本发明的各个方面的用于制造FinFET器件的方法900的流程图。方法900包括在N阱上方形成第一半导体层的步骤910。在一些实施例中,形成第一半导体层包括在N阱上方外延生长硅锗作为第一半导体层。
方法900包括在P阱上方形成第二半导体层的步骤920。在一些实施例中,形成第二半导体层包括在P阱上方外延生长硅作为第二半导体层。在一些实施例中,在第一半导体层之前形成第二半导体层。在一些实施例中,实施硅的外延生长,从而使得在N阱和P阱两者上方生长硅。在一些实施例中,在形成第二半导体层之后但在形成第一半导体层之前,部分地去除位于N阱上方的第二半导体层。在部分地去除第二半导体层之后,在第二半导体层的位于N阱上方的剩余部分上方外延生长第一半导体层。
方法900包括实施图案化工艺以形成第一鳍结构和第二鳍结构的步骤930。第一鳍结构包括第一半导体层的部分和N阱的部分,并且第二鳍结构包括第二半导体层的部分和P阱的部分。
方法900包括在第一鳍结构、N阱、第二鳍结构和P阱上方形成第一衬垫层的步骤940。在一些实施例中,形成第一衬垫层包括形成含氮化物层作为第一衬垫层。在一些实施例中,含氮化物的衬垫层包括氮化硅。
方法900包括选择性地去除第一衬垫层,从而去除形成在第二鳍结构和P阱上方的第一衬垫层的步骤950。第一衬垫层的形成在第一鳍结构和N阱上方的剩余部分不受选择性去除的影响。
方法900包括在第二鳍结构、P阱和第一衬垫层的剩余部分上方形成第二衬垫层的步骤960。第二衬垫层和第一衬垫层具有不同的材料组成。在一些实施例中,形成第二衬垫层包括形成含氧化物层作为第二衬垫层。在一些实施例中,含氧化物层包括氧化硅。
在一些实施例中,方法900可以进一步包括去除形成在第一半导体层上方的第一衬垫层和第二衬垫层的部分以及去除形成在第二半导体层上方的第二衬垫层的部分的步骤。
应该理解,可以在上面讨论的步骤910-960之前、期间或之后实施额外的工艺步骤,以完成半导体器件的制造。例如,方法900可以进一步实施工艺以形成栅极结构。可以使用“先栅极”或“后栅极”工艺形成栅极结构。方法900可以进一步包括形成源极/漏极部件以及形成层间介电(ILD)层的步骤。此外,可以形成包括导电接触件、通孔和互连线的互连结构。另外,可以实施测试和封装步骤来完成集成电路的制造。
基于以上讨论,可以看出,本发明提供了优于传统的FinFET及其制造的优势。然而,应该理解,其他实施例可以提供额外的优势,并且不是所有的优势都必须在此公开,并且没有特定优势是所有实施例都需要的。一个优势是,通过使用含氮化物的衬垫,本发明可以减少或防止PFET的鳍中的硅锗材料的不期望的氧化。另一个优势是,通过使用含氧化物的衬垫,本发明可以增加对NFET的沟道的应力。含氧化物的衬垫也不具有正电荷,这意味着NFET不太容易导通。由于这些原因,FinFET器件性能得到改善。另外,本发明的各个方面与当前的制造工艺流程兼容且易于实施。
本发明的一个实施例涉及一种半导体器件。该半导体器件包括P型场效应晶体管(PFET),该P型场效应晶体管包括:设置在衬底中的N阱;设置在N阱上方的第一鳍结构;设置在N阱上方的第一衬垫层;以及设置在第一衬垫层上方的第二衬垫层,其中,第一衬垫层和第二衬垫层包括不同的材料。半导体器件还包括N型场效应晶体管(NFET),其中,该N型场效应晶体管包括:设置在衬底中的P阱;设置在P阱上方的第二鳍结构;以及设置在P阱上方的第三衬垫层,其中,第三衬垫层和第二衬垫层包括相同的材料。在一些实施例中,第一鳍结构包括硅锗层;第二鳍结构包括硅层;第一衬垫层包括配置为防止硅锗层被氧化的材料;并且第二衬垫层包括配置为对NFET提供应力的材料。在一些实施例中,第一衬垫层包括含氮化物的材料;第二衬垫层包括含氧化物的材料;并且第三衬垫层包括含氧化物的材料。在一些实施例中,第一衬垫层包括氮化硅;并且第二衬垫层和第三衬垫层均包括氧化硅。在一些实施例中,第一衬垫层和第二衬垫层的任何部分都不设置在硅锗层的侧壁上;并且第三衬垫的任何部分都不设置在硅层的侧壁上。在一些实施例中,第一衬垫层的部分设置在N阱的侧面上;并且第二衬垫层的部分设置在P阱的侧面上。在一些实施例中,半导体器件还包括:位于PFET和NFET之间的介电隔离结构,其中,在截面侧视图中,第二衬垫层和第三衬垫层围绕介电隔离结构。
本发明的另一实施例涉及FinFET器件。FinFET器件包括P型场效应晶体管(PFET),其中,P型场效应晶体管包括:形成在衬底中的N阱,其中,N阱包括第一部分和突出于第一部分的第二部分;位于N阱的第二部分上方的第一半导体层,其中,第一半导体层包括硅锗;位于N阱上方但不位于第一半导体层上方的第一衬垫层,其中,第一衬垫层包括防止硅锗被氧化的材料;以及位于第一衬垫层上方的第二衬垫层的第一区段,其中,第二衬垫层包括对硅施加应力的材料。FinFET器件还包括N型场效应晶体管(NFET),其中,N型场效应晶体管包括:形成在衬底中的P阱,其中,P阱包括第一部分和突出于第一部分的第二部分;位于P阱的第二部分上方的第二半导体层,其中,第二半导体层包括硅;以及位于P阱上方但不位于第二半导体层上方的第二衬垫层的第二区段。在一些实施例中,第一衬垫层包括氮化硅,并且第二衬垫层的第一区段和第二区段均包括氧化硅。在一些实施例中,第一衬垫层与N阱的第一部分的侧壁直接物理接触,并且第二衬垫层的第二区段与P阱的第一部分的侧壁直接物理接触。在一些实施例中,FinFET器件还包括:位于PFET和NFET之间的介电隔离结构。介电隔离结构与第二衬垫层的第一区段和第二区段两者直接物理接触。
本发明的另一实施例涉及一种制造半导体器件的方法。该方法包括:在N阱上方形成第一半导体层;在P阱上方形成第二半导体层;实施图案化工艺以形成第一鳍结构和第二鳍结构,其中,第一鳍结构包括第一半导体层的部分和N阱的部分,并且第二鳍结构包括第二半导体层的部分和P阱的部分;在第一鳍结构、N阱、第二鳍结构和P阱上方形成第一衬垫层;选择性地去除第一衬垫层,从而去除形成在第二鳍结构和P阱上方的第一衬垫层,其中,形成在第一鳍结构和N阱上方的第一衬垫层的剩余部分不受选择性地去除的影响;并且在选择性地去除第一衬垫层之后,在第二鳍结构、P阱以及第一衬垫层的剩余部分上方形成第二衬垫层,其中,第二衬垫层和第一衬垫层具有不同的材料组成。在一些实施例中,该方法还包括以下步骤:去除形成在第一半导体层上方的第一衬垫层和第二衬垫层的部分,并去除形成在第二半导体层上方的第二衬垫层的部分。在一些实施例中,形成第一衬垫层包括形成含氮化物层作为第一衬垫层。在一些实施例中,含氮化物层包括氮化硅。在一些实施例中,形成第二衬垫层包括形成含氧化物层作为第二衬垫层。在一些实施例中,含氧化物层包括氧化硅。在一些实施例中,形成第一半导体层包括在N阱上方外延生长硅锗作为第一半导体层;并且形成第二半导体层包括在P阱上方外延生长硅作为第二半导体层。在一些实施例中,在第一半导体层之前形成第二半导体层;并且实施硅的外延生长,从而使得在N阱和P阱两者上生方长硅。在一些实施例中,该方法还包括以下步骤:在形成第二半导体层之后但在形成第一半导体层之前,部分地去除位于N阱上方的第二半导体层,其中,在部分地去除第二半导体层之后,在位于N阱上方的第二半导体层的剩余部分上方外延生长第一半导体层。
根据本发明的一些实施例,提供了一种半导体器件,包括:P型场效应晶体管(PFET),包括:N阱,设置在衬底中;隔离结构,设置在所述N阱上方;第一鳍结构,设置在所述N阱上方,其中,所述第一鳍结构包括下部区段和设置在所述下部区段上方的上部区段,并且其中,所述下部区段设置在所述隔离结构的上表面下方;第一衬垫层,设置在所述N阱上方和所述第一鳍结构的下部区段的侧壁上;以及第二衬垫层,设置在所述第一衬垫层上方,其中,所述第一衬垫层和所述第二衬垫层包括不同的材料;以及N型场效应晶体管(NFET),包括:P阱,设置在所述衬底中;隔离结构,设置在所述P阱上方;第二鳍结构,设置在所述P阱上方,其中,所述第二鳍结构包括下部区段和设置在所述下部区段上方的上部区段,并且其中,所述下部区段设置在所述隔离结构的上表面下方;以及第三衬垫层,设置在所述P阱上方和所述第二鳍结构的下部区段的侧壁上,其中,所述第三衬垫层和所述第二衬垫层包括相同的材料。
在上述半导体器件中,所述第一鳍结构包括硅锗层;所述第二鳍结构包括硅层;所述第一衬垫层包括配置为防止所述硅锗层被氧化的材料;以及所述第二衬垫层包括配置为对所述N型场效应晶体管提供应力的材料。
在上述半导体器件中,所述第一衬垫层包括含氮化物的材料;所述第二衬垫层包括含氧化物的材料;以及所述第三衬垫层包括含氧化物层的材料。
在上述半导体器件中,所述第一衬垫层包括氮化硅;以及所述第二衬垫层和所述第三衬垫层均包括氧化硅。
在上述半导体器件中,所述第一衬垫层和所述第二衬垫层的任何部分都不设置在所述硅锗层的侧壁上;以及所述第三衬垫层的任何部分都不设置在所述硅层的侧壁上。
在上述半导体器件中,所述第一衬垫层的部分设置在所述N阱的侧面上;以及所述第二衬垫层的部分设置在所述P阱的侧面上。
在上述半导体器件中,所述隔离结构包括浅沟槽隔离(STI),并且其中,在截面侧视图中,所述第二衬垫层和所述第三衬垫层围绕所述浅沟槽隔离。
根据本发明的另一方面,提供了一种FinFET器件,包括:P型场效应晶体管(PFET),包括:N阱,形成在衬底中,其中,所述N阱包括第一部分和突出于所述第一部分的第二部分;第一半导体层,位于所述N阱的第二部分上方,其中,所述第一半导体层包括硅锗,并且其中,所述N阱的第二部分和所述第一半导体层是所述P型场效应晶体管的第一鳍结构的部分;第一衬垫层,位于所述N阱的第一部分上方和所述N阱的第二部分的侧壁上方,但不位于所述第一半导体层上方,其中,所述第一衬垫层包括防止所述硅锗被氧化的材料;以及第二衬垫层的第一区段,位于所述第一衬垫层上方,其中,所述第二衬垫层包括对硅产生应力的材料;以及N型场效应晶体管(NFET),包括:P阱,形成在所述衬底中,其中,所述P阱包括第一部分和突出于所述第一部分的第二部分;第二半导体层,位于所述P阱的第二部分上方,其中,所述第二半导体层包括硅,并且其中,所述P阱的第二部分和所述第二半导体层是所述N型场效应晶体管的第二鳍结构的部分;以及所述第二衬垫层的第二区段,位于所述P阱的第一部分上方和所述P阱的第二部分的侧壁上,但不位于所述第二半导体层上方。
在上述FinFET器件中,所述第一衬垫层包括氮化硅;以及所述第二衬垫层的第一区段和第二区段均包括氧化硅。
在上述FinFET器件中,所述第一衬垫层与所述N阱的第二部分的侧壁直接物理接触;以及所述第二衬垫层的第二区段与所述P阱的第二部分的侧壁直接物理接触。
在上述FinFET器件中,还包括:位于所述P型场效应晶体管和所述N型场效应晶体管之间的介电隔离结构,其中,所述介电隔离结构与所述第二衬垫层的第一区段和第二区段均直接物理接触。
根据本发明的另一实施例,还提供了一种制造半导体器件的方法,所述方法包括:在N阱上方形成第一半导体层;在P阱上方形成第二半导体层;实施图案化工艺以形成第一鳍结构和第二鳍结构,其中,所述第一鳍结构包括所述第一半导体层的部分和所述N阱的部分,并且所述第二鳍结构包括所述第二半导体层的部分和所述P阱的部分;在所述第一鳍结构、所述N阱、所述第二鳍结构和所述P阱上方形成第一衬垫层;选择性地去除所述第一衬垫层,从而去除形成在所述第二鳍结构和所述P阱上方的所述第一衬垫层,其中,形成在所述第一鳍结构和所述N阱上方的所述第一衬垫层的剩余部分不受选择性地去除的影响;以及在选择性地去除所述第一衬垫层之后,在所述第二鳍结构、所述P阱和所述第一衬垫层的剩余部分上方形成第二衬垫层,其中,所述第二衬垫层和所述第一衬垫层具有不同的材料组成。
在上述方法中,还包括:去除所述第一衬垫层和所述第二衬垫层的形成在所述第一半导体层上方的部分;以及去除所述第二衬垫层的形成在所述第二半导体层上方的部分。
在上述方法中,形成所述第一衬垫层包括形成含氮化物层作为所述第一衬垫层。
在上述方法中,所述含氮化物层包括氮化硅。
在上述方法中,形成所述第二衬垫层包括形成含氧化物层作为所述第二衬垫层。
在上述方法中,所述含氧化物层包括氧化硅。
在上述方法中,形成所述第一半导体层包括在所述N阱上方外延生长硅锗作为所述第一半导体层;以及形成所述第二半导体层包括在所述P阱上方外延生长硅作为所述第二半导体层。
在上述方法中,在所述第一半导体层之前形成所述第二半导体层;以及实施所述硅的外延生长,从而在所述N阱和所述P阱两者上方生长所述硅。
在上述方法中,还包括:在形成所述第二半导体层之后但在形成所述第一半导体层之前,部分地去除位于所述N阱上方的所述第二半导体层,其中,在部分地去除所述第二半导体层之后,在所述第二半导体层的位于所述N阱上方的剩余部分上方外延生长所述第一半导体层。
上面概述了若干实施例的特征,使得本领域技术人员可以更好地理解本发明的各方面。本领域技术人员应该理解,他们可以容易地使用本发明作为基础来设计或修改用于实施与在此所介绍实施例相同的目的和/或实现相同优势的其他工艺和结构。本领域技术人员也应该意识到,这种等同构造并不背离本发明的精神和范围,并且在不背离本发明的精神和范围的情况下,在此他们可以做出多种变化、替换以及改变。

Claims (20)

1.一种半导体器件,包括:
P型场效应晶体管(PFET),包括:
N阱,设置在衬底中;
隔离结构,设置在所述N阱上方;
第一鳍结构,设置在所述N阱上方,其中,所述第一鳍结构包括下部区段和设置在所述下部区段上方的上部区段,并且其中,所述下部区段设置在所述隔离结构的上表面下方;
所述下部区段还包括设置在所述N阱上方的第二半导体层,所述第二半导体层包含硅层,所述上部区段包括第一半导体层,所述第一半导体层包含硅锗层;
第一衬垫层,设置在所述N阱上方和所述第一鳍结构的下部区段的侧壁上;以及
第二衬垫层,设置在所述第一衬垫层上方,其中,所述第一衬垫层和所述第二衬垫层包括不同的材料,所述第一衬垫层和所述第二衬垫层均与所述第一半导体层和所述第二半导体层的接触界面共面;以及
N型场效应晶体管(NFET),包括:
P阱,设置在所述衬底中;
隔离结构,设置在所述P阱上方;
第二鳍结构,设置在所述P阱上方,其中,所述第二鳍结构包括下部区段和设置在所述下部区段上方的上部区段,并且其中,所述下部区段设置在所述隔离结构的上表面下方;以及
第三衬垫层,设置在所述P阱上方和所述第二鳍结构的下部区段的侧壁上,其中,所述第三衬垫层和所述第二衬垫层包括相同的材料,所述第三衬垫层的顶面与所述隔离结构的顶面共面,
其中,所述P型场效应晶体管和所述N型场效应晶体管具有不同数量的衬垫层。
2.根据权利要求1所述的半导体器件,其中:
所述第二鳍结构包括硅层;
所述第一衬垫层包括配置为防止所述硅锗层被氧化的材料;以及
所述第三衬垫层包括配置为对所述N型场效应晶体管提供应力的材料。
3.根据权利要求2所述的半导体器件,其中:
所述第一衬垫层包括含氮化物的材料;
所述第二衬垫层包括含氧化物的材料;以及
所述第三衬垫层包括含氧化物层的材料。
4.根据权利要求3所述的半导体器件,其中:
所述第一衬垫层包括氮化硅;以及
所述第二衬垫层和所述第三衬垫层均包括氧化硅。
5.根据权利要求2所述的半导体器件,其中:
所述第一衬垫层和所述第二衬垫层的任何部分都不设置在所述硅锗层的侧壁上;以及
所述第三衬垫层的任何部分都不设置在所述硅层的侧壁上。
6.根据权利要求1所述的半导体器件,其中:
所述第一衬垫层的部分设置在所述N阱的侧面上;以及
所述第三衬垫层的部分设置在所述P阱的侧面上。
7.根据权利要求1所述的半导体器件,其中,所述隔离结构包括浅沟槽隔离(STI),并且其中,在截面侧视图中,所述第二衬垫层和所述第三衬垫层围绕所述浅沟槽隔离。
8.一种FinFET器件,包括:
P型场效应晶体管(PFET),包括:
N阱,形成在衬底中,其中,所述N阱包括第一部分和突出于所述第一部分的第二部分;
第一半导体层,位于所述N阱的第二部分上方,其中,所述第一半导体层包括硅锗,并且其中,所述N阱的第二部分和所述第一半导体层是所述P型场效应晶体管的第一鳍结构的部分;
第一衬垫层,位于所述N阱的第一部分上方和所述N阱的第二部分的侧壁上方,但不位于所述第一半导体层上方,其中,所述第一衬垫层包括防止所述硅锗被氧化的材料;以及
第二衬垫层的第一区段,位于所述第一衬垫层上方,其中,所述第二衬垫层包括对硅产生应力的材料;以及
N型场效应晶体管(NFET),包括:
P阱,形成在所述衬底中,其中,所述P阱包括第一部分和突出于所述第一部分的第二部分;
第二半导体层,位于所述P阱的第二部分上方,其中,所述第二半导体层包括硅,并且其中,所述P阱的第二部分和所述第二半导体层是所述N型场效应晶体管的第二鳍结构的部分;以及
所述第二衬垫层的第二区段,位于所述P阱的第一部分上方并且直接地位于所述P阱的第二部分的侧壁上,但不位于所述第二半导体层上方,所述第一衬垫层和所述第二衬垫层的第二区段具有相同的高度;
所述第二半导体层还位于所述N阱的所述第二部分上方并且位于所述第一半导体层的下方,所述第一衬垫层和所述第二衬垫层均与所述第一半导体层和所述第二半导体层的接触界面共面。
9.根据权利要求8所述的FinFET器件,其中:
所述第一衬垫层包括氮化硅;以及
所述第二衬垫层的第一区段和第二区段均包括氧化硅。
10.根据权利要求8所述的FinFET器件,其中:
所述第一衬垫层与所述N阱的第二部分的侧壁直接物理接触;以及
所述第二衬垫层的第二区段与所述P阱的第二部分的侧壁直接物理接触。
11.根据权利要求8所述的FinFET器件,还包括:位于所述P型场效应晶体管和所述N型场效应晶体管之间的介电隔离结构,其中,所述介电隔离结构与所述第二衬垫层的第一区段和第二区段均直接物理接触。
12.一种制造半导体器件的方法,所述方法包括:
在N阱和P阱上方形成第二半导体层,包括在所述N阱和所述P阱上方外延生长作为所述第二半导体层的硅;
部分地去除所述N阱上方的所述第二半导体层;
在所述N阱上方形成第一半导体层,包括:在所述N阱上方外延生长作为所述第一半导体层的硅锗,所述第一半导体层外延生长在所述第二半导体层在所述部分地去除之后的位于所述N阱上方的剩余部分上方;
实施图案化工艺以形成第一鳍结构和第二鳍结构,其中,所述第一鳍结构包括所述第一半导体层的部分和所述N阱的部分,并且所述第二鳍结构包括所述第二半导体层的部分和所述P阱的部分;
在所述第一鳍结构、所述N阱、所述第二鳍结构和所述P阱上方形成第一衬垫层;
选择性地去除所述第一衬垫层,从而去除形成在所述第二鳍结构和所述P阱上方的所述第一衬垫层,其中,形成在所述第一鳍结构和所述N阱上方的所述第一衬垫层的剩余部分不受选择性地去除的影响;以及
在选择性地去除所述第一衬垫层之后,在所述第二鳍结构、所述P阱和所述第一衬垫层的剩余部分上方形成第二衬垫层,其中,所述第二衬垫层和所述第一衬垫层具有不同的材料组成。
13.根据权利要求12所述的方法,还包括:
去除所述第一衬垫层和所述第二衬垫层的形成在所述第一半导体层上方的部分;以及
去除所述第二衬垫层的形成在所述第二半导体层上方的部分。
14.根据权利要求12所述的方法,其中,形成所述第一衬垫层包括形成含氮化物层作为所述第一衬垫层。
15.根据权利要求14所述的方法,其中,所述含氮化物层包括氮化硅。
16.根据权利要求12所述的方法,其中,形成所述第二衬垫层包括形成含氧化物层作为所述第二衬垫层。
17.根据权利要求16所述的方法,其中,所述含氧化物层包括氧化硅。
18.根据权利要求12所述的方法,其中,所述N阱和所述P阱分别形成为包括从衬底中垂直突出的部分。
19.根据权利要求13所述的方法,其中:在去除所述第一衬垫层的部分和所述第二衬垫层的部分后,所述第二鳍结构的部分侧壁暴露,所述第二鳍结构未暴露全部侧壁。
20.根据权利要求13所述的方法,还包括:在去除所述第一衬垫层的部分和所述第二衬垫层的部分前,形成围绕所述第一鳍结构和所述第二鳍结构的隔离结构;
在去除所述第一衬垫层的部分和所述第二衬垫层的部分时,也部分地去除所述隔离结构。
CN201711351246.3A 2017-04-27 2017-12-15 Finfet器件及其制造方法 Active CN108807381B (zh)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US201762490839P 2017-04-27 2017-04-27
US62/490,839 2017-04-27
US15/725,544 US10522417B2 (en) 2017-04-27 2017-10-05 FinFET device with different liners for PFET and NFET and method of fabricating thereof
US15/725,544 2017-10-05

Publications (2)

Publication Number Publication Date
CN108807381A CN108807381A (zh) 2018-11-13
CN108807381B true CN108807381B (zh) 2022-03-25

Family

ID=63797514

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201711351246.3A Active CN108807381B (zh) 2017-04-27 2017-12-15 Finfet器件及其制造方法

Country Status (5)

Country Link
US (3) US10522417B2 (zh)
KR (1) KR102111416B1 (zh)
CN (1) CN108807381B (zh)
DE (1) DE102017124127A1 (zh)
TW (1) TWI662702B (zh)

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107004710A (zh) * 2014-12-23 2017-08-01 英特尔公司 形成具有侧壁衬垫的鳍状物结构的装置和方法
US10522417B2 (en) 2017-04-27 2019-12-31 Taiwan Semiconductor Manufacturing Co., Ltd. FinFET device with different liners for PFET and NFET and method of fabricating thereof
US10515952B2 (en) * 2017-08-04 2019-12-24 Taiwan Semiconductor Manufacturing Co., Ltd. Fin field effect transistor (FinFET) device structure and method for forming the same
US11264268B2 (en) * 2018-11-29 2022-03-01 Taiwan Semiconductor Mtaiwananufacturing Co., Ltd. FinFET circuit devices with well isolation
US11211381B2 (en) 2019-01-29 2021-12-28 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device structure and method for forming the same
US10825918B2 (en) * 2019-01-29 2020-11-03 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device structure and method for forming the same
US11114331B2 (en) * 2019-05-03 2021-09-07 United Microelectronics Corp. Method for fabricating shallow trench isolation
US10978356B2 (en) 2019-05-10 2021-04-13 International Business Machines Corporation Tri-layer STI liner for nanosheet leakage control
US10879132B2 (en) 2019-05-29 2020-12-29 International Business Machines Corporation Combination of tensilely strained n-type fin field effect transistors and compressively strained p-type fin field effect transistors
US11705372B2 (en) * 2020-02-11 2023-07-18 Taiwan Semiconductor Manufacturing Co., Ltd. Fin loss prevention
TWI831954B (zh) * 2020-03-30 2024-02-11 華邦電子股份有限公司 半導體隔離結構及其形成方法
US11335770B2 (en) 2020-05-28 2022-05-17 Winbond Electronics Corp. Semiconductor isolation structures having different configurations in different device regions and method of forming the same

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN106449749A (zh) * 2015-08-12 2017-02-22 联华电子股份有限公司 半导体元件及其制作方法
CN106469685A (zh) * 2015-08-20 2017-03-01 三星电子株式会社 用于制造具有鳍型场效应晶体管的半导体器件的方法
CN106571340A (zh) * 2015-10-07 2017-04-19 台湾积体电路制造股份有限公司 应变纳米线cmos器件和形成方法

Family Cites Families (75)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7393733B2 (en) 2004-12-01 2008-07-01 Amberwave Systems Corporation Methods of forming hybrid fin field-effect transistor structures
US7425740B2 (en) 2005-10-07 2008-09-16 Taiwan Semiconductor Manufacturing Company, Ltd. Method and structure for a 1T-RAM bit cell and macro
US7667271B2 (en) 2007-04-27 2010-02-23 Taiwan Semiconductor Manufacturing Company, Ltd. Fin field-effect transistors
US8048723B2 (en) 2008-12-05 2011-11-01 Taiwan Semiconductor Manufacturing Company, Ltd. Germanium FinFETs having dielectric punch-through stoppers
US8776734B1 (en) 2008-05-19 2014-07-15 Innovative Environmental Solutions, Llc Remedial system: a pollution control device for utilizing and abating volatile organic compounds
US7910453B2 (en) 2008-07-14 2011-03-22 Taiwan Semiconductor Manufacturing Company, Ltd. Storage nitride encapsulation for non-planar sonos NAND flash charge retention
US8053299B2 (en) 2009-04-17 2011-11-08 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabrication of a FinFET element
US8440517B2 (en) 2010-10-13 2013-05-14 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET and method of fabricating the same
US8497528B2 (en) 2010-05-06 2013-07-30 Taiwan Semiconductor Manufacturing Company, Ltd. Method for fabricating a strained structure
US9245805B2 (en) 2009-09-24 2016-01-26 Taiwan Semiconductor Manufacturing Company, Ltd. Germanium FinFETs with metal gates and stressors
US8362575B2 (en) 2009-09-29 2013-01-29 Taiwan Semiconductor Manufacturing Company, Ltd. Controlling the shape of source/drain regions in FinFETs
US8610240B2 (en) 2009-10-16 2013-12-17 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit with multi recessed shallow trench isolation
US8415718B2 (en) 2009-10-30 2013-04-09 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming epi film in substrate trench
US8395195B2 (en) 2010-02-09 2013-03-12 Taiwan Semiconductor Manufacturing Company, Ltd. Bottom-notched SiGe FinFET formation using condensation
US8310013B2 (en) 2010-02-11 2012-11-13 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabricating a FinFET device
WO2011101931A1 (ja) * 2010-02-17 2011-08-25 パナソニック株式会社 半導体装置及びその製造方法
US8399931B2 (en) 2010-06-30 2013-03-19 Taiwan Semiconductor Manufacturing Company, Ltd. Layout for multiple-fin SRAM cell
US8729627B2 (en) 2010-05-14 2014-05-20 Taiwan Semiconductor Manufacturing Company, Ltd. Strained channel integrated circuit devices
US8796759B2 (en) 2010-07-15 2014-08-05 Taiwan Semiconductor Manufacturing Company, Ltd. Fin-like field effect transistor (FinFET) device and method of manufacturing same
US8367498B2 (en) 2010-10-18 2013-02-05 Taiwan Semiconductor Manufacturing Company, Ltd. Fin-like field effect transistor (FinFET) device and method of manufacturing same
US8487378B2 (en) 2011-01-21 2013-07-16 Taiwan Semiconductor Manufacturing Company, Ltd. Non-uniform channel junction-less transistor
US8816444B2 (en) 2011-04-29 2014-08-26 Taiwan Semiconductor Manufacturing Company, Ltd. System and methods for converting planar design to FinFET design
US8618556B2 (en) 2011-06-30 2013-12-31 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET design and method of fabricating same
US8962400B2 (en) 2011-07-07 2015-02-24 Taiwan Semiconductor Manufacturing Company, Ltd. In-situ doping of arsenic for source and drain epitaxy
US8609518B2 (en) 2011-07-22 2013-12-17 Taiwan Semiconductor Manufacturing Company, Ltd. Re-growing source/drain regions from un-relaxed silicon layer
US8841701B2 (en) 2011-08-30 2014-09-23 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET device having a channel defined in a diamond-like shape semiconductor structure
US8466027B2 (en) 2011-09-08 2013-06-18 Taiwan Semiconductor Manufacturing Company, Ltd. Silicide formation and associated devices
US8723272B2 (en) 2011-10-04 2014-05-13 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET device and method of manufacturing same
US8723236B2 (en) 2011-10-13 2014-05-13 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET device and method of manufacturing same
US8815712B2 (en) 2011-12-28 2014-08-26 Taiwan Semiconductor Manufacturing Company, Ltd. Method for epitaxial re-growth of semiconductor region
US8887106B2 (en) 2011-12-28 2014-11-11 Taiwan Semiconductor Manufacturing Company, Ltd. Method of generating a bias-adjusted layout design of a conductive feature and method of generating a simulation model of a predefined fabrication process
US8377779B1 (en) 2012-01-03 2013-02-19 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of manufacturing semiconductor devices and transistors
US8735993B2 (en) 2012-01-31 2014-05-27 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET body contact and method of making same
US8742509B2 (en) 2012-03-01 2014-06-03 Taiwan Semiconductor Manufacturing Company, Ltd. Apparatus and method for FinFETs
US8847293B2 (en) 2012-03-02 2014-09-30 Taiwan Semiconductor Manufacturing Company, Ltd. Gate structure for semiconductor device
US8785285B2 (en) 2012-03-08 2014-07-22 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor devices and methods of manufacture thereof
US8836016B2 (en) 2012-03-08 2014-09-16 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor structures and methods with high mobility and high energy bandgap materials
US8716765B2 (en) 2012-03-23 2014-05-06 Taiwan Semiconductor Manufacturing Company, Ltd. Contact structure of semiconductor device
US8860148B2 (en) 2012-04-11 2014-10-14 Taiwan Semiconductor Manufacturing Company, Ltd. Structure and method for FinFET integrated with capacitor
US9171929B2 (en) 2012-04-25 2015-10-27 Taiwan Semiconductor Manufacturing Company, Ltd. Strained structure of semiconductor device and method of making the strained structure
US8680576B2 (en) 2012-05-16 2014-03-25 Taiwan Semiconductor Manufacturing Company, Ltd. CMOS device and method of forming the same
US8729634B2 (en) 2012-06-15 2014-05-20 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET with high mobility and strain channel
US8736056B2 (en) 2012-07-31 2014-05-27 Taiwan Semiconductor Manufacturing Company, Ltd. Device for reducing contact resistance of a metal
US9105490B2 (en) 2012-09-27 2015-08-11 Taiwan Semiconductor Manufacturing Company, Ltd. Contact structure of semiconductor device
US8823065B2 (en) 2012-11-08 2014-09-02 Taiwan Semiconductor Manufacturing Company, Ltd. Contact structure of semiconductor device
US8633516B1 (en) 2012-09-28 2014-01-21 Taiwan Semiconductor Manufacturing Company, Ltd. Source/drain stack stressor for semiconductor device
US8497177B1 (en) 2012-10-04 2013-07-30 Taiwan Semiconductor Manufacturing Company, Ltd. Method of making a FinFET device
US8772109B2 (en) 2012-10-24 2014-07-08 Taiwan Semiconductor Manufacturing Company, Ltd. Apparatus and method for forming semiconductor contacts
CN103811346B (zh) * 2012-11-09 2017-03-01 中国科学院微电子研究所 半导体器件及其制造方法
US8809139B2 (en) 2012-11-29 2014-08-19 Taiwan Semiconductor Manufacturing Company, Ltd. Fin-last FinFET and methods of forming same
US9236300B2 (en) 2012-11-30 2016-01-12 Taiwan Semiconductor Manufacturing Company, Ltd. Contact plugs in SRAM cells and the method of forming the same
US9093530B2 (en) 2012-12-28 2015-07-28 Taiwan Semiconductor Manufacturing Company, Ltd. Fin structure of FinFET
US8853025B2 (en) 2013-02-08 2014-10-07 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET/tri-gate channel doping for multiple threshold voltage tuning
US9093514B2 (en) 2013-03-06 2015-07-28 Taiwan Semiconductor Manufacturing Co., Ltd. Strained and uniform doping technique for FINFETs
US8826213B1 (en) 2013-03-11 2014-09-02 Taiwan Semiconductor Manufacturing Company, Ltd. Parasitic capacitance extraction for FinFETs
US9214555B2 (en) 2013-03-12 2015-12-15 Taiwan Semiconductor Manufacturing Co., Ltd. Barrier layer for FinFET channels
US8943455B2 (en) 2013-03-12 2015-01-27 Taiwan Semiconductor Manufacturing Company, Ltd. Methods for layout verification for polysilicon cell edge structures in FinFET standard cells
US8963258B2 (en) 2013-03-13 2015-02-24 Taiwan Semiconductor Manufacturing Company FinFET with bottom SiGe layer in source/drain
US8796666B1 (en) 2013-04-26 2014-08-05 Taiwan Semiconductor Manufacturing Company, Ltd. MOS devices with strain buffer layer and methods of forming the same
US9530775B2 (en) * 2013-06-12 2016-12-27 Globalfoundries Inc. Methods of forming different FinFET devices having different fin heights and an integrated circuit product containing such devices
US10056380B2 (en) 2013-06-20 2018-08-21 Intel Corporation Non-planar semiconductor device having doped sub-fin region and method to fabricate same
WO2015094167A1 (en) * 2013-12-16 2015-06-25 Intel Corporation Nmos and pmos strained devices without relaxed substrates
US9548303B2 (en) 2014-03-13 2017-01-17 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET devices with unique fin shape and the fabrication thereof
KR102320820B1 (ko) 2015-02-24 2021-11-02 삼성전자주식회사 집적회로 소자 및 그 제조 방법
US9847333B2 (en) * 2015-03-09 2017-12-19 Globalfoundries Inc. Reducing risk of punch-through in FinFET semiconductor structure
KR102426666B1 (ko) * 2015-03-25 2022-07-28 삼성전자주식회사 집적회로 장치 및 이의 제조 방법
US9837415B2 (en) * 2015-06-25 2017-12-05 International Business Machines Corporation FinFET structures having silicon germanium and silicon fins with suppressed dopant diffusion
US9741623B2 (en) 2015-08-18 2017-08-22 Globalfoundries Inc. Dual liner CMOS integration methods for FinFET devices
US9385189B1 (en) * 2015-08-26 2016-07-05 Globalfoundries Inc. Fin liner integration under aggressive pitch
US9865597B2 (en) 2015-09-08 2018-01-09 Samsung Electronics Co., Ltd. Semiconductor device having fin and dual liner
CN106952822A (zh) * 2016-01-07 2017-07-14 中芯国际集成电路制造(上海)有限公司 改善鳍式场效应管性能的方法
CN106952873B (zh) * 2016-01-07 2019-11-01 中芯国际集成电路制造(上海)有限公司 鳍式场效应管的形成方法
US9905649B2 (en) * 2016-02-08 2018-02-27 International Business Machines Corporation Tensile strained nFET and compressively strained pFET formed on strain relaxed buffer
CN107706112B (zh) * 2016-08-09 2020-07-10 中芯国际集成电路制造(上海)有限公司 半导体器件的形成方法
US10522417B2 (en) 2017-04-27 2019-12-31 Taiwan Semiconductor Manufacturing Co., Ltd. FinFET device with different liners for PFET and NFET and method of fabricating thereof

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN106449749A (zh) * 2015-08-12 2017-02-22 联华电子股份有限公司 半导体元件及其制作方法
CN106469685A (zh) * 2015-08-20 2017-03-01 三星电子株式会社 用于制造具有鳍型场效应晶体管的半导体器件的方法
CN106571340A (zh) * 2015-10-07 2017-04-19 台湾积体电路制造股份有限公司 应变纳米线cmos器件和形成方法

Also Published As

Publication number Publication date
TWI662702B (zh) 2019-06-11
US10522417B2 (en) 2019-12-31
KR20180120559A (ko) 2018-11-06
US11810827B2 (en) 2023-11-07
TW201839990A (zh) 2018-11-01
DE102017124127A1 (de) 2018-10-31
CN108807381A (zh) 2018-11-13
US11031299B2 (en) 2021-06-08
US20210366784A1 (en) 2021-11-25
US20180350697A1 (en) 2018-12-06
KR102111416B1 (ko) 2020-05-18
US20180315664A1 (en) 2018-11-01

Similar Documents

Publication Publication Date Title
CN108807381B (zh) Finfet器件及其制造方法
US8003458B2 (en) Methods of manufacturing a semiconductor device with active regions of different heights
US9070742B2 (en) FinFet integrated circuits with uniform fin height and methods for fabricating the same
US9196543B2 (en) Structure and method for finFET device
US20180040720A1 (en) FINFET Structure and Method for Fabricating the Same
US8691640B1 (en) Methods of forming dielectrically isolated fins for a FinFET semiconductor by performing an etching process wherein the etch rate is modified via inclusion of a dopant material
US20120280291A1 (en) Semiconductor device including gate openings
US10847431B2 (en) Ion implantation methods and structures thereof
US11355603B2 (en) Methods and structures of novel contact feature
US20210296185A1 (en) Semiconductor device and manufacturing method thereof
US9812558B2 (en) Three-dimensional transistor and methods of manufacturing thereof
US9768166B1 (en) Integrated LDMOS and VFET transistors
US8581347B2 (en) Forming bipolar transistor through fast EPI-growth on polysilicon
US20210265224A1 (en) Semiconductor Device with Dual Isolation Liner and Method of Forming the Same
US20130302954A1 (en) Methods of forming fins for a finfet device without performing a cmp process
US20090057729A1 (en) Semiconductor device and methods for fabricating same
US8541281B1 (en) Replacement gate process flow for highly scaled semiconductor devices
TWI546968B (zh) 具有本體接觸之鰭式場效電晶體及其形成方法

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant