CN108369912B - 半导体装置及其制造方法 - Google Patents

半导体装置及其制造方法 Download PDF

Info

Publication number
CN108369912B
CN108369912B CN201580085210.8A CN201580085210A CN108369912B CN 108369912 B CN108369912 B CN 108369912B CN 201580085210 A CN201580085210 A CN 201580085210A CN 108369912 B CN108369912 B CN 108369912B
Authority
CN
China
Prior art keywords
metal film
semiconductor device
organic protective
protective film
aluminum electrode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN201580085210.8A
Other languages
English (en)
Other versions
CN108369912A (zh
Inventor
浜口卓也
中田洋辅
中野诚也
多留谷政良
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mitsubishi Electric Corp
Original Assignee
Mitsubishi Electric Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mitsubishi Electric Corp filed Critical Mitsubishi Electric Corp
Publication of CN108369912A publication Critical patent/CN108369912A/zh
Application granted granted Critical
Publication of CN108369912B publication Critical patent/CN108369912B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/45Ohmic electrodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04026Bonding areas specifically adapted for layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05124Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05617Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05624Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05647Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05655Nickel [Ni] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29298Fillers
    • H01L2224/29299Base material
    • H01L2224/293Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29338Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/29339Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/83001Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector involving a temporary auxiliary member not forming part of the bonding apparatus
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/83007Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector involving a permanent auxiliary member being left in the finished device, e.g. aids for holding or protecting the layer connector during or after the bonding process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/832Applying energy for connecting
    • H01L2224/83201Compression bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/83801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8384Sintering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/10251Elemental semiconductors, i.e. Group IV
    • H01L2924/10253Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/1026Compound semiconductors
    • H01L2924/1027IV
    • H01L2924/10272Silicon Carbide [SiC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1203Rectifying Diode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1305Bipolar Junction Transistor [BJT]
    • H01L2924/13055Insulated gate bipolar transistor [IGBT]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13091Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress
    • H01L2924/3512Cracking
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/37Effects of the manufacturing process
    • H01L2924/37001Yield

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Die Bonding (AREA)

Abstract

在半导体衬底(1)之上形成有铝电极(2)。焊料连接用的金属膜(3)形成于铝电极(2)之上。有机保护膜(4)在铝电极(2)之上与金属膜(3)分离地形成。有机保护膜(4)与金属膜(3)的间隔大于或等于有机保护膜(4)的厚度的一半。由此,即使在烧结接合时有机保护膜(4)发生变形,其应力也不会传递至金属膜(3)。因此,能够防止焊料连接用的金属膜(3)破裂。

Description

半导体装置及其制造方法
技术领域
本发明涉及能够防止焊料连接用的金属膜破裂的半导体装置及其制造方法。
背景技术
就功率循环寿命优异且需要高可靠性的半导体装置而言,在半导体衬底之上形成焊料接合用的金属膜(例如,参照专利文献1)。
专利文献1:日本特开2012-253058号公报
发明内容
在使半导体装置的背面电极与绝缘基板的电路图案烧结接合时,从半导体装置的表面侧进行加压。通常,就有机保护膜而言,为了避免由于晶片工艺或模块组装工序中的外部应力、来自模块的封装材料的应力等而破裂,优选使用杨氏模量低的材料。例如,通过将杨氏模量3GPa左右的聚酰亚胺形成大于或等于5μm,从而能够使其作为保护膜起作用。特别是,如果在晶片工艺中途有机保护膜破裂,则在之后的镀敷工序中镀敷膜会从破裂的部位异常生长,导致成品率的降低或晶片工艺污染,因此保护膜优选选定杨氏模量低且不易破裂的材料。但是,由于与焊料接合用的金属膜相比杨氏模量(同轴方向的应变和应力的比例常数)低,因此有机保护膜会由于模块组装工序时的Ag烧结的加压而发生变形。就现有的半导体装置而言,有机保护膜与焊料接合用的金属膜接触,因此存在金属膜的端部由于发生了变形的有机保护膜的应力而破裂这样的问题。
本发明就是为了解决上述课题而提出的,其目的在于得到能够防止焊料连接用的金属膜破裂的半导体装置及其制造方法。
本发明涉及的半导体装置的特征在于,具有:半导体衬底;铝电极,其形成于所述半导体衬底之上;焊料连接用的金属膜,其形成于所述铝电极之上;以及有机保护膜,其形成于所述铝电极之上,与所述金属膜分离,所述有机保护膜与所述金属膜的间隔大于或等于所述有机保护膜的厚度的一半。
发明的效果
在本发明中,有机保护膜与金属膜分离,两者的间隔大于或等于有机保护膜的厚度的一半。由此,即使在烧结接合时有机保护膜发生变形,其应力也不会传递至金属膜。因此,能够防止焊料连接用的金属膜破裂。
附图说明
图1是表示本发明的实施方式1涉及的半导体装置的剖视图。
图2是表示使图1示出的半导体装置与绝缘基板的电路图案烧结接合的情形的剖视图。
图3是表示对比例涉及的半导体装置的剖视图。
图4是表示本发明的实施方式2涉及的半导体装置的剖视图。
具体实施方式
参照附图对本发明的实施方式涉及的半导体装置及其制造方法进行说明。对相同或对应的结构要素标注相同的标号,有时省略重复的说明。
实施方式1.
图1是表示本发明的实施方式1涉及的半导体装置的剖视图。半导体衬底1例如具有硅衬底和在该硅衬底之上外延生长的半导体膜。在该半导体衬底1之上形成有铝电极2。焊料连接用的金属膜3形成于铝电极2之上。有机保护膜4在铝电极2之上与金属膜3分离地形成。背面电极5形成于半导体衬底1的背面。有机保护膜4与金属膜3的间隔w大于或等于有机保护膜4的厚度t的一半(w≥t/2)。
接下来,对本实施方式涉及的半导体装置的制造方法进行说明。
图2是表示使图1示出的半导体装置与绝缘基板的电路图案烧结接合的情形的剖视图。首先,在半导体衬底1之上形成铝电极2。在铝电极2之上形成焊料连接用的金属膜3以及与金属膜3分离的有机保护膜4。在半导体衬底1的背面形成背面电极5。
然后,如图2所示,在背面电极5与绝缘基板6的电路图案7之间涂敷被有机膜包覆的Ag颗粒8,一边利用加压夹具9从表面侧对半导体衬底1进行加压一边进行加热,从而使背面电极5与电路图案7进行Ag烧结接合。
接下来,与对比例比较而对本实施方式的效果进行说明。图3是表示对比例涉及的半导体装置的剖视图。在对比例中,有机保护膜4与金属膜3接触。就有机保护膜4而言,杨氏模量为3GPa左右,通过烧结接合时的加压而发生变形,由于其应力而使金属膜3的端部破裂。
另一方面,在本实施方式中,有机保护膜4与金属膜3分离,两者的间隔大于或等于有机保护膜4的厚度的一半。由此,即使在烧结接合时有机保护膜4发生变形,其应力也不会传递至金属膜3。因此,能够防止焊料连接用的金属膜3破裂。
另外,金属膜3是相对于焊料的接合强度比铝电极2高的物质。由此,能够容易地获得良好的焊料接合界面。
另外,有机保护膜4不与焊料发生反应。由此,焊料不会浸润扩展至金属膜3与引线框的接合部以外,因此能够防止焊料厚度变薄而使接合强度降低。
另外,在背面电极5与绝缘基板6的电路图案7进行焊接的情况下,不需要从半导体衬底1的表面侧进行会使有机保护膜4发生变形的程度的加压。但是,在背面电极5与绝缘基板6的电路图案7进行烧结接合的情况下,由于加压而使有机保护膜4发生变形,因此需要本实施方式的上述结构。
另外,通过使用Ag膜作为烧结接合的接合剂,从而能够设为Cu或Ni与非金属材料的密接强度高,导电性以及散热性优异的接合部。
另外,金属膜3以Ni或Cu作为主要成分。Ni以及Cu广泛用作半导体装置的电极材料,因此能够实现稳定的生产。
实施方式2.
图4是表示本发明的实施方式2涉及的半导体装置的剖视图。在本实施方式中,中间层10在金属膜3与有机保护膜4之间将铝电极2覆盖。另外,中间层10是杨氏模量为195GPa左右、与有机保护膜4相比杨氏模量高、不易变形的物质,因此不会受到由有机保护膜4的变形产生的应力的影响。
在本实施方式涉及的半导体装置的制造方法中,将具有开口的中间层10形成于铝电极2之上。将该中间层10作为掩模而通过湿式镀敷法形成焊料接合用的金属膜3。通过以湿式镀敷法形成金属膜3,从而能够容易地形成比中间层10厚的金属膜。通过将金属膜3形成得厚,从而能够减轻由于焊料接合时的热负载或高温工作使Ni向焊料内扩散、膜厚减小这一情况,因此能够使高Tj耐久性的可靠性提高。
例如,使用SiN膜作为中间层10。如果将中间层10作为掩模而通过湿式镀敷法形成金属膜3,则通常会进行各向同性生长,因此如果超过中间层10的高度,则也会在水平方向上生长,能够使金属膜3的端部伸出至中间层10之上。由此,在Ag烧结时,能够主要通过金属膜3承受从半导体元件上表面方向受到的应力。虽然金属膜3会发生变形,对中间层10施加应力,但如果将SiN膜用于中间层10,则铝电极2与中间层10的密接性强,因此能够防止铝电极2与中间层10的剥离。
另外,中间层10也形成于铝电极2与有机保护膜4的端部之间。但是,不需要在铝电极2与有机保护膜4之间的所有区域形成中间层10,以有机保护膜4的端部为起点具有所期望的宽度即可。通过以上述方式局部地设置使铝电极2与有机保护膜4直接接触的部位,从而能够增强有机保护膜4的密接性,进一步提高产品的可靠性。
此外,在实施方式1、2中,半导体衬底1不限定于硅,也可以是带隙比硅大的宽带隙半导体。宽带隙半导体例如是碳化硅、氮化镓类材料或金刚石。由上述宽带隙半导体形成的半导体装置的耐电压性或容许电流密度高,因此能够实现小型化。通过使用该小型化的半导体装置,从而安装有该半导体装置的半导体模块也能够实现小型化。另外,由于半导体装置的耐热性高,因此能够使散热器的散热鳍片小型化,能够将水冷部风冷化,因此能够使半导体模块进一步小型化。另外,由于半导体装置的电力损耗低且高效率,因此能够使半导体模块高效化。
另外,半导体衬底1的背面电极5与绝缘基板6之上的电路图案7烧结接合而未使用焊料,因此能够实现导电性和散热性优异的功率模块。因此,不限定于Si制的MOSFET、IGBT以及二极管(Diode),即使应用于要求在更高温环境下的工作结温范围的SiC产品,也能够确保功率循环耐久性等可靠性。
标号的说明
1半导体衬底,2铝电极,3金属膜,4有机保护膜,5背面电极,6绝缘基板,7电路图案,8Ag颗粒,10中间层。

Claims (13)

1.一种半导体装置,其特征在于,具有:
半导体衬底;
铝电极,其形成于所述半导体衬底之上;
焊料连接用的金属膜,其形成于所述铝电极之上;以及
有机保护膜,其形成于所述铝电极之上,与所述金属膜分离,
所述有机保护膜与所述金属膜的间隔大于或等于所述有机保护膜的厚度的一半。
2.根据权利要求1所述的半导体装置,其特征在于,
所述金属膜是相对于焊料的接合强度比所述铝电极高、比所述铝电极硬的物质。
3.根据权利要求1或2所述的半导体装置,其特征在于,
所述有机保护膜是杨氏模量比所述铝电极低的物质。
4.根据权利要求1或2所述的半导体装置,其特征在于,
还具有中间层,该中间层在所述金属膜与所述有机保护膜之间将所述铝电极覆盖,是杨氏模量比所述有机保护膜高的物质。
5.根据权利要求4所述的半导体装置,其特征在于,
所述金属膜的端部伸出至所述中间层之上。
6.根据权利要求4所述的半导体装置,其特征在于,
所述中间层也形成于所述铝电极与所述有机保护膜的端部之间。
7.根据权利要求4所述的半导体装置,其特征在于,
所述金属膜是将所述中间层作为掩模而通过镀敷法形成的。
8.根据权利要求1或2所述的半导体装置,其特征在于,还具有:
背面电极,其形成于所述半导体衬底的背面;以及
绝缘基板,其具有电路图案,
所述背面电极与所述绝缘基板的所述电路图案进行烧结接合。
9.根据权利要求8所述的半导体装置,其特征在于,
还具有Ag膜作为烧结接合的接合剂。
10.根据权利要求1或2所述的半导体装置,其特征在于,
所述金属膜以Ni或Cu作为主要成分。
11.根据权利要求1或2所述的半导体装置,其特征在于,
所述半导体衬底是宽带隙半导体。
12.一种半导体装置的制造方法,其特征在于,具有下述工序:
在半导体衬底之上形成铝电极的工序;
在所述铝电极之上形成焊料连接用的金属膜以及与所述金属膜分离的有机保护膜的工序;
在所述半导体衬底的背面形成背面电极的工序;以及
在所述背面电极与绝缘基板的电路图案之间涂敷Ag颗粒,从表面侧对所述半导体衬底进行加压,从而使所述背面电极与所述电路图案进行Ag烧结接合的工序,
所述有机保护膜与所述金属膜的间隔大于或等于所述有机保护膜的厚度的一半。
13.根据权利要求12所述的半导体装置的制造方法,其特征在于,还具有下述工序:
将具有开口的中间层形成于所述铝电极之上的工序;以及
将所述中间层作为掩模而通过镀敷法形成所述金属膜的工序,
所述中间层在所述金属膜与所述有机保护膜之间将所述铝电极覆盖,是杨氏模量比所述有机保护膜高的物质。
CN201580085210.8A 2015-12-14 2015-12-14 半导体装置及其制造方法 Active CN108369912B (zh)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/JP2015/084960 WO2017103978A1 (ja) 2015-12-14 2015-12-14 半導体装置及びその製造方法

Publications (2)

Publication Number Publication Date
CN108369912A CN108369912A (zh) 2018-08-03
CN108369912B true CN108369912B (zh) 2021-08-06

Family

ID=59056122

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201580085210.8A Active CN108369912B (zh) 2015-12-14 2015-12-14 半导体装置及其制造方法

Country Status (5)

Country Link
US (1) US10461049B2 (zh)
JP (1) JP6436247B2 (zh)
CN (1) CN108369912B (zh)
DE (1) DE112015007185B4 (zh)
WO (1) WO2017103978A1 (zh)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN112703584B (zh) * 2018-09-26 2024-05-14 三菱电机株式会社 半导体装置、电力变换装置以及半导体装置的制造方法
CN114556547A (zh) * 2019-10-23 2022-05-27 三菱电机株式会社 半导体装置

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH04258125A (ja) * 1991-02-13 1992-09-14 Nec Corp 半導体装置
JPH062695U (ja) * 1992-06-16 1994-01-14 シチズン時計株式会社 半導体装置
JPH062695A (ja) * 1992-06-19 1994-01-11 Mitsubishi Electric Corp 天井扇
US7057296B2 (en) * 2003-10-29 2006-06-06 Taiwan Semiconductor Manufacturing Co., Ltd. Bonding pad structure
KR100557549B1 (ko) * 2003-12-29 2006-03-03 삼성전기주식회사 플립칩 범프 패드 형성 방법 및 그 구조
US7061114B2 (en) * 2004-03-25 2006-06-13 Texas Instruments Incorporated Structure and method for contact pads having a protected bondable metal plug over copper-metallized integrated circuits
JP2009200067A (ja) 2008-02-19 2009-09-03 Panasonic Corp 半導体チップおよび半導体装置
DE102010012231A1 (de) 2010-03-19 2011-09-22 Danfoss Silicon Power Gmbh Verfahren zum NTV-Sintern eines Halbleiterbausteins
JP5525335B2 (ja) 2010-05-31 2014-06-18 株式会社日立製作所 焼結銀ペースト材料及び半導体チップ接合方法
JP2012244076A (ja) * 2011-05-23 2012-12-10 Honda Motor Co Ltd 圧接型半導体装置
JP5855361B2 (ja) 2011-05-31 2016-02-09 三菱電機株式会社 半導体装置
FR2977383A1 (fr) * 2011-06-30 2013-01-04 St Microelectronics Grenoble 2 Plot de reception d'un fil de cuivre
TWI497669B (zh) * 2012-03-22 2015-08-21 矽品精密工業股份有限公司 形成於半導體基板上之導電凸塊及其製法
JP6719090B2 (ja) * 2016-12-19 2020-07-08 パナソニックIpマネジメント株式会社 半導体素子

Also Published As

Publication number Publication date
JP6436247B2 (ja) 2018-12-12
WO2017103978A1 (ja) 2017-06-22
DE112015007185T5 (de) 2018-08-23
CN108369912A (zh) 2018-08-03
US10461049B2 (en) 2019-10-29
DE112015007185B4 (de) 2022-10-13
US20180190605A1 (en) 2018-07-05
JPWO2017103978A1 (ja) 2018-03-15

Similar Documents

Publication Publication Date Title
JP6632686B2 (ja) 半導体装置および半導体装置の製造方法
WO2016152258A1 (ja) 半導体装置
JP6366766B2 (ja) 半導体装置
JP6890520B2 (ja) 電力用半導体装置
JP6143687B2 (ja) 半導体装置および半導体装置の製造方法
JP2014216459A (ja) 半導体装置
US12094801B2 (en) Thick-silver layer interface
JP2014135411A (ja) 半導体装置および半導体装置の製造方法
US10475721B2 (en) Power semiconductor device and method for manufacturing same
US9142493B2 (en) Semiconductor device
JP2018026417A (ja) 電力用半導体装置
JP6192561B2 (ja) 電力用半導体装置
JP6399906B2 (ja) パワーモジュール
CN108369912B (zh) 半导体装置及其制造方法
WO2018020640A1 (ja) 半導体装置
US10290602B2 (en) Semiconductor device and method of making semiconductor device
JP2013093355A (ja) 半導体モジュール基板
JP5368357B2 (ja) 電極部材およびこれを用いた半導体装置
US20220238426A1 (en) Packaged electronic devices having dielectric substrates with thermally conductive adhesive layers
JP2014143342A (ja) 半導体モジュール及びその製造方法
CN112447615A (zh) 半导体器件封装组件及其制造方法
EP3751603A3 (en) Semiconductor package with a heat sink bonded to a semiconductor chip with a bonding layer and to a molding material with a thermal interface material
JP2011100855A (ja) 電力用半導体装置
JP6119553B2 (ja) 電力用半導体装置およびその製造方法
JP2015167171A (ja) 半導体装置

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant