CN106206456B - 一种阵列基板的制作方法、阵列基板及显示装置 - Google Patents

一种阵列基板的制作方法、阵列基板及显示装置 Download PDF

Info

Publication number
CN106206456B
CN106206456B CN201610649679.6A CN201610649679A CN106206456B CN 106206456 B CN106206456 B CN 106206456B CN 201610649679 A CN201610649679 A CN 201610649679A CN 106206456 B CN106206456 B CN 106206456B
Authority
CN
China
Prior art keywords
film layer
layer
region
array substrate
light tight
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN201610649679.6A
Other languages
English (en)
Other versions
CN106206456A (zh
Inventor
张斌
刘建宏
詹裕程
孙雪菲
曹占锋
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
BOE Technology Group Co Ltd
Original Assignee
BOE Technology Group Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by BOE Technology Group Co Ltd filed Critical BOE Technology Group Co Ltd
Priority to CN201610649679.6A priority Critical patent/CN106206456B/zh
Publication of CN106206456A publication Critical patent/CN106206456A/zh
Priority to PCT/CN2017/088200 priority patent/WO2018028298A1/zh
Priority to US15/736,972 priority patent/US10224252B2/en
Application granted granted Critical
Publication of CN106206456B publication Critical patent/CN106206456B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/84Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1259Multistep manufacturing methods
    • H01L27/1262Multistep manufacturing methods with a particular formation, treatment or coating of the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1218Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition or structure of the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1222Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/1462Coatings
    • H01L27/14623Optical shielding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66742Thin film unipolar transistors
    • H01L29/6675Amorphous silicon or polysilicon transistors
    • H01L29/66757Lateral single gate single channel transistors with non-inverted structure, i.e. the channel layer is formed before the gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78606Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
    • H01L29/78633Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device with a light shield
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78651Silicon transistors
    • H01L29/7866Non-monocrystalline silicon transistors
    • H01L29/78672Polycrystalline or microcrystalline silicon transistor
    • H01L29/78675Polycrystalline or microcrystalline silicon transistor with normal-type structure, e.g. with top gate

Abstract

本发明涉及一种阵列基板的制作方法、阵列基板及显示装置,用以解决目前常见的LTPS工艺或其他顶栅结构中制作的遮光层,会在沉积缓冲层时形成段差进而造成各种不良的问题。该方法包括:在衬底基板上形成一整层不透光的膜层;对膜层进行处理,使膜层上形成透光区域和不透光区域;其中,不透光区域与有源层的沟道区域对应;在处理后的膜层上形成薄膜晶体管。本发明的制作方法,在形成薄膜晶体管之前形成一整层不透光的膜层,使其形成透光区域和不透光区域,因而在一整层的膜层上沉积其它膜层时不会出现段差,因而也避免了由于段差而造成的其它各种不良的问题。

Description

一种阵列基板的制作方法、阵列基板及显示装置
技术领域
本发明涉及显示器技术领域,尤其涉及一种阵列基板的制作方法、阵列基板及显示装置。
背景技术
目前,LTPS(Low Temperature Poly-Silicon,低温多晶硅)技术成为了中小尺寸显示行业的主流。在LTPS技术中由于多晶硅对背光较为敏感,因而会采用在底部增加遮光层的方式解决这一问题。现有技术中常利用金属作为LTPS或其他顶栅结构的遮光层,而在形成遮光层的图形时,通常采用刻蚀工艺将多余的遮光金属刻蚀掉,再在遮光层上沉积一定厚度的缓冲层,然后再沉积非晶硅,并将其转换为多晶硅,由于沉积的缓冲层在遮光层的位置处会产生突起,形成段差,进而在制作有源层时,导致准分子激光退火工艺过程中,多晶硅结晶性能变差,甚至造成结晶不良的问题;为了减小缓冲层上的段差,现有技术中通常会增加缓冲层的厚度,但过厚的缓冲层会导致缓冲层与玻璃基板的应力不匹配,造成玻璃弯曲或者膜层脱落等各种不良的问题。
综上所述,目前常见的LTPS工艺或其他顶栅结构中制作的遮光层,会在沉积缓冲层时形成段差,进而影响多晶硅的结晶性能,现有的通过增加缓冲层的厚度减小段差的方式,无法有效的改善结晶不良的问题,甚至还会造成其它各种不良的问题。
发明内容
本发明实施例提供的一种阵列基板的制作方法、阵列基板及显示装置,用以解决目前常见的LTPS工艺或其他顶栅结构中制作的遮光层,会在沉积其它膜层时形成段差进而造成各种不良的问题。
本发明实施例提供的一种阵列基板的制作方法,包括:
在衬底基板上形成一整层不透光的膜层;
对所述膜层进行处理,使所述膜层上形成透光区域和不透光区域;其中,所述不透光区域与有源层的沟道区域对应;
在处理后的膜层上形成薄膜晶体管。
本发明实施例提供的阵列基板的制作方法,在形成薄膜晶体管之前形成一整层不透光的膜层,并对该膜层进行处理,使其形成透光区域和不透光区域,因而后续在一整层的膜层上沉积其它膜层时,不会使其它膜层出现段差,进而也避免了由于段差而造成的其它各种不良的问题。
较佳的,对所述膜层进行处理,使所述膜层上没有与有源层的沟道区域对应的区域透光,具体包括:
在所述膜层上沉积光刻胶;
使用掩膜板对所述光刻胶曝光显影,保留待形成不透光区域对应的光刻胶;
利用保留的光刻胶的遮挡,采用氧化剂对所述膜层上待形成透光区域的膜层进行氧化处理,使得所述待形成透光区域的膜层透光;
剥离所述保留的光刻胶,得到所述膜层上的透光区域和不透光区域。
较佳的,所述氧化剂的材料为双氧水。
较佳的,所述有源层的沟道区域在所述衬底基板上的正投影位于所述不透光区域在所述衬底基板上的正投影内。
较佳的,所述一整层不透光的膜层的材料为钽。
较佳的,在处理后的膜层上形成薄膜晶体管的步骤,具体包括:
在处理后的膜层上沉积非晶硅层,对所述非晶硅层进行准分子激光退火处理,使所述非晶硅层晶化为多晶硅层;
通过一次构图工艺在所述多晶硅层上形成有源层的图形。
本发明实施例提供的一种阵列基板,包括:衬底基板,设置在所述衬底基板上的一整层的膜层和薄膜晶体管;其中,
所述膜层上设置有透光区域和不透光区域,所述不透光区域与有源层的沟道区域对应。
较佳的,所述有源层的沟道区域在所述衬底基板上的正投影位于所述不透光区域在所述衬底基板上的正投影内。
较佳的,所述透光区域的膜层为经过氧化处理后的膜层。
较佳的,所述不透光区域的材料为钽;所述透光区域的材料为钽的氧化物。
较佳的,所述薄膜晶体管为顶栅型结构。
较佳的,所述阵列基板还包括:设置在所述膜层和所述薄膜晶体管之间的缓冲层;所述缓冲层的厚度为1000埃-5000埃。
本发明实施例提供的一种显示装置,所述显示装置包括本发明实施例提供的上述阵列基板。
附图说明
图1为本发明实施例提供的阵列基板的制作方法的流程图;
图2a-图2c分别为本发明实施例提供的阵列基板的制作方法中各步骤执行后的结构示意图;
图2d为本发明实施例提供的制作有源层的图形后的结构示意图;
图3为本发明实施例提供的对一整层不透光的膜层进行处理的方法流程图;
图4a-4c分别为本发明实施例提供的对一整层不透光的膜层进行处理的方法中各步骤执行后的结构示意图;
图5为本发明实施例提供的上述阵列基板的制作方法的整体步骤流程图。
具体实施方式
下面将结合本发明实施例中的附图,对本发明实施例中的技术方案进行清楚、完整地描述,显然,所描述的实施例仅是本发明一部分实施例,并不是全部的实施例。基于本发明中的实施例,本领域普通技术人员在没有做出创造性劳动前提下所获得的所有其他实施例,都属于本发明保护的范围。
附图中各层薄膜厚度和区域形状大小不反映阵列基板的真实比例,目的只是示意说明本发明内容。
本发明实施例提供的一种阵列基板的制作方法,是在现有阵列基板的制作方法的基础上,对制作遮光层的工艺进行了重新设计优化,改变了现有的遮光层的结构,下面对其具体制作方法进行详细的说明。
本发明实施例提供了一种阵列基板的制作方法,如图1所示,为本发明实施例提供的阵列基板的制作方法的步骤流程图,具体包括以下步骤:
步骤101,在衬底基板上形成一整层不透光的膜层;
步骤102,对膜层进行处理,使膜层上形成透光区域和不透光区域;其中,不透光区域与有源层的沟道区域对应;
步骤103,在处理后的膜层上形成薄膜晶体管。
在本发明实施例提供的上述阵列基板的制作方法中,由于在衬底基板上形成了一整层的遮光膜层,可以避免在遮光膜层上制作其它膜层时出现段差,减少段差带来的不良影响。
目前,常见的LTPS工艺或其他顶栅结构中制作的遮光层,会在沉积缓冲层时形成段差,进而影响多晶硅的结晶性能,现有的通过增加缓冲层的厚度减小段差的方式,无法有效的改善结晶不良的问题,甚至还会造成其它各种不良的问题。
基于此,本发明实施例提供的阵列基板的制作方法,在形成缓冲层之前,形成了一整层不透光的膜层,并对该膜层进行处理,使其形成透光区域和不透光区域,因而在一整层的膜层上沉积缓冲层,不会使缓冲层出现段差,在后续准分子激光退火工艺过程中,也不会影响多晶硅的结晶性能;同时,本发明的方法无需增加缓冲层的厚度就可以有效消除段差对结晶性能的影响,因而也避免了由于缓冲层过厚而造成的其它各种不良的问题。
在具体实施时,在实现上述步骤101时,如图2a所示,先在衬底基板10上形成一整层不透光的膜层20;该不透光的膜层20用于制作阵列基板的遮光膜层。由于形成的一整层不透光的膜层20,必须能够被氧化为透明的膜层,因而该一整层不透光的膜层的材料可以为钽金属。
在具体实施时,在实现上述步骤102时,如图2b所示,对上述形成的一整层的膜层20进行处理,使该膜层上形成透光区域a和不透光区域b;其中,不透光区域b与有源层的沟道区域对应,也就是使图中的两个区域a变为透光区域,而与有源层的沟道区域对应的不透光区域b不进行处理,仍为不透光的形式。
在具体实施时,在实现上述步骤101和102之后,需要执行步骤103,即在处理后的膜层上形成薄膜晶体管;如图2c所示,薄膜晶体管位于膜层20上方,且薄膜晶体管的栅极50位于有源层40上方,为顶栅型的薄膜晶体管。
在具体实施时,在处理后的膜层上形成薄膜晶体管时,还需要在处理后的膜层上沉积缓冲层30,并在缓冲层30上形成薄膜晶体管。较佳的,在执行步骤103时,还包括在缓冲层上制作有源层的步骤,具体制作有源层可以通过下述方式实现:
首先,在处理后的膜层20上沉积一整层的非晶硅层,由于处理后的膜层20上需要先沉积缓冲层再制作有源层,因而实际上是在缓冲层30上沉积一整层的非晶硅层,对非晶硅层进行准分子激光退火处理,使非晶硅层晶化为多晶硅层;然后,再通过一次构图工艺在多晶硅层上形成有源层的图形,如图2d所示,为本发明实施例提供的制作有源层的图形后的结构示意图。
如图3所示,为本发明实施例提供的对一整层不透光的膜层进行处理的方法流程图。具体地,本发明实施例提供的上述阵列基板的制作方法中,较佳的,步骤102对膜层进行处理,具体可以采用如下步骤实现:
步骤1021,在膜层上沉积光刻胶;
步骤1022,使用掩膜板对光刻胶曝光显影,保留待形成不透光区域对应的光刻胶;
步骤1023,利用保留的光刻胶的遮挡,采用氧化剂对膜层上待形成透光区域的膜层进行氧化处理,使得待形成透光区域的膜层透光;
步骤1024,剥离保留的光刻胶,得到膜层上的透光区域和不透光区域。
在具体实施时,首先,如图4a所示,在一整层的不透光膜层上沉积一整层光刻胶60。
其次,如图4b所示,采用掩膜版对上述一整层的光刻胶进行曝光、显影等操作,保留待形成不透光区域对应的光刻胶,保留的这部分光刻胶与有源层的沟道区域对应。
然后,如图4c所示,再利用上述图4b中保留的光刻胶的遮挡,采用氧化剂对不透光的膜层进行氧化处理,使得待形成透光区域的膜层(即两个区域a)变得透光;较佳的,上述氧化剂的材料可以选用为双氧水。
最后,氧化工艺完成以后,剥离保留的光刻胶,如图2b所示,得到氧化处理后的一整层的膜层,且与有源层的沟道区域对应的区域b不透光,而其它没有与有源层的沟道区域对应的区域a透光。
在具体实施时,为了防止不透光区域漏光,如图2c所示,较佳的,有源层的沟道区域c在衬底基板上的正投影位于不透光区域b在衬底基板上的正投影内。具体的,膜层上的不透光区域b的面积,要比有源层的沟道区域c的面积要大,即不透光区域b至少能够完全覆盖有源层的沟道区域c,以防止由于不透光区域的边缘区域透光,而造成有源层上的多晶硅材料受光照后导致性能下降的问题。
为了清楚的说明本发明实施例提供的阵列基板的制作方法,如图5所示,为本发明实施例提供的上述阵列基板的制作方法的整体步骤流程图,包括以下步骤:
步骤501,在衬底基板上形成一整层不透光的膜层;
步骤502,在膜层上沉积光刻胶;
步骤503,使用掩膜板对光刻胶曝光显影,保留待形成不透光区域对应的光刻胶;
步骤504,利用保留的光刻胶的遮挡,采用氧化剂对膜层上待形成透光区域的膜层进行氧化处理,使得待形成透光区域的膜层透光;
步骤505,剥离保留的光刻胶,得到膜层上的透光区域和不透光区域。
步骤506,在处理后的膜层上沉积非晶硅层,对非晶硅层进行准分子激光退火处理,使非晶硅层晶化为多晶硅层;
步骤507,通过一次构图工艺在多晶硅层上形成有源层的图形。
步骤508,在有源层上形成薄膜晶体管的栅极、源漏极。
基于同一发明构思,本发明实施例提供的一种阵列基板,如图2c所示,包括:衬底基板10,设置在衬底基板10上的一整层的膜层20和薄膜晶体管;其中,膜层上设置有透光区域a和不透光区域b,不透光区域b与有源层的沟道区域c对应。
在具体实施时,本发明实施例提供的阵列基板,将遮光层设置为一整层结构、且具有透光区域和不透光区域的膜层,由于是在一整层的膜层上设置的缓冲层,因而不会出现段差的问题,在后续准分子激光退火工艺多晶硅结晶时,可以有效减少段差对结晶效果的影响。同时,由于没有段差,缓冲层的厚度也可以根据需要进行调整,相比于现有技术,可以适当降低缓冲层的厚度,以消除应力造成的其他不利影响,较佳的,该阵列基板还包括:设置在膜层和薄膜晶体管之间的缓冲层;缓冲层的厚度为1000埃-5000埃。
为了不影响显示屏的显示效果,除了与有源层的沟道区域c对应的区域b外,膜层上的其它区域a需要能够透光,较佳的,透光区域(即区域a)的膜层为经过氧化处理后的膜层。在具体实施时,氧化处理可以将不透光的膜层变成透明的氧化物膜层。
在具体实施时,由于钽金属耐高温,且能够转换为透明,因而上述不透光的膜层可以采用钽金属制作,较佳的,不透光区域的材料为钽;透光区域的材料为钽的氧化物。例如,钽金属可以被双氧水氧化为无色透明的钽的氧化物(三氧化二钽或五氧化二钽)。
在具体实施时,为了使缓冲层上不会出现段差,因而本发明实施例提供的阵列基板中设置了一整层结构,且具有透过区域和不透光区域的膜层,而实际上,也可以根据需要不设置完全一整层的膜层,例如,设置至少能够覆盖有源层、且具有透过区域和不透光区域的膜层作为遮光膜层,只要是能够保证在后续准分子激光退火工艺多晶硅结晶时,段差不影响结晶效果即可。
例如,采用半色调掩膜版制作膜层的图形,以及对膜层进行氧化的光刻胶,也可以在不增加掩膜版数量的前提下,制作出至少能够覆盖有源层的膜层、且具有透过区域和不透光区域的遮光膜层。
其中,本发明实施例提供的上述阵列基板主要是针对需要设置遮光层的结构,较佳的,薄膜晶体管为顶栅型结构。由于本发明主要是针对现有技术中的遮光层金属改进,因而需要设置在有遮光层的薄膜晶体管中,如顶栅型结构的薄膜晶体管,或者是低温多晶硅的薄膜晶体管等。
基于同一构思,本发明实施例中还提供了一种显示装置,该显示装置包括本发明实施例中提供的阵列基板,该显示装置可以为:手机、平板电脑、电视机、显示器、笔记本电脑、数码相框、导航仪等任何具有显示功能的产品或部件。由于该显示装置解决问题的原理与本发明实施例一种阵列基板相似,因此该显示装置的实施可以参见阵列基板的实施,重复之处不再赘述。
综上所述,本发明实施例提供的阵列基板的制作方法,在形成薄膜晶体管之前形成一整层不透光的膜层,并对该膜层进行处理,使其形成透光区域和不透光区域,因而在一整层的膜层上沉积缓冲层,不会使缓冲层出现段差,在后续准分子激光退火工艺过程中,也不会影响多晶硅的结晶性能;同时,本发明的方法无需增加缓冲层的厚度就可以有效消除段差对结晶性能的影响,因而也避免了由于缓冲层过厚而造成的其它各种不良的问题。
显然,本领域的技术人员可以对本发明进行各种改动和变型而不脱离本发明的精神和范围。这样,倘若本发明的这些修改和变型属于本发明权利要求及其等同技术的范围之内,则本发明也意图包含这些改动和变型在内。

Claims (12)

1.一种阵列基板的制作方法,其特征在于,包括:
在衬底基板上形成一整层不透光的膜层;
对所述膜层进行处理,使所述膜层上形成透光区域和不透光区域;其中,所述不透光区域与有源层的沟道区域对应;
在处理后的膜层上形成薄膜晶体管;
其中,所述对所述膜层进行处理具体为,采用氧化剂对所述膜层进行氧化处理。
2.如权利要求1所述的方法,其特征在于,对所述膜层进行处理,使所述膜层上形成透光区域和不透光区域的步骤,具体包括:
在所述膜层上沉积光刻胶;
使用掩膜板对所述光刻胶曝光显影,保留待形成不透光区域对应的光刻胶;
利用保留的光刻胶的遮挡,采用氧化剂对所述膜层上待形成透光区域的膜层进行氧化处理,使得所述待形成透光区域的膜层透光;
剥离所述保留的光刻胶,得到所述膜层上的透光区域和不透光区域。
3.如权利要求2所述的方法,其特征在于,所述氧化剂的材料为双氧水。
4.如权利要求1所述的方法,其特征在于,所述有源层的沟道区域在所述衬底基板上的正投影位于所述不透光区域在所述衬底基板上的正投影内。
5.如权利要求1所述的方法,其特征在于,所述一整层不透光的膜层的材料为钽。
6.如权利要求1-5任一项所述的方法,其特征在于,在处理后的膜层上形成薄膜晶体管的步骤,具体包括:
在处理后的膜层上沉积非晶硅层,对所述非晶硅层进行准分子激光退火处理,使所述非晶硅层晶化为多晶硅层;
通过一次构图工艺在所述多晶硅层上形成有源层的图形。
7.一种阵列基板,其特征在于,包括:衬底基板,设置在所述衬底基板上的一整层的膜层和薄膜晶体管;其中,
所述膜层上设置有透光区域和不透光区域,所述不透光区域与有源层的沟道区域对应;所述膜层为不透光膜层,所述透光区域是经过对所述膜层氧化处理后得到的区域。
8.如权利要求7所述的阵列基板,其特征在于,所述有源层的沟道区域在所述衬底基板上的正投影位于所述不透光区域在所述衬底基板上的正投影内。
9.如权利要求7所述的阵列基板,其特征在于,所述不透光区域的材料为钽;所述透光区域的材料为钽的氧化物。
10.如权利要求7所述的阵列基板,其特征在于,所述薄膜晶体管为顶栅型结构。
11.如权利要求7-10任一项所述的阵列基板,其特征在于,所述阵列基板还包括:设置在所述膜层和所述薄膜晶体管之间的缓冲层;所述缓冲层的厚度为1000埃-5000埃。
12.一种显示装置,其特征在于,所述显示装置包括权利要求7-11任一项所述的阵列基板。
CN201610649679.6A 2016-08-10 2016-08-10 一种阵列基板的制作方法、阵列基板及显示装置 Active CN106206456B (zh)

Priority Applications (3)

Application Number Priority Date Filing Date Title
CN201610649679.6A CN106206456B (zh) 2016-08-10 2016-08-10 一种阵列基板的制作方法、阵列基板及显示装置
PCT/CN2017/088200 WO2018028298A1 (zh) 2016-08-10 2017-06-14 阵列基板的制作方法、阵列基板及显示装置
US15/736,972 US10224252B2 (en) 2016-08-10 2017-06-14 Method for fabricating array substrate, array substrate and display device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201610649679.6A CN106206456B (zh) 2016-08-10 2016-08-10 一种阵列基板的制作方法、阵列基板及显示装置

Publications (2)

Publication Number Publication Date
CN106206456A CN106206456A (zh) 2016-12-07
CN106206456B true CN106206456B (zh) 2019-08-27

Family

ID=57515395

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201610649679.6A Active CN106206456B (zh) 2016-08-10 2016-08-10 一种阵列基板的制作方法、阵列基板及显示装置

Country Status (3)

Country Link
US (1) US10224252B2 (zh)
CN (1) CN106206456B (zh)
WO (1) WO2018028298A1 (zh)

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN106206456B (zh) * 2016-08-10 2019-08-27 京东方科技集团股份有限公司 一种阵列基板的制作方法、阵列基板及显示装置
CN107170806A (zh) * 2017-05-26 2017-09-15 京东方科技集团股份有限公司 栅电极及其制作方法、阵列基板制作方法
CN107681061B (zh) 2017-09-25 2019-08-13 京东方科技集团股份有限公司 Oled背板、显示装置
CN107833894B (zh) * 2017-11-27 2020-11-10 合肥鑫晟光电科技有限公司 一种顶栅tft基板、显示器件及tft基板的制备方法
CN108447873A (zh) * 2018-03-19 2018-08-24 武汉华星光电技术有限公司 一种阵列基板及制备方法
CN109801952B (zh) * 2019-02-14 2021-07-23 惠科股份有限公司 显示面板及其制作方法
CN111223907B (zh) * 2020-01-16 2022-09-23 合肥鑫晟光电科技有限公司 一种阵列基板及其制作方法、显示装置
CN111477664B (zh) * 2020-04-26 2023-11-24 合肥鑫晟光电科技有限公司 一种显示面板及其制作方法、显示装置
CN111554695A (zh) * 2020-05-13 2020-08-18 京东方科技集团股份有限公司 显示基板及其制造方法、显示装置
CN113871432B (zh) * 2021-09-17 2023-05-05 深圳市华星光电半导体显示技术有限公司 一种显示面板

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN103579356A (zh) * 2012-08-10 2014-02-12 北京京东方光电科技有限公司 一种氧化物tft及其制备方法、显示面板和显示装置
CN103592801A (zh) * 2013-11-19 2014-02-19 合肥京东方光电科技有限公司 顶栅型tft阵列基板及其制造方法、显示面板及显示装置

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8956930B2 (en) * 2010-10-06 2015-02-17 Sharp Kabushiki Kaisha Process for production of thin film transistor substrate
CN202025170U (zh) * 2011-04-22 2011-11-02 京东方科技集团股份有限公司 一种显示屏及显示装置
JP2013037293A (ja) * 2011-08-10 2013-02-21 Japan Display East Co Ltd 表示装置及び表示装置の製造方法
CN103367165A (zh) 2013-07-01 2013-10-23 北京京东方光电科技有限公司 薄膜晶体管及其制作方法、阵列基板及显示器
CN104576523A (zh) * 2013-10-16 2015-04-29 北京京东方光电科技有限公司 一种阵列基板及其制作方法和显示装置
CN103545378B (zh) * 2013-11-05 2016-09-07 京东方科技集团股份有限公司 氧化物薄膜晶体管及其制作方法、阵列基板、显示装置
US10083990B2 (en) 2014-08-29 2018-09-25 Lg Display Co., Ltd. Thin film transistor substrate and display device using the same
CN106206456B (zh) 2016-08-10 2019-08-27 京东方科技集团股份有限公司 一种阵列基板的制作方法、阵列基板及显示装置

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN103579356A (zh) * 2012-08-10 2014-02-12 北京京东方光电科技有限公司 一种氧化物tft及其制备方法、显示面板和显示装置
CN103592801A (zh) * 2013-11-19 2014-02-19 合肥京东方光电科技有限公司 顶栅型tft阵列基板及其制造方法、显示面板及显示装置

Also Published As

Publication number Publication date
CN106206456A (zh) 2016-12-07
WO2018028298A1 (zh) 2018-02-15
US10224252B2 (en) 2019-03-05
US20180374762A1 (en) 2018-12-27

Similar Documents

Publication Publication Date Title
CN106206456B (zh) 一种阵列基板的制作方法、阵列基板及显示装置
US9964854B2 (en) Doping method for array substrate and manufacturing equipment of the same
KR101530460B1 (ko) 박막 트랜지스터와 이를 제조하기 위한 마스크, 어레이 기판 및 디스플레이 장치
US20150311232A1 (en) Array substrate and manufacturing method thereof and display device
JP6227340B2 (ja) 活性層のイオン注入方法及び薄膜トランジスタの活性層のイオン注入方法
WO2016023305A1 (zh) 薄膜晶体管及其制备方法、阵列基板和显示装置
CN106024633A (zh) 薄膜晶体管及阵列基板的制备方法、阵列基板及显示装置
CN104932152B (zh) 液晶显示面板及液晶显示面板的制造方法
US6309903B2 (en) Method for manufacturing fringe field switching mode liquid crystal display device
US20180188618A1 (en) Manufacturing method of fringe field switching array substrate
US20210183912A1 (en) Manufacturing method of tft array substrate
WO2020082623A1 (zh) 薄膜晶体管及其制造方法
CN106353944A (zh) 阵列基板及其制造方法、显示面板、显示装置
WO2016095306A1 (zh) 一种低温多晶硅薄膜晶体管的制造方法
US20170373165A1 (en) Dual-gate tft array substrate and manufacturing method thereof
US20160284737A1 (en) Display substrate, its manufacturing method, and display device
WO2016145726A1 (zh) 一种低温多晶硅薄膜晶体管阵列基板的制作方法
CN106129071B (zh) 一种阵列基板的制作方法及相应装置
WO2020186985A1 (zh) 低温多晶硅基板及其制作方法、阵列基板及显示装置
CN103487982A (zh) 显示装置、阵列基板、像素结构及制作方法
WO2016000363A1 (zh) 低温多晶硅薄膜晶体管阵列基板及其制备方法、显示装置
TWI417966B (zh) 畫素結構的製作方法
US20190019893A1 (en) Array substrate, manufacturing method, and lcd panel
CN107564855B (zh) 阵列基板及其制备方法、显示装置
KR20170028429A (ko) 공면형 산화물 반도체 tft 기판의 제작방법

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant