CN104464661A - 基于低温多晶硅半导体薄膜晶体管的goa电路 - Google Patents

基于低温多晶硅半导体薄膜晶体管的goa电路 Download PDF

Info

Publication number
CN104464661A
CN104464661A CN201410613640.XA CN201410613640A CN104464661A CN 104464661 A CN104464661 A CN 104464661A CN 201410613640 A CN201410613640 A CN 201410613640A CN 104464661 A CN104464661 A CN 104464661A
Authority
CN
China
Prior art keywords
transistor
electrically connected
grid
constant voltage
drain electrode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN201410613640.XA
Other languages
English (en)
Other versions
CN104464661B (zh
Inventor
肖军城
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
TCL China Star Optoelectronics Technology Co Ltd
Original Assignee
Shenzhen China Star Optoelectronics Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shenzhen China Star Optoelectronics Technology Co Ltd filed Critical Shenzhen China Star Optoelectronics Technology Co Ltd
Priority to CN201410613640.XA priority Critical patent/CN104464661B/zh
Priority to US14/422,691 priority patent/US9530367B2/en
Priority to KR1020177007057A priority patent/KR101937062B1/ko
Priority to GB1703516.3A priority patent/GB2546647B/en
Priority to PCT/CN2015/072354 priority patent/WO2016070509A1/zh
Priority to JP2017519240A priority patent/JP6317528B2/ja
Publication of CN104464661A publication Critical patent/CN104464661A/zh
Application granted granted Critical
Publication of CN104464661B publication Critical patent/CN104464661B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • G09G3/3648Control of matrices with row and column drivers using an active matrix
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1255Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs integrated with passive devices, e.g. auxiliary capacitors
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • G09G3/3674Details of drivers for scan electrodes
    • G09G3/3677Details of drivers for scan electrodes suitable for active matrices only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1222Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78651Silicon transistors
    • H01L29/7866Non-monocrystalline silicon transistors
    • H01L29/78672Polycrystalline or microcrystalline silicon transistor
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2300/00Aspects of the constitution of display devices
    • G09G2300/04Structural and physical details of display devices
    • G09G2300/0404Matrix technologies
    • G09G2300/0408Integration of the drivers onto the display substrate
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/02Addressing, scanning or driving the display screen or processing steps related thereto
    • G09G2310/0264Details of driving circuits
    • G09G2310/0286Details of a shift registers arranged for use in a driving circuit
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/06Details of flat display driving waveforms
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/08Details of timing specific for flat panels, other than clock recovery
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2320/00Control of display operating conditions
    • G09G2320/02Improving the quality of display appearance
    • G09G2320/0209Crosstalk reduction, i.e. to reduce direct or indirect influences of signals directed to a certain pixel of the displayed image on other pixels of said image, inclusive of influences affecting pixels in different frames or fields or sub-images which constitute a same image, e.g. left and right images of a stereoscopic display
    • G09G2320/0214Crosstalk reduction, i.e. to reduce direct or indirect influences of signals directed to a certain pixel of the displayed image on other pixels of said image, inclusive of influences affecting pixels in different frames or fields or sub-images which constitute a same image, e.g. left and right images of a stereoscopic display with crosstalk due to leakage current of pixel switch in active matrix panels
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film

Abstract

本发明提供一种基于低温多晶硅半导体薄膜晶体管的GOA电路,包括级联的多个GOA单元;第N级GOA单元包括一上拉控制部分(100)、一上拉部分(200)、一第一下拉部分(400)、和一下拉维持电路部分(500);所述下拉维持电路部分(500)采用高低电位反推设计,并设置依次降低的第一、第二、第三直流恒压低电位(VSS1、VSS2、VSS3)、及一直流恒压高电位(H),能够解决低温多晶硅半导体薄膜晶体管的自身特性对GOA驱动电路的影响,尤其是漏电问题带来的GOA功能性不良;同时解决了目前基于低温多晶硅半导体薄膜晶体管的GOA电路中下拉维持电路部分在非作用期间第二节点电位不能处于较高的电位的问题,有效维持第一节点(Q(N))和输出端(G(N))的低电位。

Description

基于低温多晶硅半导体薄膜晶体管的GOA电路
技术领域
本发明涉及显示技术领域,尤其涉及一种基于低温多晶硅半导体薄膜晶体管的GOA电路。
背景技术
GOA(Gate Drive On Array),是利用薄膜晶体管(thin film transistor,TFT)液晶显示器阵列(Array)制程将栅极驱动器制作在薄膜晶体管阵列基板上,以实现逐行扫描的驱动方式。
通常,GOA电路主要由上拉部分(Pull-up part)、上拉控制部分(Pull-upcontrol part)、下传部分(Transfer part)、下拉部分(Pull-down part)、下拉维持电路部分(Pull-down Holding part)、以及负责电位抬升的上升部分(Boost part)组成,上升部分一般由一自举电容构成。
上拉部分主要负责将输入的时钟信号(Clock)输出至薄膜晶体管的栅极,作为液晶显示器的驱动信号。上拉控制部分主要负责控制上拉部分的打开,一般是由上级GOA电路传递来的信号作用。下拉部分主要负责在输出扫描信号后,快速地将扫描信号(亦即薄膜晶体管的栅极的电位)拉低为低电平。下拉维持电路部分则主要负责将扫描信号和上拉部分的信号保持在关闭状态(即设定的负电位)。上升部分则主要负责对上拉部分的电位进行二次抬升,确保上拉部分的正常输出。
随着低温多晶硅(Low Temperature Poly-silicon,LTPS)半导体薄膜晶体管的发展,LTPS-TFT液晶显示器也越来越受关注,LTPS-TFT液晶显示器具有高分辨率、反应速度快、高亮度、高开口率等优点。由于低温多晶硅较非晶硅(a-Si)的排列有次序,低温多晶硅半导体本身具有超高的电子迁移率,比非晶硅半导体相对高100倍以上,可以采用GOA技术将栅极驱动器制作在薄膜晶体管阵列基板上,达到系统整合的目标、节省空间及驱动IC的成本。然而,现有技术中针对低温多晶硅半导体薄膜晶体管的GOA电路的开发较少,尤其需要克服很多由于低温多晶硅半导体薄膜晶体管电性本身带来的问题。例如:传统的非晶硅半导体薄膜晶体管的电学特性中阈值电压一般大于0V,而且亚阈值区域的电压相对于电流的摆幅较大,但是低温多晶硅半导体薄膜晶体管的阈值电压值较低(一般约为0V左右),而且亚阈值区域的摆幅较小,而GOA电路在关态时很多元件操作与阈值电压接近,甚至高于阈值电压,这样就会由于电路中TFT的漏电和工作电流的漂移,增加LTPS GOA电路设计的难度,很多适用于非晶硅半导体的扫描驱动电路,不能轻易的应用到低温多晶硅半导体的行扫描驱动电路中,会存在一些功能性问题,这样将会直接导致LTPSGOA电路无法工作,所以在设计电路时必须要考虑到低温多晶硅半导体薄膜晶体管的自身特性对GOA电路的影响。
发明内容
本发明的目的在于提供一种基于低温多晶硅半导体薄膜晶体管的GOA电路,解决低温多晶硅半导体薄膜晶体管的自身特性对GOA驱动电路的影响,尤其是漏电问题带来的GOA功能性不良;解决目前基于低温多晶硅半导体薄膜晶体管的GOA电路中下拉维持电路部分在非作用期间第二节点电位不能处于较高的电位的问题。
为实现上述目的,本发明提供一种基于低温多晶硅半导体薄膜晶体管的GOA电路,包括级联的多个GOA单元,设N为正整数,第N级GOA单元包括一上拉控制部分、一上拉部分、一第一下拉部分、和一下拉维持电路部分;
所述上拉控制部分包括第一晶体管,其栅极与源极均电性连接于该第N级GOA单元的上一级第N-1级GOA单元的输出端,漏极电性连接于第一节点;
所述上拉部分包括第二晶体管,其栅极电性连接于第一节点,源极电性连接于第一时钟驱动信号,漏极电性连接于输出端;
所述下拉维持电路部分电性连接于所述第一节点、输出端、一直流恒压高电位、及第一、第二、与第三直流恒压低电位;所述下拉维持电路部分采用高低电位反推设计,包括:
第三晶体管,所述第三晶体管的栅极和源极均电性连接于直流恒压高电位,漏极电性连接于第五晶体管的源极;
第四晶体管,所述第四晶体管的栅极电性连接于第三晶体管的漏极,源极电性连接于直流恒压高电位,漏极电性连接于第二节点;
第五晶体管,所述第五晶体管的栅极电性连接于所述第N级GOA单元的上一级第N-1级GOA单元的输出端,源极电性连接于第三晶体管的漏极,漏极电性连接于第一直流恒压低电位;
第六晶体管,所述第六晶体管的栅极电性连接于所述第N级GOA单元的上一级第N-1级GOA单元的输出端,源极电性连接于第二节点,漏极电性连接于第八晶体管的栅极;
第七晶体管,所述第七晶体管的栅极电性连接于所述第N级GOA单元的上一级第N-1级GOA单元的输出端,源极电性连接于第二节点,漏极电性连接于第八晶体管的源极;
第八晶体管,所述第八晶体管的栅极电性连接于第十六晶体管的漏极,源极电性连接于第七晶体管的漏极,漏极电性连接于第三直流恒压低电位;
第九晶体管,所述第九晶体管的栅极电性连接于第十六晶体管的漏极,源极电性连接于第十晶体管的栅极,漏极电性连接于第三直流恒压低电位;
第十晶体管,所述第十晶体管的栅极电性连接于第九晶体管的源极,源极电性连接于直流恒压高电位,漏极电性连接于第七晶体管的漏极;
第十一晶体管,所述第十一晶体管的栅极与源极均电性连接于直流恒压高电位,漏极电性连接于第九晶体管的源极;
第十二晶体管,所述第十二晶体管的栅极电性连接于第二节点,源极电性连接于第一节点,漏极电性连接于第二直流恒压低电位;
第十三晶体管,所述第十三晶体管的栅极电性连接于第二节点,源极电性连接于输出端,漏极电性连接于第一直流恒压低电位;
第十五晶体管,所述第十五晶体管的栅极电性连接于输出端,源极电性连接于第四晶体管的栅极,漏极电性连接于第一直流恒压低电位;
第十六晶体管,所述第十六晶体管的栅极电性连接于输出端,源极电性连接于第二节点,漏极电性连接于第八晶体管的栅极;
所述第三晶体管、第四晶体管、第五晶体管、第六晶体管、第七晶体管提供正向高电位,用于控制第十二晶体管和第十三晶体管的打开;所述第八晶体管、第九晶体管构成作用期间的负电位的反向自举,用于在作用期间向第二节点提供更低电位;利用直流恒压高电位在非作用期间向第二节点提供适当的高电位,使得第一节点与输出端维持低电位;
所述第一下拉部分电性连接于所述第一节点、第二时钟驱动信号及第二直流恒压低电位,所述第一下拉部分依据第二时钟驱动信号下拉所述第一节点的电位至所述第二直流恒压低电位;
所述第一下拉部分包括一第十四晶体管,所述第十四晶体管的栅极电性连接于第二时钟驱动信号,源极电性连接于第一节点,漏极电性连接于第二直流恒压低电位;
所述第三直流恒压低电位<第二直流恒压低电位<第一直流恒压低电位。
所述第四晶体管、第七晶体管、与第八晶体管串联。
所述基于低温多晶硅半导体薄膜晶体管的GOA电路,还包括一上升部分,所述上升部分电性连接于所述第一节点与输出端之间,用来抬升所述第一节点的电位。
所述上升部分包括一电容,所述电容的一端电性连接于第一节点,另一端电性连接于输出端。
第一时钟驱动信号与第二时钟驱动信号的波形占空比接近50/50;在第二时钟驱动信号的高电位期间,所述第十四晶体管下拉所述第一节点的电位至所述第二直流恒压低电位。
所述GOA电路的第一级连接关系中,第一晶体管的栅极与源极均电性连接于电路的启动信号端,第五、第六、第七晶体管的栅极均电性连接于电路的启动信号端。
用输出端和所述第N级GOA单元的上一级第N-1级GOA单元的输出端来控制下拉维持电路部分。
所述GOA电路采用输出端的输出信号作为上下级传信号。
本发明的有益效果:本发明提供的基于低温多晶硅半导体薄膜晶体管的GOA电路,在下拉维持电路部分采用高低电位反推设计,并设置依次降低的第一、第二、第三直流恒压低电位、及一直流恒压高电位,能够解决低温多晶硅半导体薄膜晶体管的自身特性对GOA驱动电路的影响,尤其是漏电问题带来的GOA功能性不良;同时解决了目前基于低温多晶硅半导体薄膜晶体管的GOA电路中下拉维持电路部分在非作用期间第二节点电位不能处于较高的电位的问题,有效维持第一节点和输出端的低电位。
附图说明
下面结合附图,通过对本发明的具体实施方式详细描述,将使本发明的技术方案及其它有益效果显而易见。
附图中,
图1为本发明的基于低温多晶硅半导体薄膜晶体管的GOA电路的电路图;
图2为本发明的基于低温多晶硅半导体薄膜晶体管的GOA电路的第一级连接关系的电路图;
图3为本发明的基于低温多晶硅半导体薄膜晶体管的GOA电路的波形设置和关键节点的输出波形图。
具体实施方式
为更进一步阐述本发明所采取的技术手段及其效果,以下结合本发明的优选实施例及其附图进行详细描述。
请参阅图1-2,本发明提供一种基于低温多晶硅半导体薄膜晶体管的GOA电路。如图1所示,该基于低温多晶硅半导体薄膜晶体管的GOA电路包括:级联的多个GOA单元,设N为正整数,第N级GOA单元包括一上拉控制部分100、一上拉部分200、一第一下拉部分400、和一下拉维持电路部分500;还可包括一上升部分300。
所述上拉控制部分100包括第一晶体管T1,其栅极与源极均电性连接于该第N级GOA单元的上一级第N-1级GOA单元的输出端G(N-1),漏极电性连接于第一节点Q(N)。
所述上拉部分200包括第二晶体管T2,其栅极电性连接于第一节点Q(N),源极电性连接于第一时钟驱动信号CKN,漏极电性连接于输出端G(N)。
所述上升部分300包括一电容Cb,所述电容Cb的一端电性连接于第一节点Q(N),另一端电性连接于输出端G(N)。
所述下拉维持电路部分500电性连接于所述第一节点Q(N)、所述第N级GOA单元的上一级第N-1级GOA单元的输出端G(N-1)、输出端G(N)、一直流恒压高电位H、及第一、第二、与第三直流恒压低电位VSS1、VSS2、VSS3。具体的,所述下拉维持电路部分500包括:第三晶体管T3,所述第三晶体管T3的栅极和源极均电性连接于直流恒压高电位H,漏极电性连接于第五晶体管T5的源极;第四晶体管T4,所述第四晶体管T4的栅极电性连接于第三晶体管T3的漏极,源极电性连接于直流恒压高电位H,漏极电性连接于第二节点P(N);第五晶体管T5,所述第五晶体管T5的栅极电性连接于所述第N级GOA单元的上一级第N-1级GOA单元的输出端G(N-1),源极电性连接于第三晶体管T3的漏极,漏极电性连接于第一直流恒压低电位VSS1;第六晶体管T6,所述第六晶体管T6的栅极电性连接于所述第N级GOA单元的上一级第N-1级GOA单元的输出端G(N-1),源极电性连接于第二节点P(N),漏极电性连接于第八晶体管T8的栅极;第七晶体管T7,所述第七晶体管T7的栅极电性连接于所述第N级GOA单元的上一级第N-1级GOA单元的输出端G(N-1),源极电性连接于第二节点P(N),漏极电性连接于第八晶体管T8的源极;第八晶体管T8,所述第八晶体管T8的栅极电性连接于第十六晶体管T6的漏极,源极电性连接于第七晶体管T7的漏极,漏极电性连接于第三直流恒压低电位VSS3;第九晶体管T9,所述第九晶体管T9的栅极电性连接于第十六晶体管T6的漏极,源极电性连接于第十晶体管T10的栅极,漏极电性连接于第三直流恒压低电位VSS3;第十晶体管T10,所述第十晶体管T10的栅极电性连接于第九晶体管T9的源极,源极电性连接于直流恒压高电位H,漏极电性连接于第七晶体管T7的漏极;第十一晶体管T11,所述第十一晶体管T11的栅极与源极均电性连接于直流恒压高电位H,漏极电性连接于第九晶体管T9的源极;第十二晶体管T12,所述第十二晶体管T12的栅极电性连接于第二节点P(N),源极电性连接于第一节点Q(N),漏极电性连接于第二直流恒压低电位VSS2;第十三晶体管T13,所述第十三晶体管T13的栅极电性连接于第二节点P(N),源极电性连接于输出端G(N),漏极电性连接于第一直流恒压低电位VSS1;第十五晶体管T15,所述第十五晶体管T15的栅极电性连接于输出端G(N),源极电性连接于第四晶体管T4的栅极,漏极电性连接于第一直流恒压低电位VSS1;
第十六晶体管T16,所述第十六晶体管T16的栅极电性连接于输出端G(N),源极电性连接于第二节点P(N),漏极电性连接于第八晶体管T8的栅极;。
所述第一下拉部分400包括一第十四晶体管T14,所述第十四晶体管T14的栅极电性连接于第二时钟驱动信号XCKN,源极电性连接于第一节点Q(N),漏极电性连接于第二恒压低电位VSS2。
如图2所示,所述GOA电路的第一级连接关系中,第一晶体管T1的栅极与源极均电性连接于电路的启动信号端STV,第五、第六、第七晶体管T5、T6、T7的栅极均电性连接于电路的启动信号端STV。
需要特别说明的是,本发明基于低温多晶硅半导体薄膜晶体管的GOA电路设置了一个直流恒压高电位H、及三个直流恒压低电位VSS1、VSS2、VSS3,且三个直流恒压低电位依次降低,即,第三直流恒压低电位VSS3<第二直流恒压低电位VSS2<第一直流恒压低电位VSS1,该三个直流恒压低电位VSS1、VSS2、VSS3一般分开独立控制,便于进行不同电位的调节。
所述下拉维持电路部分500采用高低电位反推设计:所述第三晶体管T3、第四晶体管T4、第五晶体管T5、第六晶体管T6、第七晶体管T7提供正向高电位,用于控制第十二晶体管T12和第十三晶体管T13的打开;所述第八晶体管T8、第九晶体管T9构成作用期间的负电位的反向自举,用于在作用期间将第二节点P(N)拉低至至第三直流恒压低电位VSS3电位,使第十晶体管T10关闭的较好;在非作用期间利用直流恒压高电位H向第二节点P(N)提供适当的高电位,使得第一节点Q(N)与输出端G(N)维持低电位,消除二者的波纹(Ripple)电压。所述第四晶体管T4、第七晶体管T7、与第八晶体管T8串联,能够防止漏电。
所述下拉维持电路部分500中第三晶体管T3、第四晶体管T4受直流恒压高电位H的控制处于导通状态,在非作用期间,第五晶体管T5、第六晶体管T6、第七晶体管T7截止,由第四晶体管T4向第二节点P(N)提供一直流恒压高电位H,第二节点P(N)为高电位时,第十二晶体管T12、第十三晶体管T13均导通,通过第十二晶体管下拉第一节点Q(N)的电位到第二直流恒压低电位VSS2,通过第十三晶体管下拉输出端G(N)的电位到第一直流恒压低电位VSS1;在作用期间,第五晶体管T5、第六晶体管T6、第七晶体管T7的栅极为从该第N级GOA单元的上一级第N-1级GOA单元的输出端G(N-1)传来的高电位,第五晶体管T5、第六晶体管T6、第七晶体管T7均导通,第十五晶体管T15、第十六晶体管的栅极为从输出端G(N)传来的高电位,第十五晶体T15和第五晶体管T5下拉第四晶体管T4栅极的电位至第一直流恒压低电位VSS1,第十六晶体管T16和第六晶体管T6传导第二节点P(N)的直流恒压高电位H,并将此直流恒压高电位H传到第八晶体管T8和第九晶体管T9的栅极,此时,第七晶体管T7和第八晶体管T8均导通,通过第七晶体管T7和第八晶体管T8下拉第二节点P(N)的电位到一更低的第三直流恒压低电位VSS3,同时第九晶体管T9也处于导通状态,通过第九晶体管T9下拉第十晶体管的栅极电位至第三直流恒压低电位VSS3,可以使第十晶体管T10关闭的很好。此处,采用输出端G(N)和该第N级GOA单元的上一级第N-1级GOA单元的输出端G(N-1)来控制下拉维持电路部分500,可减弱第五晶体管T5、第六晶体管T6、第七晶体管T7的漏电。
所述下拉维持电路部分500搭配直流恒压高电位H、及三个直流恒压低电位VSS1、VSS2、VSS3,能够解决低温多晶硅半导体薄膜晶体管的自身的阈值电压较低、亚阈值区域的摆幅较小等特性对GOA驱动电路的影响,尤其是漏电问题带来的GOA功能性不良;同时解决了目前基于低温多晶硅半导体薄膜晶体管的GOA电路中下拉维持电路部分在非作用期间第二节点电位不能处于较高的电位的问题,有效维持第一节点Q(N)和输出端G(N)的低电位。
所述上升部分300用来在作用期间抬升所述第一节点Q(N)的电位。
所述第一下拉部分400用来在非作用期间依据第二时钟驱动信号XCKN下拉所述第一节点Q(N)的电位至所述第二直流恒压低电位VSS2。
本发明采用第N级GOA单元的上一级第N-1级GOA单元的输出端G(N-1)与第N级GOA单元的输出端G(N)进行上、下级传,能够减少TFT的颗数,达到有效节省布局(Layout)和功耗的目的。图3为本发明的基于低温多晶硅半导体薄膜晶体管的GOA电路的波形设置和关键节点的输出波形图。如图3所示,第一时钟驱动信号CKN和第二时钟驱动信号XCKN是电路的时钟驱动信号,从图3中可以看出示意的波形的占空比接近50/50,实际设计时优选占空比为50/50,用来保证该第N级GOA单元的上一级第N-1级GOA单元的输出端G(N-1)和输出端G(N)对第二节点P(N)在作用期间的不间断下拉,防止第一节点Q(N)和输出端G(N)的异常输出,该实施例中第一节点Q(N)的波形将不会为很明显的“凸”字形,在输出端G(N)输出完毕之后第一节点Q(N)的电位会在第一时间被下拉。
综上所述,本发明的基于低温多晶硅半导体薄膜晶体管的GOA电路,在下拉维持电路部分采用高低电位反推设计,并设置依次降低的第一、第二、第三直流恒压低电位、及一直流恒压高电位,能够解决低温多晶硅半导体薄膜晶体管的自身特性对GOA驱动电路的影响,尤其是漏电问题带来的GOA功能性不良;同时解决了目前基于低温多晶硅半导体薄膜晶体管的GOA电路中下拉维持电路部分在非作用期间第二节点电位不能处于较高的电位的问题,有效维持第一节点和输出端的低电位。
以上所述,对于本领域的普通技术人员来说,可以根据本发明的技术方案和技术构思作出其他各种相应的改变和变形,而所有这些改变和变形都应属于本发明权利要求的保护范围。

Claims (8)

1.一种基于低温多晶硅半导体薄膜晶体管的GOA电路,其特征在于,包括级联的多个GOA单元,设N为正整数,第N级GOA单元包括一上拉控制部分(100)、一上拉部分(200)、一第一下拉部分(400)、和一下拉维持电路部分(500);
所述上拉控制部分(100)包括第一晶体管(T1),其栅极与源极均电性连接于所述第N级GOA单元的上一级第N-1级GOA单元的输出端(G(N-1)),漏极电性连接于第一节点(Q(N));
所述上拉部分(200)包括第二晶体管(T2),其栅极电性连接于第一节点(Q(N)),源极电性连接于第一时钟驱动信号(CKN),漏极电性连接于输出端(G(N));
所述下拉维持电路部分(500)电性连接于所述第一节点(Q(N))、所述第N级GOA单元的上一级第N-1级GOA单元的输出端(G(N-1))、输出端(G(N))、直流恒压高电位(H)、及第一、第二、与第三直流恒压低电位(VSS1、VSS2、VSS3);
所述下拉维持电路部分(500)采用高低电位反推设计,包括:
第三晶体管(T3),所述第三晶体管(T3)的栅极和源极均电性连接于直流恒压高电位(H),漏极电性连接于第五晶体管(T5)的源极;
第四晶体管(T4),所述第四晶体管(T4)的栅极电性连接于第三晶体管(T3)的漏极,源极电性连接于直流恒压高电位(H),漏极电性连接于第二节点(P(N));
第五晶体管(T5),所述第五晶体管(T5)的栅极电性连接于所述第N级GOA单元的上一级第N-1级GOA单元的输出端(G(N-1)),源极电性连接于第三晶体管(T3)的漏极,漏极电性连接于第一直流恒压低电位(VSS1);
第六晶体管(T6),所述第六晶体管(T6)的栅极电性连接于所述第N级GOA单元的上一级第N-1级GOA单元的输出端(G(N-1)),源极电性连接于第二节点(P(N)),漏极电性连接于第八晶体管(T8)的栅极;
第七晶体管(T7),所述第七晶体管(T7)的栅极电性连接于所述第N级GOA单元的上一级第N-1级GOA单元的输出端(G(N-1)),源极电性连接于第二节点(P(N)),漏极电性连接于第八晶体管(T8)的源极;
第八晶体管(T8),所述第八晶体管(T8)的栅极电性连接于第十六晶体管(T16)的漏极,源极电性连接于第七晶体管(T7)的漏极,漏极电性连接于第三直流恒压低电位(VSS3);
第九晶体管(T9),所述第九晶体管(T9)的栅极电性连接于第十六晶体管(T16)的漏极,源极电性连接于第十晶体管(T10)的栅极,漏极电性连接于第三直流恒压低电位(VSS3);
第十晶体管(T10),所述第十晶体管(T10)的栅极电性连接于第九晶体管(T9)的源极,源极电性连接于直流恒压高电位(H),漏极电性连接于第七晶体管(T7)的漏极;
第十一晶体管(T11),所述第十一晶体管(T11)的栅极与源极均电性连接于直流恒压高电位(H),漏极电性连接于第九晶体管(T9)的源极;
第十二晶体管(T12),所述第十二晶体管(T12)的栅极电性连接于第二节点(P(N)),源极电性连接于第一节点(Q(N)),漏极电性连接于第二直流恒压低电位(VSS2);
第十三晶体管(T13),所述第十三晶体管(T13)的栅极电性连接于第二节点(P(N)),源极电性连接于输出端(G(N)),漏极电性连接于第一直流恒压低电位(VSS1);
第十五晶体管(T15),所述第十五晶体管(T15)的栅极电性连接于输出端(G(N)),源极电性连接于第四晶体管(T4)的栅极,漏极电性连接于第一直流恒压低电位(VSS1);
第十六晶体管(T16),所述第十六晶体管(T16)的栅极电性连接于输出端(G(N)),源极电性连接于第二节点(P(N)),漏极电性连接于第八晶体管(T8)的栅极;
所述第三晶体管(T3)、第四晶体管(T4)、第五晶体管(T5)、第六晶体管(T6)、第七晶体管(T7)提供正向高电位,用于控制第十二晶体管(T12)和第十三晶体管(T13)的打开;所述第八晶体管(T8)、第九晶体管(T9)构成作用期间的负电位的反向自举,用于在作用期间向第二节点(P(N))提供更低电位;利用直流恒压高电位(H)在非作用期间向第二节点(P(N))提供适当的高电位,使得第一节点(Q(N))与输出端(G(N))维持低电位;
所述第一下拉部分(400)电性连接于所述第一节点(Q(N))、第二时钟驱动信号(XCKN)及第二直流恒压低电位(VSS2),所述第一下拉部分(400)依据第二时钟驱动信号(XCKN)下拉所述第一节点(Q(N))的电位至所述第二直流恒压低电位(VSS2);
所述第一下拉部分(400)包括一第十四晶体管(T14),所述第十四晶体管(T14)的栅极电性连接于第二时钟驱动信号(XCKN),源极电性连接于第一节点(Q(N)),漏极电性连接于第二直流恒压低电位(VSS2);
所述第三直流恒压低电位(VSS3)<第二直流恒压低电位(VSS2)<第一直流恒压低电位(VSS1)。
2.如权利要求1所述的基于低温多晶硅半导体薄膜晶体管的GOA电路,其特征在于,所述第四晶体管(T4)、第七晶体管(T7)、与第八晶体管(T8)串联。
3.如权利要求1所述的基于低温多晶硅半导体薄膜晶体管的GOA电路,其特征在于,还包括一上升部分(300),所述上升部分(300)电性连接于所述第一节点(Q(N))与输出端(G(N))之间,用来抬升所述第一节点(Q(N))的电位。
4.如权利要求3所述的基于低温多晶硅半导体薄膜晶体管的GOA电路,其特征在于,所述上升部分(300)包括一电容(Cb),所述电容(Cb)的一端电性连接于第一节点(Q(N)),另一端电性连接于输出端(G(N))。
5.如权利要求1所述的基于低温多晶硅半导体薄膜晶体管的GOA电路,其特征在于,第一时钟驱动信号(CKN)与第二时钟驱动信号(XCKN)的波形占空比接近50/50;在第二时钟驱动信号(XCKN)的高电位期间,所述第十四晶体管(T14)下拉所述第一节点(Q(N))的电位至所述第二直流恒压低电位(VSS2)。
6.如权利要求1所述的基于低温多晶硅半导体薄膜晶体管的GOA电路,其特征在于,所述GOA电路的第一级连接关系中,第一晶体管(T1)的栅极与源极均电性连接于电路的启动信号端(STV),第五、第六、第七晶体管(T5、T6、T7)的栅极均电性连接于电路的启动信号端(STV)。
7.如权利要求1所述的基于低温多晶硅半导体薄膜晶体管的GOA电路,其特征在于,用输出端(G(N))和所述第N级GOA单元的上一级第N-1级GOA单元的输出端(G(N-1))来控制下拉维持电路部分(500)。
8.如权利要求1所述的基于低温多晶硅半导体薄膜晶体管的GOA电路,其特征在于,所述GOA电路采用输出端(G(N))的输出信号作为上下级传信号。
CN201410613640.XA 2014-11-03 2014-11-03 基于低温多晶硅半导体薄膜晶体管的goa电路 Active CN104464661B (zh)

Priority Applications (6)

Application Number Priority Date Filing Date Title
CN201410613640.XA CN104464661B (zh) 2014-11-03 2014-11-03 基于低温多晶硅半导体薄膜晶体管的goa电路
US14/422,691 US9530367B2 (en) 2014-11-03 2015-02-06 GOA circuit based on LTPS semiconductor TFT
KR1020177007057A KR101937062B1 (ko) 2014-11-03 2015-02-06 저온 폴리 실리콘 반도체 박막 트랜지스터 기반 goa회로
GB1703516.3A GB2546647B (en) 2014-11-03 2015-02-06 GOA circuit based on LTPS semiconductor TFT
PCT/CN2015/072354 WO2016070509A1 (zh) 2014-11-03 2015-02-06 基于低温多晶硅半导体薄膜晶体管的goa电路
JP2017519240A JP6317528B2 (ja) 2014-11-03 2015-02-06 低温ポリシリコン半導体薄膜トランジスタに基づくgoa回路

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201410613640.XA CN104464661B (zh) 2014-11-03 2014-11-03 基于低温多晶硅半导体薄膜晶体管的goa电路

Publications (2)

Publication Number Publication Date
CN104464661A true CN104464661A (zh) 2015-03-25
CN104464661B CN104464661B (zh) 2016-09-21

Family

ID=52910618

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201410613640.XA Active CN104464661B (zh) 2014-11-03 2014-11-03 基于低温多晶硅半导体薄膜晶体管的goa电路

Country Status (6)

Country Link
US (1) US9530367B2 (zh)
JP (1) JP6317528B2 (zh)
KR (1) KR101937062B1 (zh)
CN (1) CN104464661B (zh)
GB (1) GB2546647B (zh)
WO (1) WO2016070509A1 (zh)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN108806584A (zh) * 2018-07-27 2018-11-13 京东方科技集团股份有限公司 移位寄存器单元、驱动方法、栅极驱动电路及显示装置
CN110189680A (zh) * 2019-06-24 2019-08-30 京东方科技集团股份有限公司 移位寄存器单元、驱动方法、栅极驱动电路及显示装置
CN113327537A (zh) * 2021-06-17 2021-08-31 北京京东方显示技术有限公司 移位寄存器、栅极驱动电路及显示装置

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10510314B2 (en) * 2017-10-11 2019-12-17 Shenzhen China Star Optoelectronics Semiconductor Display Technology Co., Ltd. GOA circuit having negative gate-source voltage difference of TFT of pull down module
CN113035109A (zh) * 2021-02-25 2021-06-25 福建华佳彩有限公司 一种内嵌式显示屏的gip驱动电路及其控制方法

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20040004906A (ko) * 2002-07-06 2004-01-16 삼성전자주식회사 비정질-실리콘 박막 트랜지스터 게이트 구동 쉬프트레지스터 구동방법
JP2007114781A (ja) * 2005-10-18 2007-05-10 Au Optronics Corp 制御信号出力装置
EP2357643A1 (en) * 2009-12-18 2011-08-17 Samsung Electronics Co., Ltd Display panel
CN102708778A (zh) * 2011-11-28 2012-10-03 京东方科技集团股份有限公司 移位寄存器及其驱动方法、栅极驱动装置与显示装置
CN103208262A (zh) * 2012-01-12 2013-07-17 三星电子株式会社 栅极驱动电路以及具有栅极驱动电路的显示装置

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100803163B1 (ko) * 2001-09-03 2008-02-14 삼성전자주식회사 액정표시장치
JP2007048382A (ja) * 2005-08-10 2007-02-22 Mitsubishi Electric Corp シフトレジスタ
JP5090008B2 (ja) * 2007-02-07 2012-12-05 三菱電機株式会社 半導体装置およびシフトレジスタ回路
JP2010086637A (ja) * 2008-10-02 2010-04-15 Mitsubishi Electric Corp シフトレジスタ回路およびそれを備える画像表示装置
US7817771B2 (en) * 2008-12-15 2010-10-19 Au Optronics Corporation Shift register
KR101587610B1 (ko) * 2009-09-21 2016-01-25 삼성디스플레이 주식회사 구동회로
US8068577B2 (en) * 2009-09-23 2011-11-29 Au Optronics Corporation Pull-down control circuit and shift register of using same
KR20120038693A (ko) * 2010-10-14 2012-04-24 이대천 디스플레이용 글라스 에칭장치의 언로딩기구
KR101186996B1 (ko) * 2010-10-28 2012-09-28 엄우식 자동차 차체용 액상 제진재 도포 시스템
CN102629463B (zh) * 2012-03-29 2013-10-09 京东方科技集团股份有限公司 移位寄存器单元、移位寄存器电路、阵列基板及显示器件
TWI511459B (zh) * 2012-10-11 2015-12-01 Au Optronics Corp 可防止漏電之閘極驅動電路
KR102084716B1 (ko) * 2013-03-13 2020-03-05 삼성디스플레이 주식회사 표시 패널
CN104036725B (zh) * 2014-05-29 2017-10-03 京东方科技集团股份有限公司 像素电路及其驱动方法、有机发光显示面板及显示装置
CN104282265B (zh) * 2014-09-26 2017-02-01 京东方科技集团股份有限公司 像素电路及其驱动方法、有机发光显示面板及显示装置

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20040004906A (ko) * 2002-07-06 2004-01-16 삼성전자주식회사 비정질-실리콘 박막 트랜지스터 게이트 구동 쉬프트레지스터 구동방법
JP2007114781A (ja) * 2005-10-18 2007-05-10 Au Optronics Corp 制御信号出力装置
EP2357643A1 (en) * 2009-12-18 2011-08-17 Samsung Electronics Co., Ltd Display panel
CN102708778A (zh) * 2011-11-28 2012-10-03 京东方科技集团股份有限公司 移位寄存器及其驱动方法、栅极驱动装置与显示装置
CN103208262A (zh) * 2012-01-12 2013-07-17 三星电子株式会社 栅极驱动电路以及具有栅极驱动电路的显示装置

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN108806584A (zh) * 2018-07-27 2018-11-13 京东方科技集团股份有限公司 移位寄存器单元、驱动方法、栅极驱动电路及显示装置
CN108806584B (zh) * 2018-07-27 2021-02-12 京东方科技集团股份有限公司 移位寄存器单元、驱动方法、栅极驱动电路及显示装置
CN110189680A (zh) * 2019-06-24 2019-08-30 京东方科技集团股份有限公司 移位寄存器单元、驱动方法、栅极驱动电路及显示装置
CN110189680B (zh) * 2019-06-24 2021-02-09 京东方科技集团股份有限公司 移位寄存器单元、驱动方法、栅极驱动电路及显示装置
CN113327537A (zh) * 2021-06-17 2021-08-31 北京京东方显示技术有限公司 移位寄存器、栅极驱动电路及显示装置

Also Published As

Publication number Publication date
JP2017530420A (ja) 2017-10-12
GB2546647A (en) 2017-07-26
GB201703516D0 (en) 2017-04-19
US20160351140A1 (en) 2016-12-01
CN104464661B (zh) 2016-09-21
JP6317528B2 (ja) 2018-04-25
US9530367B2 (en) 2016-12-27
KR20170042355A (ko) 2017-04-18
KR101937062B1 (ko) 2019-04-03
GB2546647B (en) 2020-08-26
WO2016070509A1 (zh) 2016-05-12

Similar Documents

Publication Publication Date Title
CN104464662A (zh) 基于低温多晶硅半导体薄膜晶体管的goa电路
CN104464656A (zh) 基于低温多晶硅半导体薄膜晶体管的goa电路
CN104157259B (zh) 基于igzo制程的栅极驱动电路
CN104464657A (zh) 基于低温多晶硅半导体薄膜晶体管的goa电路
CN104464660A (zh) 基于低温多晶硅半导体薄膜晶体管的goa电路
CN104157260B (zh) 基于igzo制程的栅极驱动电路
CN104795034A (zh) 一种goa电路及液晶显示器
CN104517577B (zh) 液晶显示装置及其栅极驱动器
CN104505050B (zh) 用于氧化物半导体薄膜晶体管的扫描驱动电路
CN105469760A (zh) 基于ltps半导体薄膜晶体管的goa电路
CN104392701A (zh) 用于氧化物半导体薄膜晶体管的扫描驱动电路
CN104409055A (zh) 用于氧化物半导体薄膜晶体管的扫描驱动电路
CN104464661A (zh) 基于低温多晶硅半导体薄膜晶体管的goa电路
CN113096606B (zh) Goa电路、显示面板及电子装置
CN104517578B (zh) 显示装置及其栅极驱动电路
CN104464658A (zh) 基于低温多晶硅半导体薄膜晶体管的goa电路
KR101818673B1 (ko) 액정 표시 장치의 직류 전압 변환 회로
CN106782288A (zh) 栅极驱动电路、栅极驱动方法和移位寄存器

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant