CN102769089B - 半导体封装结构 - Google Patents

半导体封装结构 Download PDF

Info

Publication number
CN102769089B
CN102769089B CN201110116716.4A CN201110116716A CN102769089B CN 102769089 B CN102769089 B CN 102769089B CN 201110116716 A CN201110116716 A CN 201110116716A CN 102769089 B CN102769089 B CN 102769089B
Authority
CN
China
Prior art keywords
electrode
encapsulated layer
electrodes
reflector
face
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CN201110116716.4A
Other languages
English (en)
Other versions
CN102769089A (zh
Inventor
林新强
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Rongchuang Energy Technology Co ltd
Zhanjing Technology Shenzhen Co Ltd
Original Assignee
Rongchuang Energy Technology Co ltd
Zhanjing Technology Shenzhen Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Rongchuang Energy Technology Co ltd, Zhanjing Technology Shenzhen Co Ltd filed Critical Rongchuang Energy Technology Co ltd
Priority to CN201110116716.4A priority Critical patent/CN102769089B/zh
Priority to TW100122355A priority patent/TWI446595B/zh
Priority to US13/301,706 priority patent/US20120280262A1/en
Publication of CN102769089A publication Critical patent/CN102769089A/zh
Application granted granted Critical
Publication of CN102769089B publication Critical patent/CN102769089B/zh
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/483Containers
    • H01L33/486Containers adapted for surface mounting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/171Frame
    • H01L2924/1715Shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2933/00Details relating to devices covered by the group H01L33/00 but not provided for in its subgroups
    • H01L2933/0008Processes
    • H01L2933/0033Processes relating to semiconductor body packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/50Wavelength conversion elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/58Optical field-shaping elements
    • H01L33/60Reflective elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/62Arrangements for conducting electric current to or from the semiconductor body, e.g. lead-frames, wire-bonds or solder balls

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Led Device Packages (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)

Abstract

本发明提供一种半导体封装结构制程,其包括步骤:提供一个第一电极以及一个第二电极,在所述第一电极上设置至少一个半导体晶粒,使所述半导体晶粒与所述两个电极电性连接;形成一个封装层,在所述两个电极的顶面以及底面,并包覆所述半导体晶粒及其电性连接处,同时在所述封装层的周围侧边上形成一个环状凸出,所述封装层的底部形成一凸包;形成一个反射层,在所述两个电极的顶面以及所述封装层的环状凸出顶面上;形成一个荧光层,在所述反射层内部并覆盖所述封装层;及弯折所述两个电极,使所述两个电极的端部位于所述封装层的底部,所述两个电极的所述两个端部直接抵接凸包的两相对侧面,所述凸包和所述两端部的底面齐平。

Description

半导体封装结构
技术领域
本发明涉及一种半导体封装结构,尤其涉及一种具有较佳密合性的半导体封装结构。
背景技术
半导体封装的LED产业是近几年最受瞩目的产业之一,发展至今,LED产品已具有节能、省电、高效率、反应时间快、寿命周期时间长、且不含汞、具有环保效益等优点。然而由于LED的半导体封装结构为了增加发光效率,具有一个反射层设置。所述反射层主要环绕着所述半导体晶粒(即所述LED芯片),以对所述半导体晶粒发出的光线进行反射,产生集中光线增加发光亮度的效果。但是,所述反射层设置的位置会与所述半导体晶粒电性连接的电极接触,所述电极是为金属材质,而所述反射层是为塑料材质,这两种材质之间的附着性不佳,因此在两者之间的界面常会有水气渗入,从而导致所述半导体晶粒的功能丧失。所以如何避免水气渗入,提高所述半导体封装结构的密合度,是目前半导体封装产业努力的课题。
发明内容
有鉴于此,有必要提供一种密合度良好的半导体封装结构。
一种半导体封装结构制程,其包括以下的步骤,
提供一个第一电极以及一个第二电极,在所述第一电极上设置至少一个半导体晶粒,使所述半导体晶粒与所述两个电极电性连接;
形成一个封装层,在所述两个电极的顶面以及底面,并包覆所述半导体晶粒及其电性连接处,同时在所述封装层的周围侧边上形成一个环状凸出,所述封装层的底部形成一凸包;
形成一个反射层,在所述两个电极的顶面以及所述封装层的环状凸出顶面上;
形成一个荧光层,在所述反射层内部并覆盖所述封装层;及
弯折所述两个电极,使所述两个电极的端部位于所述封装层的底部,所述两个电极的所述两个端部直接抵接凸包的两相对侧面,所述凸包和所述两端部的底面齐平。
上述的半导体封装结构及制程中,由于所述封装层完整地包覆所述半导体晶粒以及所述半导体晶粒与所述两个电极的电性连接处,可以有效避免水气渗入所述半导体晶粒与所述两个电极的电性连接处,尤其是所述封装层的环状凸出更具有阻挡水气的作用,从而有效提高所述半导体封装结构的密合度。
附图说明
图1是本发明半导体封装结构实施方式的剖视图。
图2是本发明半导体封装结构制程的步骤流程图。
图3是对应图2形成一个封装层步骤的剖视图。
图4是对应图2形成一个反射层步骤的剖视图。
图5是对应图2形成一个荧光层步骤的剖视图。
主要元件符号说明
封装结构                    10
第一电极                    11
顶面                        112、122、1422
底面                        114、124
端部                        116、126
第二电极                    12
半导体晶粒                  13
导电线                      132
封装层                      14
环状凸出                    142
凹槽                        140
反射层                      15
荧光层                      16
如下具体实施方式将结合上述附图进一步说明本发明。
具体实施方式
下面将结合附图对本发明作一具体介绍。
请参阅图1,所示为本发明半导体封装结构实施方式的剖视图,所述封装结构10,包括一个第一电极11、一个第二电极12、至少一个半导体晶粒13、一个封装层14、一个反射层15以及一个荧光层16。所述第一电极11与所述第二电极12左右对称设置,并分别具有一个顶面112、122以及一个底面114、124。所述第一电极11的顶面112设置所述半导体晶粒13,所述半导体晶粒13通过导电线132分别与所述第一电极11及所述第二电极12电性连接。所述半导体晶粒13为发光二极管(Light Emitting Diode,LED)。所述封装层14包覆所述第一电极11以及第二电极12的所述顶面112、122以及底面114、124,并同时使所述半导体晶粒13以及其与所述第一电极11以及第二电极12的电性连接处也包覆在所述封装层14内。所述封装层14的周围侧边上具有一个环状凸出142,所述环状凸出142也包覆所述第一电极11以及第二电极12的所述顶面112、122以及底面114、124。所述封装层14为透明材料,如环氧树脂(epoxy)、硅利康(silicon)或其相关混合物。所述封装层14在所述半导体晶粒13以及其与所述第一电极11以及第二电极12的电性连接处的完整包覆,形成密合度极高的所述封装结构10,从而可以防止水气渗入所述半导体晶粒13的电性连接处,维护其良好的使用效能。所述封装层14环状凸出142的顶面1422以及其周围所述第一电极11以及第二电极12的顶面112、122具有一个反射层15设置,有助于提升所述封装结构10的发光效能,所述反射层15的材料为反射材料或是高分子的材料,例如,PPA(Polyphthalamide)塑料。所述反射层15内部设置所述荧光层16并覆盖所述封装层14的上部。所述荧光层16可以包含至少一种荧光粉,所述荧光层16的材料为环氧树脂(epoxy)或硅利康(silicon)。所述荧光层16的折射率小于所述封装层14的折射率。所述第一电极11以及第二电极12的两侧端部116、126弯折位于所述封装层14的底部,使所述封装结构10形成一个表面贴装器件(Surface Mount Device,SMD),方便所述封装结构10的组装使用。
请再参阅图2,所示为本发明半导体封装结构制程的步骤流程图,其包括以下的步骤:
S11提供一个第一电极以及一个第二电极,在所述第一电极上设置至少一个半导体晶粒,使所述半导体晶粒与所述两个电极电性连接;
S12形成一个封装层,在所述两个电极的顶面以及底面,并包覆所述半导体晶粒及其电性连接处,同时在所述封装层的周围侧边上形成一个环状凸出;
S13形成一个反射层,在所述两个电极的顶面以及所述封装层的环状凸出顶面上;
S14形成一个荧光层,在所述反射层内部并覆盖所述封装层;及
S15弯折所述两个电极,使所述两个电极的端部位于所述封装层的底部。
所述步骤S11提供一个第一电极11以及一个第二电极12,在所述第一电极11上设置至少一个半导体晶粒13,使所述半导体晶粒13与所述两个电极11、12电性连接,如图3所示,所述半导体晶粒13设置在所述第一电极11的顶面112上,所述半导体晶粒13通过导电线132分别与所述第一电极11及所述第二电极12电性连接。
然后进行所述步骤S12形成一个封装层14,在所述两个电极11、12的顶面112、122以及底面114、124,并包覆所述半导体晶粒13及其电性连接处,同时在所述封装层14的周围侧边上形成一个环状凸出142,所述封装层14是以模造成型(Molding)方式成型,在所述第一电极11以及第二电极12的所述顶面112、122上为所述封装层14的上部,在所述第一电极11以及第二电极12的所述底面114、124为所述封装层14的底部。所述封装层14的上部包覆所述半导体晶粒13及其电性连接处,配合所述环状凸出142形成密合度极高的结构,可以有效防止水气渗入所述半导体晶粒13及其电性连接处。
接着进行所述步骤S13形成一个反射层15,在所述两个电极11、12的顶面112、122以及所述封装层14的环状凸出142顶面上(如图4所示),所述反射层15以模造成型(Molding)方式成型,环绕所述封装层14上部的外周围。所述反射层15的内部与所述封装层14的上部之间会形成一个凹槽140,所述凹槽140为一个容置空间。
再进行所述步骤S14形成一个荧光层16,在所述反射层15内部并覆盖所述封装层14(如图5所示),所述荧光层16以射出成型(Injection Molding)方式成型,在所述反射层15的内部与所述封装层14的上部之间的所述凹槽140容置空间内。
最后,所述步骤S15弯折所述两个电极11、12,使所述两个电极11、12的端部116、126位于所述封装层14的底部(如图1所示)。
综上,本发明半导体封装结构,在所述第一电极11以及第二电极12的所述顶面112、122及底面114、124,包括所述半导体晶粒13及其电性连接处,具有所述封装层14的完整包覆,可以有效地防止水气渗入,增加所述封装结构10的密合度。本发明半导体封装结构制程,利用模造成型以及射出成型方式,完成所述封装结构10的制造,对于高密合度封装结构10的制作极为方便并可以大量生产。
另外,本领域技术人员还可在本发明精神内做其它变化,当然,这些依据本发明精神所做的变化,都应包含在本发明所要求保护的范围之内。

Claims (4)

1.一种半导体封装结构制程,其包括以下的步骤:
提供一个第一电极以及一个第二电极,在所述第一电极上设置至少一个半导体晶粒,使所述半导体晶粒与所述两个电极电性连接;
形成一个封装层,在所述两个电极的顶面以及底面,并包覆所述半导体晶粒及其电性连接处,同时在所述封装层的周围侧边上形成一个环状凸出,所述封装层的底部形成一凸包;
形成一个反射层,在所述两个电极的顶面以及所述封装层的环状凸出顶面上;
形成一个荧光层,在所述反射层内部并覆盖所述封装层;及
弯折所述两个电极,使所述两个电极的端部位于所述封装层的底部,所述两个电极的所述两个端部直接抵接凸包的两相对侧面,所述凸包和所述两端部的底面齐平。
2.如权利要求1所述的半导体封装结构制程,其特征在于:所述形成一个封装层步骤,是以模造成型方式成型,在所述第一电极以及第二电极的所述顶面上为所述封装层的上部,在所述第一电极以及第二电极的所述底面为所述封装层的底部。
3.如权利要求1所述的半导体封装结构制程,其特征在于:所述形成一个反射层步骤,是以模造成型方式成型,环绕所述封装层上部的外周围,所述反射层的内部与所述封装层的上部之间形成一个凹槽。
4.如权利要求1所述的半导体封装结构制程,其特征在于:所述形成一个荧光层步骤,是以射出成型方式成型。
CN201110116716.4A 2011-05-06 2011-05-06 半导体封装结构 Expired - Fee Related CN102769089B (zh)

Priority Applications (3)

Application Number Priority Date Filing Date Title
CN201110116716.4A CN102769089B (zh) 2011-05-06 2011-05-06 半导体封装结构
TW100122355A TWI446595B (zh) 2011-05-06 2011-06-27 半導體封裝結構
US13/301,706 US20120280262A1 (en) 2011-05-06 2011-11-21 Semiconductor light emitting device and method for manufacturing thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201110116716.4A CN102769089B (zh) 2011-05-06 2011-05-06 半导体封装结构

Publications (2)

Publication Number Publication Date
CN102769089A CN102769089A (zh) 2012-11-07
CN102769089B true CN102769089B (zh) 2015-01-07

Family

ID=47089660

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201110116716.4A Expired - Fee Related CN102769089B (zh) 2011-05-06 2011-05-06 半导体封装结构

Country Status (3)

Country Link
US (1) US20120280262A1 (zh)
CN (1) CN102769089B (zh)
TW (1) TWI446595B (zh)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10862014B2 (en) * 2015-11-12 2020-12-08 Advanced Semiconductor Engineering, Inc. Optical device package and method of manufacturing the same
DE102016101719A1 (de) * 2016-02-01 2017-08-03 Osram Opto Semiconductors Gmbh Verfahren zum Herstellen eines optoelektronischen Bauelements und optoelektronisches Bauelement
EP3598510B1 (en) * 2018-07-18 2022-02-23 Lumileds LLC Light emitting diode device and producing methods thereof
DE102021130173A1 (de) * 2021-11-18 2023-05-25 OSRAM Opto Semiconductors Gesellschaft mit beschränkter Haftung Elektronische vorrichtung und verfahren zur herstellung einer elektronischen vorrichtung

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101983435A (zh) * 2008-09-30 2011-03-02 松下电器产业株式会社 光学半导体装置用封装和使用了该封装的光学半导体装置、以及它们的制造方法

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3614776B2 (ja) * 2000-12-19 2005-01-26 シャープ株式会社 チップ部品型ledとその製造方法
US6791116B2 (en) * 2002-04-30 2004-09-14 Toyoda Gosei Co., Ltd. Light emitting diode
US7244965B2 (en) * 2002-09-04 2007-07-17 Cree Inc, Power surface mount light emitting die package
JP2005317661A (ja) * 2004-04-27 2005-11-10 Sharp Corp 半導体発光装置およびその製造方法
TWI245437B (en) * 2004-11-16 2005-12-11 Lighthouse Technology Co Ltd Package structure of a surface mount device light emitting diode

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101983435A (zh) * 2008-09-30 2011-03-02 松下电器产业株式会社 光学半导体装置用封装和使用了该封装的光学半导体装置、以及它们的制造方法

Also Published As

Publication number Publication date
CN102769089A (zh) 2012-11-07
TW201246625A (en) 2012-11-16
TWI446595B (zh) 2014-07-21
US20120280262A1 (en) 2012-11-08

Similar Documents

Publication Publication Date Title
CN103367619B (zh) 金属支架结构及发光二极管结构
KR101007131B1 (ko) 발광 소자 패키지
US8569781B2 (en) LED package with light-absorbing layer
US20090101932A1 (en) Semiconductor light-emitting device and method of fabricating the same
CN102769089B (zh) 半导体封装结构
CN101997076B (zh) 发光二极管封装体
CN102881812B (zh) 发光二极管封装结构的制造方法
CN103872207A (zh) 一种强光led光源模块及其生产工艺
US20120025238A1 (en) Led package
US20150060912A1 (en) Light emitting diode package having zener diode covered by reflective material
US9257620B1 (en) Package structure of light-emitting diode module and method for manufacturing the same
CN102779919B (zh) 半导体封装结构
US9117731B2 (en) Light emitting diode package structure
CN102569595A (zh) 发光二极管封装结构
CN102569600B (zh) 发光二极管封装结构及其反射杯
CN103000794B (zh) Led封装结构
CN102456806A (zh) 发光二极管封装结构
CN104979441A (zh) 一种led芯片及其制作方法及led显示装置
US20150069441A1 (en) Light emitting diode package
TW201314976A (zh) Led封裝結構
CN103022312A (zh) 发光二极管装置及其制造方法
CN104124330A (zh) 发光二极管模组
TWI458142B (zh) 打線接合結構
CN101859836B (zh) 一种发光二极管及其制造方法
CN102646773B (zh) Led封装结构及制程

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant
CF01 Termination of patent right due to non-payment of annual fee
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20150107

Termination date: 20160506