CN102543909B - 不规则形状的封装结构及其制造方法 - Google Patents

不规则形状的封装结构及其制造方法 Download PDF

Info

Publication number
CN102543909B
CN102543909B CN201210051256.6A CN201210051256A CN102543909B CN 102543909 B CN102543909 B CN 102543909B CN 201210051256 A CN201210051256 A CN 201210051256A CN 102543909 B CN102543909 B CN 102543909B
Authority
CN
China
Prior art keywords
sealing
substrate
encapsulating structure
breach
tube core
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN201210051256.6A
Other languages
English (en)
Other versions
CN102543909A (zh
Inventor
唐和明
锺启生
张耿端
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Advanced Semiconductor Engineering Inc
Original Assignee
Advanced Semiconductor Engineering Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Semiconductor Engineering Inc filed Critical Advanced Semiconductor Engineering Inc
Priority to CN201610458679.8A priority Critical patent/CN105977223B/zh
Priority to CN201210051256.6A priority patent/CN102543909B/zh
Publication of CN102543909A publication Critical patent/CN102543909A/zh
Application granted granted Critical
Publication of CN102543909B publication Critical patent/CN102543909B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12041LED
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1515Shape
    • H01L2924/15153Shape the die mounting substrate comprising a recess for hosting the device
    • H01L2924/15155Shape the die mounting substrate comprising a recess for hosting the device the shape of the recess being other than a cuboid
    • H01L2924/15157Top view
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1515Shape
    • H01L2924/15158Shape the die mounting substrate being other than a cuboid
    • H01L2924/15162Top view
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape

Abstract

本发明是关于一种不规则形状的封装结构及其制造方法。该封装结构包括一基板、一管芯及一封胶。该管芯附着至该基板的一表面,且电性连接至该基板。该封胶包覆该管芯,具有至少一封胶缺口。如此,其它组件可置放于该封胶缺口,或者该封装结构可对应于电路板边缘的缺口而设置。

Description

不规则形状的封装结构及其制造方法
技术领域
本发明是关于一种半导体封装结构及其制造方法,详言之,是关于一种不规则形状的封装结构及其制造方法。
背景技术
已知半导体封装结构的外观形状,大多为立方体结构。因此,该已知半导体封装结构在封装完成后即无法再设置任何组件(例如被动组件或连接器)于其上,亦即其没有多余的可利用空间。此外,承载该已知半导体封装结构的电路板的边缘通常会有缺口,使得该已知半导体封装结构无法对应该缺口而设置于电路板的边缘,导致电路布局受到限制。
因此,有必要提供一创新且富进步性的不规则形状的封装结构及其制造方法,以解决上述问题。
发明内容
本发明提供一种不规则形状的封装结构,其包括一基板、一管芯及一封胶。该基板具有一表面。该管芯附着至该基板的该表面,且电性连接至该基板。该封胶位于该基板的该表面,且包覆该管芯,该封胶具有至少一封胶缺口,其中该基板具有至少一外露部分,该至少一外露部分未被该封胶所覆盖且对应该至少一封胶缺口。如此,其它组件可置放于该封胶缺口,进而增加电路布局的弹性。
本发明另提供一种不规则形状的封装结构,其包括一基板、一管芯及一封胶。该基板具有一表面与一基板缺口。该管芯附着至该基板的该表面,且电性连接至该基板。该封胶位于该基板的该表面,且包覆该管芯,该封胶具有至少一封胶缺口,其中该基板缺口对应该封胶缺口。如此,该封装结构可对应于一位于电路板边缘的缺口而设置,进而增加电路布局的弹性。
本发明另提供一种不规则形状的封装结构的制造方法,其包括以下步骤:(a)提供一基板,该基板具有一表面;(b)附着至少一管芯至该基板的该表面,其中该至少一管芯电性连接至该基板;(c)形成一封胶于该基板的该表面以包覆该至少一管芯,其中该封胶具有至少一封胶开口;及(d)沿着多条切割线切割该基板及该封胶,以形成多个封装结构,其中每一封装结构的封胶具有至少一封胶缺口,该至少一封胶缺口对应该至少一封胶开口。
附图说明
图1显示本发明不规则形状的封装结构的一实施例的示意图;
图2显示本发明不规则形状的封装结构的另一实施例的示意图;
图3显示图2的封装结构置放于第一种电路板的示意图;
图4显示图2的封装结构置放于第二种电路板的示意图;
图5显示本发明不规则形状的封装结构的另一实施例的示意图;
图6显示本发明不规则形状的封装结构的另一实施例的示意图;
图7显示本发明不规则形状的封装结构的另一实施例的示意图;
图8显示本发明不规则形状的封装结构的另一实施例的示意图;
图9显示本发明不规则形状的封装结构的另一实施例的示意图;
图10显示本发明不规则形状的封装结构的另一实施例的示意图;
图11显示本发明不规则形状的封装结构的另一实施例的示意图;
图12至图15显示本发明不规则形状的封装结构的制造方法的一实施例的示意图;
图16至图20显示本发明不规则形状的封装结构的制造方法的另一实施例的示意图;及
图21至图25显示本发明不规则形状的封装结构的制造方法的另一实施例的示意图。
具体实施方式
参考图1,绘示本发明不规则形状的封装结构的一实施例的示意图。该不规则形状的封装结构1包括一基板11、一管芯12及一封胶13。该基板11具有一表面111及至少一外露部分112。
该管芯12附着至该基板11的该表面111,且电性连接至该基板11。在本实施例中,该管芯12利用多条焊线121电性连接至该基板11;然而在其它实施例中,该管芯12以覆晶方式电性连接至该基板11,亦即其透过数个焊球电性连接于该基板11。
该封胶13位于该基板11的该表面111,且包覆该管芯12。该封胶13具有至少一封胶缺口131与一封胶上表面。该基板11的外露部分112未被该封胶上表面所覆盖且对应该至少一封胶缺口131。亦即,该基板11的外露部分112的表面未被封胶13所覆盖而被该封胶缺口131所显露。换言之,该封胶13并未延伸至该基板11的外露部分112的表面的上方。
较佳地,该不规则形状的封装结构1还包括至少一连接器14及一线路层15,该连接器14位于该基板11的该外露部分112,而该线路层15位于该基板11上,且该线路层15的一部分被该封胶13所覆盖,另一部分则被该封胶缺口131所显露。该管芯12及该连接器14分别电性连接至该线路层15,使得该连接器14得以电性连接至该基板11及该管芯12,如此,外部讯号即可借由一与该连接器电性连接的软性电路板(Flexible Print Circuit Board,FPCB)而传送至该连接器14,进而为该管芯12所接收。因此,该外露部分112为可利用的空间而可再设置组件于其上。亦即,其它组件例如:被动组件、封装结构或发光二极管(Light-Emitting Diode,LED)可置放于基板11的外露部分112的表面而与基板11电性连接,亦即设置于该封胶缺口131。
在本实施例中,该封胶缺口131位于该封胶13的一角落,使得该封胶13以俯视观之为L形。
参考图2,绘示本发明不规则形状的封装结构的另一实施例的示意图。本实施例的封装结构1a与图1所示的封装结构1大致相同,其不同处在于,在该封装结构1a中,该基板11还具有至少一基板缺口113,该至少一基板缺口113对应该至少一封胶缺口131。亦即,以俯视观之,该基板11的形状与该封胶13的形状相同。因此,在本实施例中,该基板11具有多个侧面114,该封胶13具有多个侧面133,且该基板11的这些侧面114分别与该封胶13的这些侧面133实质上共平面。
参考图3,绘示图2的封装结构置放于第一种电路板的示意图。该电路板2的一边缘具有一电路板缺口21。该封装结构1a置放于该电路板2时,仅需将该基板缺口113及该封胶缺口131对准该电路板缺口21即可。如此,可增加电路布局的弹性。然而本发明并不局限于此,例如该基板缺口113及该封胶缺口131也可对准电路板上的贯孔,且该贯孔并非设置于电路板2的边缘。
参考图4,绘示图2的封装结构置放于第二种电路板的示意图。该电路板2a的一边缘不具有缺口,然而却因为电路布局之故而设置一电性组件22(例如:被动组件、封装结构或连接器等),该封装结构1a置放于该电路板2时,仅需将该基板缺口113及该封胶缺口131对应该电性组件22设置即可。如此,可增加电路布局的弹性,且增加该电路板2a所承载的电性组件22的数目。
参考图5,绘示本发明不规则形状的封装结构的另一实施例的示意图。本实施例的封装结构1b与图1所示的封装结构1大致相同,其不同处在于,在该封装结构1b中,该基板11具有四个外露部分112,分别位于该基板11的四角落。同时,该封胶13具有四个封胶缺口131,分别位于该封胶13的四角落,且分别对应于基板11的这些外露部分112。因此,该封胶13以俯视观之为十字形,且于基板11的这些外露部分112可再置放四个连接器14或其它电性组件。
参考图6,绘示本发明不规则形状的封装结构的另一实施例的示意图。本实施例的封装结构1c与图2所示的封装结构1a大致相同,其不同处在于,在该封装结构1c中,该基板11具有四个基板缺口113,分别位于该基板11的四角落。同时,该封胶13具有四个封胶缺口131,分别位于该封胶13的四角落,且分别对应这些基板缺口113。因此,该封胶13及该基板11以俯视观之皆为十字形。
参考图7,绘示本发明不规则形状的封装结构的另一实施例的示意图。本实施例的封装结构1d与图1所示的封装结构1大致相同,其不同处在于,在该封装结构1d中,该基板11具有一个外露部分112,位于该基板11的一侧边。同时,该封胶13具有一个封胶缺口131,位于该封胶13的一侧边,且对应该基板11的外露部分112。因此,该封胶13以俯视观之为ㄈ形,且可再置放一个连接器14或其它电性组件于该基板11的外露部分112。
参考图8,绘示本发明不规则形状的封装结构的另一实施例的示意图。本实施例的封装结构1e与图2所示的封装结构1a大致相同,其不同处在于,在该封装结构1e中,该基板11具有一个基板缺口113,位于该基板11的一侧边。同时,该封胶13具有一个封胶缺口131,位于该封胶13的一侧边,且对应该基板缺口113。因此,该封胶13及该基板11以俯视观之皆为ㄈ形。
参考图9,绘示本发明不规则形状的封装结构的另一实施例的示意图。本实施例的封装结构1f与图1所示的封装结构1大致相同,其不同处在于,在该封装结构1f中,该基板11具有二个外露部分112,分别位于该基板11的二角落。同时,该封胶13具有二个封胶缺口131,分别位于该封胶13的二角落,且分别对应这些外露部分112。因此,该封胶13以俯视观之为凸字形,且可再置放二个连接器14或其它电性组件于该基板11的外露部分112。
参考图10,绘示本发明不规则形状的封装结构的另一实施例的示意图。本实施例的封装结构1g与图2所示的封装结构1a大致相同,其不同处在于,在该封装结构1g中,该基板11具有二个基板缺口113,分别位于该基板11的二角落。同时,该封胶13具有二个封胶缺口131,分别位于该封胶13的二角落,且分别对应这些基板缺口113。因此,该封胶13及该基板11以俯视观之皆为凸字形。
参考图11,绘示本发明不规则形状的封装结构的另一实施例的示意图。本实施例的封装结构1h与图1所示的封装结构1大致相同,其不同处在于,在该封装结构1h中,该基板11具有一个外露部分112,且该外露部分112位于该基板11的中间。同时,该封胶13具有一个封胶缺口131,且该封胶缺口131位于该封胶13的中间,且对应该基板11的外露部分112。因此,该封胶13以俯视观之为回字形。一实施例中,一发光二极管(Light-Emitting Diode,LED)对应该封胶缺口131而设置于基板11,因此发光二极管的亮光可以透过该封胶缺口131而发散,较佳地,该封胶缺口131可以填充一透明胶以保护该发光二极管。
参考图12至图15,绘示本发明不规则形状的封装结构的制造方法的一实施例的示意图。
参考图12,提供一基板11。该基板11具有一表面111。接着,附着至少一管芯12至该基板11的该表面111,其中该管芯12电性连接至该基板11。在本实施例中,该管芯12利用多条焊线121电性连接至该基板11;然而在其它实施例中,该管芯12以覆晶方式电性连接至该基板11。
参考图13,形成一封胶13于该基板11的该表面111以包覆该管芯12。
参考图14,移除部分该封胶13,以形成至少一封胶开口132,使得部分该基板11未被该封胶13所覆盖而被该封胶开口132所显露。较佳地,利用激光或刀具移除部分该封胶13。
参考图15,沿着多条切割线16切割该基板11及该封胶13,以形成多个如图1所示的封装结构1。每一封装结构1的封胶13具有至少一封胶缺口131,该封胶缺口131对应该至封胶开口132。在本实施例中,部分这些切割线16穿过该封胶开口132的一中间位置使得一个封胶开口132被切割成多个(例如:二个)封胶缺口131。
参考图16至图20,绘示本发明不规则形状的封装结构的制造方法的另一实施例的示意图。
参考图16,提供一基板11。该基板11具有一表面111及至少一基板贯穿孔115。
参考图17,附着至少一管芯12至该基板11的该表面111,其中该管芯12电性连接至该基板11。在本实施例中,该管芯12利用多条焊线121电性连接至该基板11;然而在其它实施例中,该管芯12以覆晶方式电性连接至该基板11。
参考图18,提供一下模具31。该下模具31具有至少一突柱32。接着,置放该基板11于该下模具31上,其中该至少一突柱32穿设该至少一基板贯穿孔115。接着,设置一上模具33于该下模具31上,以形成至少一模穴34,其中该上模具33接触该至少一突柱32。亦即,该至少一突柱32的顶部抵该上模具33。
参考图19,充填一封胶13于该至少一模穴34,以形成该封胶13于该基板11的该表面111上且包覆该至少一管芯12及这些焊线121。该封胶13具有至少一封胶开口134,该至少一封胶开口134对应该至少一突柱32及该至少一基板贯穿孔115。亦即,该封胶开口134因该封胶13围绕该突柱32而形成。
参考图20,移除该上模具33及该下模具31。接着,沿着多条切割线16切割该基板11及该封胶13,以形成多个如图2所示的封装结构1a。每一封装结构1a的封胶13具有至少一封胶缺口131,该封胶缺口131对应该至封胶开口134。在本实施例中,部分这些切割线16穿过该封胶开口134,使得一个封胶开口134被切割成多个(例如:四个)封胶缺口131,较佳地,这些切割线16穿过该封胶开口134的中间位置。
参考图21至图25,绘示本发明不规则形状的封装结构的制造方法的另一实施例的示意图。
参考图21,提供一基板11。该基板11具有一表面111及至少一基板贯穿孔116,较佳地,该至少一基板贯穿孔116设置于基板边缘。
参考图22,附着至少一管芯12至该基板11的该表面111,其中该管芯12电性连接至该基板11。在本实施例中,该管芯12利用多条焊线121电性连接至该基板11;然而在其它实施例中,该管芯12以覆晶方式电性连接至该基板11。
参考图23,提供一下模具31。该下模具31具有至少一突柱32。接着,置放该基板11于该下模具31上,其中该至少一突柱32穿设该至少一基板贯穿孔116。接着,设置一上模具33于该下模具31上,以形成至少一模穴34,其中该上模具33接触该至少一突柱32。亦即,该至少一突柱32的上表面与该上模具33接合。
参考图24,充填一封胶13于该至少一模穴34,以形成该封胶13于该基板11的该表面111上且包覆该至少一管芯12及这些焊线121。该封胶13具有至少一封胶开口135,且该至少一封胶开口135对应该至少一突柱32及该至少一基板贯穿孔116。亦即,该封胶开口135因该封胶13围绕该突柱32而形成。
参考图25,移除该上模具33及该下模具31。接着,沿着多条切割线16切割该基板11及该封胶13,以形成多个如图2所示的封装结构1a。每一封装结构1a的封胶13具有至少一封胶缺口131,该封胶缺口131对应该至封胶开口134。在本实施例中,部分这些切割线16穿过该至少一封胶开口135的一侧边位置使得一个封胶开口135被切割成一个封胶缺口131。
惟上述实施例仅为说明本发明的原理及其功效,而非用以限制本发明。因此,了解此技术的人士对上述实施例进行修改及变化仍不脱本发明的精神。本发明的权利范围应如后述的权利要求范围所列。

Claims (8)

1.一种不规则形状的封装结构,包括:
一基板,具有一表面;
一管芯,附着至该基板的该表面,且电性连接至该基板;
一封胶,位于该基板的该表面,且包覆该管芯,该封胶具有至少一封胶缺口与一封胶上表面;
其中该基板的该表面具有至少一外露部分,该至少一外露部分未被该封胶上表面所覆盖,且对应该至少一封胶缺口而被该封胶缺口所显露;及
至少一连接器,位于该至少一外露部分,该至少一连接器电性连接至该基板。
2.如权利要求1的封装结构,其特征在于,其中该基板还包括一线路层,该管芯及该至少一连接器电性连接该线路层。
3.一种不规则形状的封装结构的制造方法,包括:
(a)提供一基板,该基板具有一表面;
(b)附着至少一管芯至该基板的该表面,其中该至少一管芯电性连接至该基板;
(c)形成一封胶于该基板的该表面以包覆该至少一管芯,其中该封胶具有至少一封胶开口,该至少一封胶开口是移除部分该封胶所形成,且该基板的该表面具有至少一外露部分,该至少一外露部分未被该封胶所覆盖;及
(d)沿着多条切割线切割该基板及该封胶,以形成多个封装结构,其中每一封装结构的封胶具有至少一封胶缺口,该至少一封胶缺口对应该至少一封胶开口;及
(e)在该至少一外露部分置放至少一连接器,该至少一连接器电性连接至该基板。
4.如权利要求3的制造方法,其特征在于,其中该步骤(c)中利用激光移除部分该封胶。
5.如权利要求3的制造方法,其特征在于,其中该步骤(d)中,部分这些切割线穿过该至少一封胶开口的一中间位置使得一个封胶开口被切割成多个封胶缺口。
6.如权利要求3的制造方法,其特征在于,其中该步骤(a)中,该基板还具有至少一基板贯穿孔,且该步骤(c)包括:
(c1)提供一下模具,该下模具具有至少一突柱;
(c2)置放该基板于该下模具上,其中该至少一突柱穿设该至少一基板贯穿孔;
(c3)设置一上模具于该下模具上,以形成至少一模穴,其中该上模具接触该至少一突柱;
(c4)充填该封胶于该至少一模穴以形成于该基板的该表面上且包覆该至少一管芯,其中该封胶具有至少一封胶开口,该至少一封胶开口对应该至少一突柱及该至少一基板贯穿孔;及
(c5)移除该上模具及该下模具。
7.如权利要求6的制造方法,其特征在于,其中该步骤(d)中,部分这些切割线穿过该至少一封胶开口的一中间位置使得一个封胶开口被切割成多个封胶缺口。
8.如权利要求6的制造方法,其特征在于,其中该步骤(d)中,部分这些切割线穿过该至少一封胶开口的一侧边位置使得一个封胶开口被切割成一个封胶缺口。
CN201210051256.6A 2012-03-01 2012-03-01 不规则形状的封装结构及其制造方法 Active CN102543909B (zh)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CN201610458679.8A CN105977223B (zh) 2012-03-01 2012-03-01 不规则形状的封装结构及其制造方法
CN201210051256.6A CN102543909B (zh) 2012-03-01 2012-03-01 不规则形状的封装结构及其制造方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201210051256.6A CN102543909B (zh) 2012-03-01 2012-03-01 不规则形状的封装结构及其制造方法

Related Child Applications (1)

Application Number Title Priority Date Filing Date
CN201610458679.8A Division CN105977223B (zh) 2012-03-01 2012-03-01 不规则形状的封装结构及其制造方法

Publications (2)

Publication Number Publication Date
CN102543909A CN102543909A (zh) 2012-07-04
CN102543909B true CN102543909B (zh) 2016-08-17

Family

ID=46350438

Family Applications (2)

Application Number Title Priority Date Filing Date
CN201210051256.6A Active CN102543909B (zh) 2012-03-01 2012-03-01 不规则形状的封装结构及其制造方法
CN201610458679.8A Active CN105977223B (zh) 2012-03-01 2012-03-01 不规则形状的封装结构及其制造方法

Family Applications After (1)

Application Number Title Priority Date Filing Date
CN201610458679.8A Active CN105977223B (zh) 2012-03-01 2012-03-01 不规则形状的封装结构及其制造方法

Country Status (1)

Country Link
CN (2) CN102543909B (zh)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105977223A (zh) * 2012-03-01 2016-09-28 日月光半导体制造股份有限公司 不规则形状的封装结构及其制造方法

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN114944447A (zh) * 2022-03-24 2022-08-26 南京阿吉必信息科技有限公司 一种新型led封装结构

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6657298B1 (en) * 2001-07-18 2003-12-02 Amkor Technology, Inc. Integrated circuit chip package having an internal lead
CN1679162A (zh) * 2002-08-30 2005-10-05 费查尔德半导体有限公司 基于基片的未模制封装
CN101047162A (zh) * 2006-03-31 2007-10-03 株式会社东芝 半导体器件及使用它的存储卡
CN102130103A (zh) * 2009-12-15 2011-07-20 瑞萨电子株式会社 外部存储装置和制造外部存储装置的方法

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10258445A (ja) * 1997-03-19 1998-09-29 Oki Electric Ind Co Ltd 半導体装置の樹脂封止用金型
JP4437593B2 (ja) * 2000-04-27 2010-03-24 東北リコー株式会社 半導体集積回路
JP3718131B2 (ja) * 2001-03-16 2005-11-16 松下電器産業株式会社 高周波モジュールおよびその製造方法
US7071547B2 (en) * 2002-09-11 2006-07-04 Tessera, Inc. Assemblies having stacked semiconductor chips and methods of making same
JP4243177B2 (ja) * 2003-12-22 2009-03-25 株式会社ルネサステクノロジ 半導体装置の製造方法
US7351611B2 (en) * 2004-02-20 2008-04-01 Carsem (M) Sdn Bhd Method of making the mould for encapsulating a leadframe package
CN100442483C (zh) * 2004-09-16 2008-12-10 夏普株式会社 半导体光器件、其制造方法、引线框以及电子设备
US20070152071A1 (en) * 2006-01-05 2007-07-05 En-Min Jow Package method for flash memory card and structure thereof
US8084849B2 (en) * 2007-12-12 2011-12-27 Stats Chippac Ltd. Integrated circuit package system with offset stacking
US9355951B2 (en) * 2009-08-28 2016-05-31 Marvell World Trade Ltd. Interconnect layouts for electronic assemblies
CN102543909B (zh) * 2012-03-01 2016-08-17 日月光半导体制造股份有限公司 不规则形状的封装结构及其制造方法

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6657298B1 (en) * 2001-07-18 2003-12-02 Amkor Technology, Inc. Integrated circuit chip package having an internal lead
CN1679162A (zh) * 2002-08-30 2005-10-05 费查尔德半导体有限公司 基于基片的未模制封装
CN101047162A (zh) * 2006-03-31 2007-10-03 株式会社东芝 半导体器件及使用它的存储卡
CN102130103A (zh) * 2009-12-15 2011-07-20 瑞萨电子株式会社 外部存储装置和制造外部存储装置的方法

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105977223A (zh) * 2012-03-01 2016-09-28 日月光半导体制造股份有限公司 不规则形状的封装结构及其制造方法
CN105977223B (zh) * 2012-03-01 2018-11-27 日月光半导体制造股份有限公司 不规则形状的封装结构及其制造方法

Also Published As

Publication number Publication date
CN105977223A (zh) 2016-09-28
CN105977223B (zh) 2018-11-27
CN102543909A (zh) 2012-07-04

Similar Documents

Publication Publication Date Title
JP5869080B2 (ja) 発光素子
US9022828B2 (en) Light-emitting device, lighting device including the light-emitting device, and method of manufacturing the light-emitting device
US8378378B2 (en) Light emitting diode package and method of fabricating the same
US8530252B2 (en) Method for manufacturing light emitting diode
CN207425855U (zh) 一种四连体8引脚型rgb-led封装模组及其显示屏
US8455275B2 (en) Method for making light emitting diode package
KR20110052522A (ko) 광커플러 장치들
CN102593085B (zh) 芯片封装结构以及芯片封装制程
CN106531730A (zh) Led封装组件及其制造方法
US8079139B1 (en) Method for producing electro-thermal separation type light emitting diode support structure
CN102543909B (zh) 不规则形状的封装结构及其制造方法
CN102832315B (zh) 发光二极管覆晶封装结构
JP7273280B2 (ja) 発光モジュールおよび発光モジュールの製造方法
CN109792841B (zh) 发光器件及其制造方法
EP2492981A3 (en) Method for producing light-emitting diode device
US20160020367A1 (en) Method for fabricating package structure
JP5232698B2 (ja) 多面付け基板および半導体発光装置の製造方法。
KR101594492B1 (ko) 반도체 패키지 구조물 및 그 제작 방법
KR101250381B1 (ko) 광패키지 및 그 제조방법
US20150162497A1 (en) Light emitting diode package and method for manufacuring the same
JP2016018990A (ja) パッケージ構造及びその製法並びに搭載部材
KR102126536B1 (ko) 선광원 및 이의 제조 방법
KR20150036269A (ko) 전기 컴포넌트 및 전기 컴포넌트들을 생산하기 위한 방법
US9391251B2 (en) Carrier structure and lighting device
KR20160059451A (ko) 패키지 구조체 및 그 제조 방법, 및 캐리어

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant