CA2040660A1 - Couche de silicone epitaxiale et methode pour sa deposition - Google Patents
Couche de silicone epitaxiale et methode pour sa depositionInfo
- Publication number
- CA2040660A1 CA2040660A1 CA2040660A CA2040660A CA2040660A1 CA 2040660 A1 CA2040660 A1 CA 2040660A1 CA 2040660 A CA2040660 A CA 2040660A CA 2040660 A CA2040660 A CA 2040660A CA 2040660 A1 CA2040660 A1 CA 2040660A1
- Authority
- CA
- Canada
- Prior art keywords
- silicon layer
- situ
- deposit
- type dopant
- epitaxial silicon
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 title abstract 5
- 229910052710 silicon Inorganic materials 0.000 title abstract 5
- 239000010703 silicon Substances 0.000 title abstract 5
- 238000000034 method Methods 0.000 title abstract 2
- 239000002019 doping agent Substances 0.000 abstract 4
- 238000011065 in-situ storage Methods 0.000 abstract 3
- 229910052732 germanium Inorganic materials 0.000 abstract 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 abstract 2
- 238000010348 incorporation Methods 0.000 abstract 1
- 238000004518 low pressure chemical vapour deposition Methods 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/0257—Doping during depositing
- H01L21/02573—Conductivity type
- H01L21/02576—N-type
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/0262—Reduction or decomposition of gaseous compounds, e.g. CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/22—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/914—Doping
- Y10S438/925—Fluid growth doping control, e.g. delta doping
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Bipolar Transistors (AREA)
- Thin Film Transistor (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
- Physical Vapour Deposition (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US531,218 | 1990-05-31 | ||
US07/531,218 US5316958A (en) | 1990-05-31 | 1990-05-31 | Method of dopant enhancement in an epitaxial silicon layer by using germanium |
Publications (2)
Publication Number | Publication Date |
---|---|
CA2040660A1 true CA2040660A1 (fr) | 1991-12-01 |
CA2040660C CA2040660C (fr) | 1996-05-14 |
Family
ID=24116739
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CA002040660A Expired - Fee Related CA2040660C (fr) | 1990-05-31 | 1991-04-17 | Couche de silicone epitaxiale et methode pour sa deposition |
Country Status (8)
Country | Link |
---|---|
US (1) | US5316958A (fr) |
EP (1) | EP0459122B1 (fr) |
JP (1) | JPH0744189B2 (fr) |
AT (1) | ATE135139T1 (fr) |
BR (1) | BR9102127A (fr) |
CA (1) | CA2040660C (fr) |
DE (1) | DE69117582T2 (fr) |
ES (1) | ES2084053T3 (fr) |
Families Citing this family (65)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5607511A (en) * | 1992-02-21 | 1997-03-04 | International Business Machines Corporation | Method and apparatus for low temperature, low pressure chemical vapor deposition of epitaxial silicon layers |
US5177025A (en) * | 1992-01-24 | 1993-01-05 | Hewlett-Packard Company | Method of fabricating an ultra-thin active region for high speed semiconductor devices |
US5489550A (en) * | 1994-08-09 | 1996-02-06 | Texas Instruments Incorporated | Gas-phase doping method using germanium-containing additive |
KR19980702366A (ko) * | 1995-12-21 | 1998-07-15 | 롤페스 제이 지 에이 | 에피택시를 통하여 제공된 피엔 접합을 갖는 반도체 소자의 제조 방법 |
CA2295069A1 (fr) * | 1997-06-24 | 1998-12-30 | Eugene A. Fitzgerald | Regulation des densites de dislocation filetees dans des dispositifs germanium sur silicium au moyen de couches a teneur echelonnee en gesi et d'une planarisation |
US6723621B1 (en) * | 1997-06-30 | 2004-04-20 | International Business Machines Corporation | Abrupt delta-like doping in Si and SiGe films by UHV-CVD |
US6130471A (en) * | 1997-08-29 | 2000-10-10 | The Whitaker Corporation | Ballasting of high power silicon-germanium heterojunction biploar transistors |
US6040225A (en) * | 1997-08-29 | 2000-03-21 | The Whitaker Corporation | Method of fabricating polysilicon based resistors in Si-Ge heterojunction devices |
US7227176B2 (en) | 1998-04-10 | 2007-06-05 | Massachusetts Institute Of Technology | Etch stop layer system |
WO2000004357A1 (fr) * | 1998-07-15 | 2000-01-27 | Smithsonian Astrophysical Observatory | Capteur thermique comprenant une couche epitaxiale de germanium |
JP2003520444A (ja) * | 2000-01-20 | 2003-07-02 | アンバーウェーブ システムズ コーポレイション | 高温成長を不要とする低貫通転位密度格子不整合エピ層 |
US6602613B1 (en) | 2000-01-20 | 2003-08-05 | Amberwave Systems Corporation | Heterointegration of materials using deposition and bonding |
AU2001263211A1 (en) | 2000-05-26 | 2001-12-11 | Amberwave Systems Corporation | Buried channel strained silicon fet using an ion implanted doped layer |
US6573126B2 (en) | 2000-08-16 | 2003-06-03 | Massachusetts Institute Of Technology | Process for producing semiconductor article using graded epitaxial growth |
US20020100942A1 (en) * | 2000-12-04 | 2002-08-01 | Fitzgerald Eugene A. | CMOS inverter and integrated circuits utilizing strained silicon surface channel MOSFETs |
US6649480B2 (en) | 2000-12-04 | 2003-11-18 | Amberwave Systems Corporation | Method of fabricating CMOS inverter and integrated circuits utilizing strained silicon surface channel MOSFETs |
US6426265B1 (en) * | 2001-01-30 | 2002-07-30 | International Business Machines Corporation | Incorporation of carbon in silicon/silicon germanium epitaxial layer to enhance yield for Si-Ge bipolar technology |
US6723661B2 (en) * | 2001-03-02 | 2004-04-20 | Amberwave Systems Corporation | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
US6830976B2 (en) | 2001-03-02 | 2004-12-14 | Amberwave Systems Corproation | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
US6724008B2 (en) | 2001-03-02 | 2004-04-20 | Amberwave Systems Corporation | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
US6703688B1 (en) | 2001-03-02 | 2004-03-09 | Amberwave Systems Corporation | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
WO2002082514A1 (fr) | 2001-04-04 | 2002-10-17 | Massachusetts Institute Of Technology | Procede de fabrication d'un dispositif semi-conducteur |
US6615615B2 (en) | 2001-06-29 | 2003-09-09 | Lightwave Microsystems Corporation | GePSG core for a planar lightwave circuit |
US6831292B2 (en) * | 2001-09-21 | 2004-12-14 | Amberwave Systems Corporation | Semiconductor structures employing strained material layers with defined impurity gradients and methods for fabricating same |
WO2003028106A2 (fr) | 2001-09-24 | 2003-04-03 | Amberwave Systems Corporation | Circuits r.f. comprenant des transistors a couches de materiau contraintes |
US7060632B2 (en) | 2002-03-14 | 2006-06-13 | Amberwave Systems Corporation | Methods for fabricating strained layers on semiconductor substrates |
US7615829B2 (en) * | 2002-06-07 | 2009-11-10 | Amberwave Systems Corporation | Elevated source and drain elements for strained-channel heterojuntion field-effect transistors |
US6995430B2 (en) | 2002-06-07 | 2006-02-07 | Amberwave Systems Corporation | Strained-semiconductor-on-insulator device structures |
US20030227057A1 (en) * | 2002-06-07 | 2003-12-11 | Lochtefeld Anthony J. | Strained-semiconductor-on-insulator device structures |
US7307273B2 (en) | 2002-06-07 | 2007-12-11 | Amberwave Systems Corporation | Control of strain in device layers by selective relaxation |
US7335545B2 (en) | 2002-06-07 | 2008-02-26 | Amberwave Systems Corporation | Control of strain in device layers by prevention of relaxation |
US7074623B2 (en) | 2002-06-07 | 2006-07-11 | Amberwave Systems Corporation | Methods of forming strained-semiconductor-on-insulator finFET device structures |
AU2003247513A1 (en) | 2002-06-10 | 2003-12-22 | Amberwave Systems Corporation | Growing source and drain elements by selecive epitaxy |
US6982474B2 (en) | 2002-06-25 | 2006-01-03 | Amberwave Systems Corporation | Reacted conductive gate electrodes |
AU2003274922A1 (en) * | 2002-08-23 | 2004-03-11 | Amberwave Systems Corporation | Semiconductor heterostructures having reduced dislocation pile-ups and related methods |
US7594967B2 (en) * | 2002-08-30 | 2009-09-29 | Amberwave Systems Corporation | Reduction of dislocation pile-up formation during relaxed lattice-mismatched epitaxy |
US6982214B2 (en) * | 2002-10-01 | 2006-01-03 | Applied Materials, Inc. | Method of forming a controlled and uniform lightly phosphorous doped silicon film |
EP2337062A3 (fr) | 2003-01-27 | 2016-05-04 | Taiwan Semiconductor Manufacturing Company, Limited | Méthode de fabrication de structures semiconductrices présentant une bonne homogénéité |
EP1602125B1 (fr) | 2003-03-07 | 2019-06-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Procede d'isolation par tranchee peu profonde |
WO2004081986A2 (fr) * | 2003-03-12 | 2004-09-23 | Asm America Inc. | Procede de planarisation et de reduction de la densite des defauts du silicium germanium |
US7022593B2 (en) * | 2003-03-12 | 2006-04-04 | Asm America, Inc. | SiGe rectification process |
EP1611602A1 (fr) | 2003-03-28 | 2006-01-04 | Koninklijke Philips Electronics N.V. | PROCEDE DE FABRICATION D’UN DISPOSITIF SEMICONDUCTEUR, DISPOSITIF SEMICONDUCTEUR AINSI OBTENU ET APPAREIL POUR LA MISE EN OEUVRE DE CE PROCEDE |
JP4689969B2 (ja) * | 2003-04-05 | 2011-06-01 | ローム・アンド・ハース・エレクトロニック・マテリアルズ,エル.エル.シー. | Iva族およびvia族化合物の調製 |
JP4954448B2 (ja) * | 2003-04-05 | 2012-06-13 | ローム・アンド・ハース・エレクトロニック・マテリアルズ,エル.エル.シー. | 有機金属化合物 |
JP4714422B2 (ja) * | 2003-04-05 | 2011-06-29 | ローム・アンド・ハース・エレクトロニック・マテリアルズ,エル.エル.シー. | ゲルマニウムを含有するフィルムを堆積させる方法、及び蒸気送達装置 |
US7393733B2 (en) | 2004-12-01 | 2008-07-01 | Amberwave Systems Corporation | Methods of forming hybrid fin field-effect transistor structures |
US7300849B2 (en) * | 2005-11-04 | 2007-11-27 | Atmel Corporation | Bandgap engineered mono-crystalline silicon cap layers for SiGe HBT performance enhancement |
US20070102729A1 (en) * | 2005-11-04 | 2007-05-10 | Enicks Darwin G | Method and system for providing a heterojunction bipolar transistor having SiGe extensions |
US7439558B2 (en) | 2005-11-04 | 2008-10-21 | Atmel Corporation | Method and system for controlled oxygen incorporation in compound semiconductor films for device performance enhancement |
US7651919B2 (en) * | 2005-11-04 | 2010-01-26 | Atmel Corporation | Bandgap and recombination engineered emitter layers for SiGe HBT performance optimization |
US20070154637A1 (en) * | 2005-12-19 | 2007-07-05 | Rohm And Haas Electronic Materials Llc | Organometallic composition |
US7795605B2 (en) * | 2007-06-29 | 2010-09-14 | International Business Machines Corporation | Phase change material based temperature sensor |
US20090267118A1 (en) * | 2008-04-29 | 2009-10-29 | International Business Machines Corporation | Method for forming carbon silicon alloy (csa) and structures thereof |
SG191896A1 (en) | 2011-02-08 | 2013-08-30 | Applied Materials Inc | Epitaxy of high tensile silicon alloy for tensile strain applications |
US8994123B2 (en) | 2011-08-22 | 2015-03-31 | Gold Standard Simulations Ltd. | Variation resistant metal-oxide-semiconductor field effect transistor (MOSFET) |
US9053939B2 (en) | 2011-11-23 | 2015-06-09 | International Business Machines Corporation | Heterojunction bipolar transistor with epitaxial emitter stack to improve vertical scaling |
US8728897B2 (en) | 2012-01-03 | 2014-05-20 | International Business Machines Corporation | Power sige heterojunction bipolar transistor (HBT) with improved drive current by strain compensation |
US9373684B2 (en) | 2012-03-20 | 2016-06-21 | Semiwise Limited | Method of manufacturing variation resistant metal-oxide-semiconductor field effect transistor (MOSFET) |
US9190485B2 (en) | 2012-07-28 | 2015-11-17 | Gold Standard Simulations Ltd. | Fluctuation resistant FDSOI transistor with implanted subchannel |
US9269804B2 (en) | 2012-07-28 | 2016-02-23 | Semiwise Limited | Gate recessed FDSOI transistor with sandwich of active and etch control layers |
US9263568B2 (en) | 2012-07-28 | 2016-02-16 | Semiwise Limited | Fluctuation resistant low access resistance fully depleted SOI transistor with improved channel thickness control and reduced access resistance |
US9012276B2 (en) | 2013-07-05 | 2015-04-21 | Gold Standard Simulations Ltd. | Variation resistant MOSFETs with superior epitaxial properties |
CN114551229A (zh) | 2015-04-10 | 2022-05-27 | 应用材料公司 | 提高选择性外延生长的生长速率的方法 |
US11049939B2 (en) | 2015-08-03 | 2021-06-29 | Semiwise Limited | Reduced local threshold voltage variation MOSFET using multiple layers of epi for improved device operation |
US11373696B1 (en) | 2021-02-19 | 2022-06-28 | Nif/T, Llc | FFT-dram |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4111719A (en) * | 1976-12-06 | 1978-09-05 | International Business Machines Corporation | Minimization of misfit dislocations in silicon by double implantation of arsenic and germanium |
DE2719464A1 (de) * | 1977-04-30 | 1978-12-21 | Erich Dr Kasper | Verfahren zur herstellung von bipolaren hochfrequenztransistoren |
US4133701A (en) * | 1977-06-29 | 1979-01-09 | General Motors Corporation | Selective enhancement of phosphorus diffusion by implanting halogen ions |
US4442449A (en) * | 1981-03-16 | 1984-04-10 | Fairchild Camera And Instrument Corp. | Binary germanium-silicon interconnect and electrode structure for integrated circuits |
US4385938A (en) * | 1981-09-10 | 1983-05-31 | The United States Of America As Represented By The Secretary Of The Air Force | Dual species ion implantation into GaAs |
CA1237824A (fr) * | 1984-04-17 | 1988-06-07 | Takashi Mimura | Dispositif a semiconducteur a effet tunnel resonant |
US4716445A (en) * | 1986-01-17 | 1987-12-29 | Nec Corporation | Heterojunction bipolar transistor having a base region of germanium |
US4717681A (en) * | 1986-05-19 | 1988-01-05 | Texas Instruments Incorporated | Method of making a heterojunction bipolar transistor with SIPOS |
CA1328796C (fr) * | 1986-09-12 | 1994-04-26 | Bernard Steele Meyerson | Methode et appareil de depot epitaxial de couches de silicium en phase vapeur a basse temperature et a basse pression |
US4695859A (en) * | 1986-10-20 | 1987-09-22 | Energy Conversion Devices, Inc. | Thin film light emitting diode, photonic circuit employing said diode imager employing said circuits |
JPS63137414A (ja) * | 1986-11-28 | 1988-06-09 | Nec Corp | 半導体薄膜の製造方法 |
JPS63285923A (ja) * | 1987-05-19 | 1988-11-22 | Komatsu Denshi Kinzoku Kk | シリコン−ゲルマニウム合金の製造方法 |
US4870030A (en) * | 1987-09-24 | 1989-09-26 | Research Triangle Institute, Inc. | Remote plasma enhanced CVD method for growing an epitaxial semiconductor layer |
US4891329A (en) * | 1988-11-29 | 1990-01-02 | University Of North Carolina | Method of forming a nonsilicon semiconductor on insulator structure |
US4997776A (en) * | 1989-03-06 | 1991-03-05 | International Business Machines Corp. | Complementary bipolar transistor structure and method for manufacture |
-
1990
- 1990-05-31 US US07/531,218 patent/US5316958A/en not_active Expired - Lifetime
-
1991
- 1991-04-15 AT AT91105949T patent/ATE135139T1/de not_active IP Right Cessation
- 1991-04-15 DE DE69117582T patent/DE69117582T2/de not_active Expired - Lifetime
- 1991-04-15 ES ES91105949T patent/ES2084053T3/es not_active Expired - Lifetime
- 1991-04-15 EP EP91105949A patent/EP0459122B1/fr not_active Expired - Lifetime
- 1991-04-17 CA CA002040660A patent/CA2040660C/fr not_active Expired - Fee Related
- 1991-05-10 JP JP3133229A patent/JPH0744189B2/ja not_active Expired - Lifetime
- 1991-05-24 BR BR919102127A patent/BR9102127A/pt unknown
Also Published As
Publication number | Publication date |
---|---|
CA2040660C (fr) | 1996-05-14 |
BR9102127A (pt) | 1991-12-24 |
JPH04230037A (ja) | 1992-08-19 |
ES2084053T3 (es) | 1996-05-01 |
DE69117582T2 (de) | 1996-09-12 |
DE69117582D1 (de) | 1996-04-11 |
EP0459122A3 (fr) | 1994-08-03 |
EP0459122B1 (fr) | 1996-03-06 |
US5316958A (en) | 1994-05-31 |
EP0459122A2 (fr) | 1991-12-04 |
JPH0744189B2 (ja) | 1995-05-15 |
ATE135139T1 (de) | 1996-03-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CA2040660A1 (fr) | Couche de silicone epitaxiale et methode pour sa deposition | |
CA2037198A1 (fr) | Dispositif luminescent utilisant un semiconducteur du groupe nitrure de gallium | |
EP0403293A3 (fr) | Méthode de fabrication d'un élément semiconducteur en composé du groupe III-V | |
GB1100780A (en) | Improvements in or relating to the diffusion of doping substances into semiconductor crystals | |
EP0343360A3 (fr) | Procédé de fabrication de jonctions peu profondes | |
Edwall et al. | Arsenic doping in metalorganic chemical vapor deposition Hg 1-x Cd x Te using tertiarybutylarsine and diethylarsine | |
Wolfson et al. | Ion-implanted thin-film solar cells on sheet silicon | |
IE841425L (en) | Foam semiconductor dopant carriers | |
CA2036778A1 (fr) | Methode de rainurage de supports pour semi-conducteurs avec dopage des parois des rainures | |
Massies et al. | The use of molecular sprays in ultrahigh vacuum for GaAs monocrystalline growth applications | |
JPS5615033A (en) | Gaas epitaxial wafer | |
JPS6445115A (en) | Manufacture of hydrogen-bonded amorphous silicon carbide film | |
TW221080B (en) | Bi-carrier component and its fabrication | |
JPS5272165A (en) | Epitaxial growth | |
JPS5423391A (en) | Gallium-arsenic semiconductor element | |
Andre et al. | Study of growth conditions and electronic properties of double GaAlAs heterojunctions prepared in the vapor phase for optoelectronic applications | |
GB1210981A (en) | Integrated semiconductor devices | |
JPS55145339A (en) | Photo semiconductor device and its manufacture | |
JPS534466A (en) | Doping method of group ii # elements into boron phosphide semiconductor | |
GB1196098A (en) | A Semiconductor Device and a method of Manufacturing the same | |
KR930015054A (ko) | 결정박막 성장법을 이용한 자기정렬 동종접합 및 이종접합 쌍극자 트랜지스터 장치의 제조방법 | |
GB1273199A (en) | A method for manufacturing a semiconductor device having diffusion junctions | |
GB1049408A (en) | Improvements in or relating to methods of producing pn-junctions | |
Yoshikawa | Defect-free epitaxial layers for Si-vidicon targets | |
JPS5375856A (en) | Group iii-v compound semiconductor crystal growth apparatus |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
EEER | Examination request | ||
MKLA | Lapsed |