CA1308609C - Planarization through silylation - Google Patents
Planarization through silylationInfo
- Publication number
- CA1308609C CA1308609C CA000549182A CA549182A CA1308609C CA 1308609 C CA1308609 C CA 1308609C CA 000549182 A CA000549182 A CA 000549182A CA 549182 A CA549182 A CA 549182A CA 1308609 C CA1308609 C CA 1308609C
- Authority
- CA
- Canada
- Prior art keywords
- insulator
- silylation
- photoresist
- etching
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- H10P14/69215—
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F7/00—Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
- G03F7/16—Coating processes; Apparatus therefor
- G03F7/162—Coating on a rotating support, e.g. using a whirler or a spinner
-
- H10P14/6922—
-
- H10P95/06—
-
- H10W20/092—
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Drying Of Semiconductors (AREA)
- Formation Of Insulating Films (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US06/923,779 US4816112A (en) | 1986-10-27 | 1986-10-27 | Planarization process through silylation |
| US923,779 | 1986-10-27 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| CA1308609C true CA1308609C (en) | 1992-10-13 |
Family
ID=25449260
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CA000549182A Expired - Lifetime CA1308609C (en) | 1986-10-27 | 1987-10-13 | Planarization through silylation |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US4816112A (enExample) |
| EP (1) | EP0265619B1 (enExample) |
| JP (1) | JPS63115341A (enExample) |
| AU (1) | AU594518B2 (enExample) |
| BR (1) | BR8705230A (enExample) |
| CA (1) | CA1308609C (enExample) |
| DE (1) | DE3779043D1 (enExample) |
Families Citing this family (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4986876A (en) * | 1990-05-07 | 1991-01-22 | The United States Of America As Represented By The Secretary Of The Army | Method of smoothing patterned transparent electrode stripes in thin film electroluminescent display panel manufacture |
| US5139608A (en) * | 1991-04-01 | 1992-08-18 | Motorola, Inc. | Method of planarizing a semiconductor device surface |
| JPH05243223A (ja) * | 1992-02-28 | 1993-09-21 | Fujitsu Ltd | 集積回路装置の製造方法 |
| KR0170253B1 (ko) * | 1992-11-18 | 1999-03-20 | 김광호 | 실리레이션을 이용한 사진식각방법 |
| US5981143A (en) * | 1997-11-26 | 1999-11-09 | Trw Inc. | Chemically treated photoresist for withstanding ion bombarded processing |
Family Cites Families (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE2547792C3 (de) * | 1974-10-25 | 1978-08-31 | Hitachi, Ltd., Tokio | Verfahren zur Herstellung eines Halbleiterbauelementes |
| US4004044A (en) * | 1975-05-09 | 1977-01-18 | International Business Machines Corporation | Method for forming patterned films utilizing a transparent lift-off mask |
| EP0117258B1 (de) * | 1983-02-23 | 1987-05-20 | Ibm Deutschland Gmbh | Verfahren zur Herstellung von haftfesten Metallschichten auf Kunststoffsubstraten |
| US4634149A (en) * | 1983-07-20 | 1987-01-06 | Don Marketing Management Limited | Label |
| US4511430A (en) * | 1984-01-30 | 1985-04-16 | International Business Machines Corporation | Control of etch rate ratio of SiO2 /photoresist for quartz planarization etch back process |
| US4552833A (en) * | 1984-05-14 | 1985-11-12 | International Business Machines Corporation | Radiation sensitive and oxygen plasma developable resist |
| JPS60262150A (ja) * | 1984-06-11 | 1985-12-25 | Nippon Telegr & Teleph Corp <Ntt> | 三層レジスト用中間層材料及びそれを用いた三層レジストパタン形成方法 |
| US4541169A (en) * | 1984-10-29 | 1985-09-17 | International Business Machines Corporation | Method for making studs for interconnecting metallization layers at different levels in a semiconductor chip |
| US4541168A (en) * | 1984-10-29 | 1985-09-17 | International Business Machines Corporation | Method for making metal contact studs between first level metal and regions of a semiconductor device compatible with polyimide-filled deep trench isolation schemes |
| US4613398A (en) * | 1985-06-06 | 1986-09-23 | International Business Machines Corporation | Formation of etch-resistant resists through preferential permeation |
| US4702792A (en) * | 1985-10-28 | 1987-10-27 | International Business Machines Corporation | Method of forming fine conductive lines, patterns and connectors |
| US4944836A (en) * | 1985-10-28 | 1990-07-31 | International Business Machines Corporation | Chem-mech polishing method for producing coplanar metal/insulator films on a substrate |
| US4723978A (en) * | 1985-10-31 | 1988-02-09 | International Business Machines Corporation | Method for a plasma-treated polysiloxane coating |
| US4676868A (en) * | 1986-04-23 | 1987-06-30 | Fairchild Semiconductor Corporation | Method for planarizing semiconductor substrates |
-
1986
- 1986-10-27 US US06/923,779 patent/US4816112A/en not_active Expired - Fee Related
-
1987
- 1987-07-16 JP JP62176104A patent/JPS63115341A/ja active Granted
- 1987-08-25 DE DE8787112330T patent/DE3779043D1/de not_active Expired - Lifetime
- 1987-08-25 EP EP87112330A patent/EP0265619B1/en not_active Expired - Lifetime
- 1987-10-02 BR BR8705230A patent/BR8705230A/pt not_active IP Right Cessation
- 1987-10-13 CA CA000549182A patent/CA1308609C/en not_active Expired - Lifetime
- 1987-10-26 AU AU80131/87A patent/AU594518B2/en not_active Ceased
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0565049B2 (enExample) | 1993-09-16 |
| US4816112A (en) | 1989-03-28 |
| AU8013187A (en) | 1988-05-05 |
| JPS63115341A (ja) | 1988-05-19 |
| AU594518B2 (en) | 1990-03-08 |
| EP0265619B1 (en) | 1992-05-13 |
| EP0265619A2 (en) | 1988-05-04 |
| BR8705230A (pt) | 1988-05-24 |
| EP0265619A3 (en) | 1988-10-26 |
| DE3779043D1 (de) | 1992-06-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CA1244145A (en) | Process for forming planar chip-level wiring | |
| EP0146038B1 (en) | Planarization of multi-level interconnected metallization system | |
| US5705430A (en) | Dual damascene with a sacrificial via fill | |
| EP0046525B1 (en) | Planar multi-level metal-insulator structure comprising a substrate, a conductive interconnection pattern and a superposed conductive structure and a method to form such a structure | |
| USRE39126E1 (en) | Two-step chemical mechanical polishing process for producing flush and protruding tungsten plugs | |
| US4599136A (en) | Method for preparation of semiconductor structures and devices which utilize polymeric dielectric materials | |
| EP0284840A2 (en) | Method for forming uniform layers of material | |
| JPS63114213A (ja) | 平担化方法 | |
| US5366850A (en) | Submicron planarization process with passivation on metal line | |
| US5393709A (en) | Method of making stress released VLSI structure by the formation of porous intermetal layer | |
| US6093635A (en) | High integrity borderless vias with HSQ gap filled patterned conductive layers | |
| US4867838A (en) | Planarization through silylation | |
| CA1308609C (en) | Planarization through silylation | |
| EP0790645A2 (en) | Intermetal dielectric planarization | |
| CN1103492C (zh) | 形成平坦内金属介电层的方法 | |
| JPH03295239A (ja) | 半導体装置の製造方法 | |
| US6030891A (en) | Vacuum baked HSQ gap fill layer for high integrity borderless vias | |
| US4642162A (en) | Planarization of dielectric layers in integrated circuits | |
| JP3418790B2 (ja) | 半導体金属インタコネクタの形成方法 | |
| JPH0653134A (ja) | 半導体装置の製造方法 | |
| KR0171977B1 (ko) | 반도체 소자의 제조 방법 | |
| KR100257151B1 (ko) | 반도체 소자의 다중 금속 배선의 층간 절연막 형성방법 | |
| JPH0430524A (ja) | 半導体装置の製造方法 | |
| JPH0982799A (ja) | 配線基板およびその製造方法 | |
| JPH0194623A (ja) | 多層配線半導体装置の製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| MKLA | Lapsed |