CA1301354C - Alias address support - Google Patents
Alias address supportInfo
- Publication number
- CA1301354C CA1301354C CA000577716A CA577716A CA1301354C CA 1301354 C CA1301354 C CA 1301354C CA 000577716 A CA000577716 A CA 000577716A CA 577716 A CA577716 A CA 577716A CA 1301354 C CA1301354 C CA 1301354C
- Authority
- CA
- Canada
- Prior art keywords
- virtual
- cache
- virtual memory
- memory
- address
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/10—Address translation
- G06F12/1027—Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB]
- G06F12/1045—Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB] associated with a data cache
- G06F12/1063—Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB] associated with a data cache the data cache being concurrently virtually addressed
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2212/00—Indexing scheme relating to accessing, addressing or allocation within memory systems or architectures
- G06F2212/65—Details of virtual memory and virtual address translation
- G06F2212/653—Page colouring
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10463587A | 1987-10-02 | 1987-10-02 | |
| US104,635 | 1987-10-02 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| CA1301354C true CA1301354C (en) | 1992-05-19 |
Family
ID=22301527
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CA000577716A Expired - Fee Related CA1301354C (en) | 1987-10-02 | 1988-09-16 | Alias address support |
Country Status (7)
| Country | Link |
|---|---|
| JP (1) | JPH071489B2 (enrdf_load_stackoverflow) |
| AU (1) | AU609519B2 (enrdf_load_stackoverflow) |
| CA (1) | CA1301354C (enrdf_load_stackoverflow) |
| DE (1) | DE3832758C2 (enrdf_load_stackoverflow) |
| FR (1) | FR2621408A1 (enrdf_load_stackoverflow) |
| GB (1) | GB2210479B (enrdf_load_stackoverflow) |
| HK (1) | HK95493A (enrdf_load_stackoverflow) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10761995B2 (en) | 2018-04-28 | 2020-09-01 | International Business Machines Corporation | Integrated circuit and data processing system having a configurable cache directory for an accelerator |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5276798A (en) * | 1990-09-14 | 1994-01-04 | Hughes Aircraft Company | Multifunction high performance graphics rendering processor |
| US5813046A (en) * | 1993-11-09 | 1998-09-22 | GMD--Forschungszentrum Informationstechnik GmbH | Virtually indexable cache memory supporting synonyms |
| GB2293670A (en) * | 1994-08-31 | 1996-04-03 | Hewlett Packard Co | Instruction cache |
| US6189074B1 (en) * | 1997-03-19 | 2001-02-13 | Advanced Micro Devices, Inc. | Mechanism for storing system level attributes in a translation lookaside buffer |
| US6446189B1 (en) | 1999-06-01 | 2002-09-03 | Advanced Micro Devices, Inc. | Computer system including a novel address translation mechanism |
| US6510508B1 (en) | 2000-06-15 | 2003-01-21 | Advanced Micro Devices, Inc. | Translation lookaside buffer flush filter |
| US6665788B1 (en) | 2001-07-13 | 2003-12-16 | Advanced Micro Devices, Inc. | Reducing latency for a relocation cache lookup and address mapping in a distributed memory system |
| US6954829B2 (en) * | 2002-12-19 | 2005-10-11 | Intel Corporation | Non-speculative distributed conflict resolution for a cache coherency protocol |
| US11853231B2 (en) | 2021-06-24 | 2023-12-26 | Ati Technologies Ulc | Transmission of address translation type packets |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS54148329A (en) * | 1978-05-15 | 1979-11-20 | Toshiba Corp | Buffer memory control system and information processor containing buffer memory |
| JPS595482A (ja) * | 1982-06-30 | 1984-01-12 | Fujitsu Ltd | キヤツシユバツフア装置管理方式 |
| JPS62145341A (ja) * | 1985-12-20 | 1987-06-29 | Fujitsu Ltd | キヤツシユメモリシステム |
| EP0282213A3 (en) * | 1987-03-09 | 1991-04-24 | AT&T Corp. | Concurrent context memory management unit |
-
1988
- 1988-08-10 GB GB8819017A patent/GB2210479B/en not_active Expired - Fee Related
- 1988-09-16 CA CA000577716A patent/CA1301354C/en not_active Expired - Fee Related
- 1988-09-20 AU AU22422/88A patent/AU609519B2/en not_active Ceased
- 1988-09-27 DE DE3832758A patent/DE3832758C2/de not_active Expired - Fee Related
- 1988-09-30 FR FR8812827A patent/FR2621408A1/fr active Granted
- 1988-10-03 JP JP63247551A patent/JPH071489B2/ja not_active Expired - Fee Related
-
1993
- 1993-09-16 HK HK954/93A patent/HK95493A/xx not_active IP Right Cessation
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10761995B2 (en) | 2018-04-28 | 2020-09-01 | International Business Machines Corporation | Integrated circuit and data processing system having a configurable cache directory for an accelerator |
| US10846235B2 (en) | 2018-04-28 | 2020-11-24 | International Business Machines Corporation | Integrated circuit and data processing system supporting attachment of a real address-agnostic accelerator |
| US11030110B2 (en) | 2018-04-28 | 2021-06-08 | International Business Machines Corporation | Integrated circuit and data processing system supporting address aliasing in an accelerator |
| US11113204B2 (en) | 2018-04-28 | 2021-09-07 | International Business Machines Corporation | Translation invalidation in a translation cache serving an accelerator |
Also Published As
| Publication number | Publication date |
|---|---|
| DE3832758C2 (de) | 1996-05-30 |
| HK95493A (en) | 1993-09-24 |
| GB2210479B (en) | 1992-06-17 |
| JPH071489B2 (ja) | 1995-01-11 |
| AU2242288A (en) | 1989-04-06 |
| JPH01108651A (ja) | 1989-04-25 |
| FR2621408B1 (enrdf_load_stackoverflow) | 1994-04-22 |
| GB2210479A (en) | 1989-06-07 |
| FR2621408A1 (fr) | 1989-04-07 |
| DE3832758A1 (de) | 1989-04-13 |
| AU609519B2 (en) | 1991-05-02 |
| GB8819017D0 (en) | 1988-09-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5119290A (en) | Alias address support | |
| CA2026224C (en) | Apparatus for maintaining consistency in a multiprocess computer system using virtual caching | |
| KR920005280B1 (ko) | 고속 캐쉬 시스템 | |
| CA1305800C (en) | Virtual address write back cache with address reassignment and cache block flush | |
| US5257361A (en) | Method and apparatus for controlling one or more hierarchical memories using a virtual storage scheme and physical to virtual address translation | |
| CA1232970A (en) | Data processing system provided with a memory access controller | |
| US5210843A (en) | Pseudo set-associative memory caching arrangement | |
| JP2618175B2 (ja) | キャッシュ・アクセスのための仮想アドレス変換予測の履歴テーブル | |
| US6446034B1 (en) | Processor emulation virtual memory address translation | |
| EP0036110A2 (en) | Cache addressing mechanism | |
| JPH11161547A (ja) | データ処理装置用記憶装置、および記憶場所にアクセスする方法 | |
| JPH0315211B2 (enrdf_load_stackoverflow) | ||
| CA1301354C (en) | Alias address support | |
| WO1995016961A1 (en) | Split level cache | |
| JPH04320553A (ja) | アドレス変換機構 | |
| US5276850A (en) | Information processing apparatus with cache memory and a processor which generates a data block address and a plurality of data subblock addresses simultaneously | |
| US6766434B2 (en) | Method for sharing a translation lookaside buffer between CPUs | |
| US6430664B1 (en) | Digital signal processor with direct and virtual addressing | |
| US5287482A (en) | Input/output cache | |
| Smith | Design of CPU cache memories | |
| EP0674269B1 (en) | Translation mechanism for input/output addresses | |
| JP2000339221A (ja) | 変換装置のエントリを無効化するシステム及び方法 | |
| JPH083805B2 (ja) | Tlb制御方法 | |
| EP0401021A2 (en) | Buffer storage system using page designating address and intra-page address | |
| JPH02308349A (ja) | バッファ記憶制御装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| MKLA | Lapsed |