ATE557396T1 - Verfahren und vorrichtung zum durchqueren der grenzen von taktgebieten - Google Patents

Verfahren und vorrichtung zum durchqueren der grenzen von taktgebieten

Info

Publication number
ATE557396T1
ATE557396T1 AT10011175T AT10011175T ATE557396T1 AT E557396 T1 ATE557396 T1 AT E557396T1 AT 10011175 T AT10011175 T AT 10011175T AT 10011175 T AT10011175 T AT 10011175T AT E557396 T1 ATE557396 T1 AT E557396T1
Authority
AT
Austria
Prior art keywords
predetermined number
borders
crossing
data
cycles
Prior art date
Application number
AT10011175T
Other languages
English (en)
Inventor
Brian Johnson
Brent Keeth
Original Assignee
Round Rock Res Llc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Round Rock Res Llc filed Critical Round Rock Res Llc
Application granted granted Critical
Publication of ATE557396T1 publication Critical patent/ATE557396T1/de

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 
    • G11C7/222Clock generating, synchronizing or distributing circuits within memory device
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/4076Timing circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1072Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers for memories with random access ports synchronised on clock signal pulse trains, e.g. synchronous memories, self timed memories
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/04Arrangements for writing information into, or reading information out from, a digital store with means for avoiding disturbances due to temperature effects

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Dram (AREA)
  • Measurement Of Velocity Or Position Using Acoustic Or Ultrasonic Waves (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
AT10011175T 2000-08-21 2001-08-21 Verfahren und vorrichtung zum durchqueren der grenzen von taktgebieten ATE557396T1 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/642,090 US6333893B1 (en) 2000-08-21 2000-08-21 Method and apparatus for crossing clock domain boundaries

Publications (1)

Publication Number Publication Date
ATE557396T1 true ATE557396T1 (de) 2012-05-15

Family

ID=24575155

Family Applications (2)

Application Number Title Priority Date Filing Date
AT10011175T ATE557396T1 (de) 2000-08-21 2001-08-21 Verfahren und vorrichtung zum durchqueren der grenzen von taktgebieten
AT01962262T ATE490539T1 (de) 2000-08-21 2001-08-21 Verfahren und vorrichtung zum durchqueren der grenzen von taktgebieten

Family Applications After (1)

Application Number Title Priority Date Filing Date
AT01962262T ATE490539T1 (de) 2000-08-21 2001-08-21 Verfahren und vorrichtung zum durchqueren der grenzen von taktgebieten

Country Status (9)

Country Link
US (2) US6333893B1 (de)
EP (2) EP1312094B1 (de)
JP (1) JP5138857B2 (de)
KR (1) KR100607773B1 (de)
CN (1) CN1291417C (de)
AT (2) ATE557396T1 (de)
AU (1) AU2001283458A1 (de)
DE (1) DE60143581D1 (de)
WO (1) WO2002017325A1 (de)

Families Citing this family (36)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6675272B2 (en) 2001-04-24 2004-01-06 Rambus Inc. Method and apparatus for coordinating memory operations among diversely-located memory components
US7058799B2 (en) * 2001-06-19 2006-06-06 Micron Technology, Inc. Apparatus and method for clock domain crossing with integrated decode
JP4812976B2 (ja) * 2001-07-30 2011-11-09 エルピーダメモリ株式会社 レジスタ、メモリモジュール及びメモリシステム
JP2003044349A (ja) * 2001-07-30 2003-02-14 Elpida Memory Inc レジスタ及び信号生成方法
US6661554B2 (en) * 2001-08-23 2003-12-09 Cyoptics (Israel) Ltd. Biasing of an electro-optical component
US6952791B2 (en) * 2001-12-03 2005-10-04 Broadcom Corporation Method and circuit for initializing a de-skewing buffer in a clock forwarded system
US6774687B2 (en) * 2002-03-11 2004-08-10 Micron Technology, Inc. Method and apparatus for characterizing a delay locked loop
US6966022B1 (en) * 2002-04-04 2005-11-15 Adaptec, Inc. System and method for determining integrated circuit logic speed
US7319728B2 (en) 2002-05-16 2008-01-15 Micron Technology, Inc. Delay locked loop with frequency control
US6900685B2 (en) * 2002-05-16 2005-05-31 Micron Technology Tunable delay circuit
US6801070B2 (en) 2002-05-16 2004-10-05 Micron Technology, Inc. Measure-controlled circuit with frequency control
US6983354B2 (en) 2002-05-24 2006-01-03 Micron Technology, Inc. Memory device sequencer and method supporting multiple memory device clock speeds
US7085905B2 (en) * 2002-07-18 2006-08-01 Sun Microsystems, Inc. Memory data stretcher
US20040013003A1 (en) * 2002-07-19 2004-01-22 Micron Technology, Inc. First bit data eye compensation for open drain output driver
US6865135B2 (en) * 2003-03-12 2005-03-08 Micron Technology, Inc. Multi-frequency synchronizing clock signal generator
US7299329B2 (en) * 2004-01-29 2007-11-20 Micron Technology, Inc. Dual edge command in DRAM
US7171321B2 (en) 2004-08-20 2007-01-30 Rambus Inc. Individual data line strobe-offset control in memory systems
US7084680B2 (en) * 2004-08-31 2006-08-01 Micron Technology, Inc. Method and apparatus for timing domain crossing
US7301831B2 (en) * 2004-09-15 2007-11-27 Rambus Inc. Memory systems with variable delays for write data signals
US9809278B2 (en) * 2004-09-28 2017-11-07 Shimano, Inc. Apparatus for reducing an engaging force of an engaging member
US7543172B2 (en) 2004-12-21 2009-06-02 Rambus Inc. Strobe masking in a signaling system having multiple clock domains
US7688672B2 (en) * 2005-03-14 2010-03-30 Rambus Inc. Self-timed interface for strobe-based systems
US7526704B2 (en) * 2005-08-23 2009-04-28 Micron Technology, Inc. Testing system and method allowing adjustment of signal transmit timing
US20080005709A1 (en) * 2006-06-30 2008-01-03 International Business Machines Corporation Verification of logic circuits using cycle based delay models
US7685542B2 (en) * 2007-02-09 2010-03-23 International Business Machines Corporation Method and apparatus for shutting off data capture across asynchronous clock domains during at-speed testing
US8108738B2 (en) * 2007-06-26 2012-01-31 International Business Machines Corporation Data eye monitor method and apparatus
US7779375B2 (en) * 2007-10-17 2010-08-17 International Business Machines Corporation Design structure for shutting off data capture across asynchronous clock domains during at-speed testing
US7500132B1 (en) * 2008-04-11 2009-03-03 International Business Machines Corporation Method of asynchronously transmitting data between clock domains
US8132036B2 (en) * 2008-04-25 2012-03-06 International Business Machines Corporation Reducing latency in data transfer between asynchronous clock domains
US20120110244A1 (en) * 2010-11-02 2012-05-03 Micron Technology, Inc. Copyback operations
US9008196B2 (en) * 2011-04-28 2015-04-14 International Business Machines Corporation Updating interface settings for an interface
US9225322B2 (en) 2013-12-17 2015-12-29 Micron Technology, Inc. Apparatuses and methods for providing clock signals
US8929152B1 (en) 2014-04-02 2015-01-06 Altera Corporation Retiming programmable devices incorporating random access memories
KR102251813B1 (ko) 2015-04-07 2021-05-13 삼성전자주식회사 메모리 시스템 및 메모리 시스템의 동작 방법
US10313099B1 (en) * 2018-06-04 2019-06-04 MACOM Technology Solutions Holding, Inc. Multi-lane coherent transceiver with synchronized lane reset signals
US10999050B1 (en) 2020-05-04 2021-05-04 Stmicroelectronics International N.V. Methods and apparatus for data synchronization in systems having multiple clock and reset domains

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4286255A (en) * 1979-02-22 1981-08-25 Burroughs Corporation Signature verification method and apparatus
JPS573283A (en) * 1980-06-03 1982-01-08 Hitachi Denshi Ltd Readout system for data
EP0311448B1 (de) * 1987-10-09 1994-01-19 Kabushiki Kaisha Toshiba Digitaler Multiplexer
US5487092A (en) 1994-12-22 1996-01-23 International Business Machines Corporation System for high-speed synchronization across clock domains
JP3612634B2 (ja) * 1996-07-09 2005-01-19 富士通株式会社 高速クロック信号に対応した入力バッファ回路、集積回路装置、半導体記憶装置、及び集積回路システム
US5951635A (en) * 1996-11-18 1999-09-14 Vlsi Technology, Inc. Asynchronous FIFO controller
US5953284A (en) * 1997-07-09 1999-09-14 Micron Technology, Inc. Method and apparatus for adaptively adjusting the timing of a clock signal used to latch digital signals, and memory device using same
JP3922765B2 (ja) 1997-07-22 2007-05-30 富士通株式会社 半導体装置システム及び半導体装置
US5915107A (en) 1997-09-26 1999-06-22 Advanced Micro Devices, Inc. Cross clock domain clocking for a system using two clock frequencies where one frequency is fractional multiple of the other
US6000022A (en) 1997-10-10 1999-12-07 Micron Technology, Inc. Method and apparatus for coupling signals between two circuits operating in different clock domains
TW426847B (en) * 1998-05-21 2001-03-21 Nippon Electric Co Semiconductor memory device capable of securing large latch margin
JP2000040363A (ja) * 1998-05-21 2000-02-08 Nec Corp 半導体記憶装置
JP3859885B2 (ja) * 1998-11-24 2006-12-20 Necエレクトロニクス株式会社 半導体記憶装置
US6430696B1 (en) * 1998-11-30 2002-08-06 Micron Technology, Inc. Method and apparatus for high speed data capture utilizing bit-to-bit timing correction, and memory device using same
US6081477A (en) * 1998-12-03 2000-06-27 Micron Technology, Inc. Write scheme for a double data rate SDRAM

Also Published As

Publication number Publication date
KR100607773B1 (ko) 2006-08-01
JP2004507033A (ja) 2004-03-04
US6333893B1 (en) 2001-12-25
EP2290657B1 (de) 2012-05-09
EP1312094A1 (de) 2003-05-21
EP2290657A1 (de) 2011-03-02
KR20030028813A (ko) 2003-04-10
CN1291417C (zh) 2006-12-20
EP1312094B1 (de) 2010-12-01
US6414903B1 (en) 2002-07-02
CN1447975A (zh) 2003-10-08
ATE490539T1 (de) 2010-12-15
US20020021616A1 (en) 2002-02-21
JP5138857B2 (ja) 2013-02-06
WO2002017325A1 (en) 2002-02-28
AU2001283458A1 (en) 2002-03-04
DE60143581D1 (de) 2011-01-13

Similar Documents

Publication Publication Date Title
ATE490539T1 (de) Verfahren und vorrichtung zum durchqueren der grenzen von taktgebieten
DE60041525D1 (de) Elektronische Vorrichtung mit Zeitmessfunktion, Zeitkorrekturverfahren und Aufzeichnungsmedium
DE60336437D1 (de) Schaltungsanordnung zur Daten- und Taktrückgewinnung und entsprechendes Taktkontrollverfahren
DE69739264D1 (de) Verfahren und vorrichtung zur erzeugung von timing
DE69929525D1 (de) Verfahren und vorrichtung zur erzeugung von navigationsdaten
DE60015860D1 (de) Taktrückgewinnungsschaltung und Verfahren zur Phasendetektion
DE60330546D1 (de) Verfahren und vorrichtung zur clocksynchronisation von bevorzugten etherneteinrichtungen
ATE349115T1 (de) Schaltung zur erzeugung eines abtasttaktes, vorrichtung zum datentransfer, und elektronische vorrichtung
DE69028166D1 (de) Verfahren und Vorrichtung zum Verschlüsseln und Entschlüsseln von Zeitgebietssignalen
DE60211438D1 (de) Bilderzeugungsgerät, Verfahren zum Aktualisieren von Programmen und Informationsaufzeichnungsmedium
DE69811428D1 (de) Stromerzeugungsdetektionsschaltung, Halbleitervorrichtung, elektronische Vorrichtung, Uhrwerk, Stromerzeugungsdetektions- und Stromverbrauchskontrollverfahren
DE60134842D1 (de) Vorrichtung zum sicheren speichern geheimer informationen
DE50008426D1 (de) Vorrichtung und verfahren zum thermischen behandeln von substraten
DE69814658D1 (de) Vorrichtung und verfahren zum starten von stopfen
DE60119403D1 (de) Vorrichtung und Verfahren zum Ändern von Karteninformationen
DE60114683D1 (de) Vorrichtung und Verfahren zur Erzeugung von Taktsignalen
DE69518942D1 (de) Verfahren und Einrichtung zur Rückgewinnung der Phase des Symboltaktes
DE69711781D1 (de) Vorrichtung zum Erzeugen von Eingangsdaten für einen Interpolator
DE50115354D1 (de) Verfahren zum abgleichen des phasenregelkreises einer elektronischen auswertungsvorrichtung sowie eine elektronische auswertungsvorrichtung
DE60106998D1 (de) Verfahren und Vorrichtung zur Symboltaktrückgewinnung von phasenmodulierten Signalen
DE50011771D1 (de) Verfahren und vorrichtung zur synchronisation von daten-übertragungseinrichtungen
ATE424582T1 (de) Verfahren und vorrichtung zum starten von leseoptimierungen in speicher-verbindungen
DE50302768D1 (de) Vorrichtung zum induktiven übertragen von energie und/oder daten
DE60027886D1 (de) Verfahren und vorrichtung zum montieren von elekronischen bauteilen
DE60139060D1 (de) Verfahren zum diagnostizieren eines anormalen zustandes eines isoliertransformators und vorrichtung dafür.