ATE395807T1 - Parallelebenensubstrat - Google Patents
ParallelebenensubstratInfo
- Publication number
- ATE395807T1 ATE395807T1 AT01989795T AT01989795T ATE395807T1 AT E395807 T1 ATE395807 T1 AT E395807T1 AT 01989795 T AT01989795 T AT 01989795T AT 01989795 T AT01989795 T AT 01989795T AT E395807 T1 ATE395807 T1 AT E395807T1
- Authority
- AT
- Austria
- Prior art keywords
- parallel plane
- plane substrate
- conductive material
- dielectric material
- layers
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/4038—Through-connections; Vertical interconnect access [VIA] connections
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49833—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers the chip support structure consisting of a plurality of insulating substrates
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4602—Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05573—Single external layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10227—Other objects, e.g. metallic pieces
- H05K2201/1028—Thin metal strips as connectors or conductors
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/02—Details related to mechanical or acoustic processing, e.g. drilling, punching, cutting, using ultrasound
- H05K2203/0235—Laminating followed by cutting or slicing perpendicular to plane of the laminate; Embedding wires in an object and cutting or slicing the object perpendicular to direction of the wires
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Surface Acoustic Wave Elements And Circuit Networks Thereof (AREA)
- Fixed Capacitors And Capacitor Manufacturing Machines (AREA)
- Control Of Motors That Do Not Use Commutators (AREA)
- Bipolar Transistors (AREA)
- Inorganic Insulating Materials (AREA)
- Recrystallisation Techniques (AREA)
- Parts Printed On Printed Circuit Boards (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/741,206 US6563210B2 (en) | 2000-12-19 | 2000-12-19 | Parallel plane substrate |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| ATE395807T1 true ATE395807T1 (de) | 2008-05-15 |
Family
ID=24979788
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AT01989795T ATE395807T1 (de) | 2000-12-19 | 2001-11-15 | Parallelebenensubstrat |
Country Status (10)
| Country | Link |
|---|---|
| US (2) | US6563210B2 (de) |
| EP (1) | EP1344435B1 (de) |
| JP (1) | JP2004527898A (de) |
| KR (1) | KR100550298B1 (de) |
| CN (1) | CN1543757A (de) |
| AT (1) | ATE395807T1 (de) |
| AU (1) | AU2002228674A1 (de) |
| DE (1) | DE60134042D1 (de) |
| MY (1) | MY123629A (de) |
| WO (1) | WO2002051222A2 (de) |
Families Citing this family (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TW566796U (en) * | 2003-03-12 | 2003-12-11 | Unimicron Technology Corp | Standard printed circuit board core |
| US7566960B1 (en) * | 2003-10-31 | 2009-07-28 | Xilinx, Inc. | Interposing structure |
| DE102004050476B3 (de) * | 2004-10-16 | 2006-04-06 | Infineon Technologies Ag | Verfahren zum Herstellen einer Umverdrahtungs-Leiterplatte |
| EP1887845A4 (de) * | 2005-06-30 | 2010-08-11 | Ibiden Co Ltd | Leiterplatte |
| JP5021473B2 (ja) * | 2005-06-30 | 2012-09-05 | イビデン株式会社 | プリント配線板の製造方法 |
| TWI382502B (zh) * | 2007-12-02 | 2013-01-11 | 龍華科技大學 | 晶片封裝之結構改良 |
| JP5257518B2 (ja) * | 2009-08-28 | 2013-08-07 | 株式会社村田製作所 | 基板製造方法および樹脂基板 |
| US8963013B2 (en) | 2010-12-07 | 2015-02-24 | Masud Beroz | Three dimensional interposer device |
| FR2976720A1 (fr) | 2011-06-15 | 2012-12-21 | St Microelectronics Sa | Procede de connexion electrique entre des elements d'une structure integree tridimensionnelle, et dispositif correspondant |
| US20130319759A1 (en) * | 2012-05-31 | 2013-12-05 | General Electric Company | Fine-pitch flexible wiring |
| US10003149B2 (en) | 2014-10-25 | 2018-06-19 | ComponentZee, LLC | Fluid pressure activated electrical contact devices and methods |
| US9583426B2 (en) * | 2014-11-05 | 2017-02-28 | Invensas Corporation | Multi-layer substrates suitable for interconnection between circuit modules |
| US10025047B1 (en) | 2017-04-14 | 2018-07-17 | Google Llc | Integration of silicon photonics IC for high data rate |
Family Cites Families (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE1765083A1 (de) | 1968-03-29 | 1971-07-01 | Siemens Ag | Verfahren zum Herstellen von Traegern zum Aufnehmen und Verbinden elektrischer Bauelemente |
| DE1930642A1 (de) | 1969-06-18 | 1971-01-07 | Siemens Ag | Leiterplatte zum Aufnehmen und Verbinden elektrischer Bauelemente |
| JPS5987893A (ja) | 1982-11-12 | 1984-05-21 | 株式会社日立製作所 | 配線基板とその製造方法およびそれを用いた半導体装置 |
| DE3709770A1 (de) | 1987-03-25 | 1988-10-13 | Ant Nachrichtentech | Leiterplatte, -folie, multilayerinnenlage oder leitersubstrat mit durchkontaktierungen und herstellungsverfahren |
| JPH01124296A (ja) | 1987-11-09 | 1989-05-17 | Hitachi Chem Co Ltd | 配線板の製造法 |
| US5363275A (en) * | 1993-02-10 | 1994-11-08 | International Business Machines Corporation | Modular component computer system |
| JP3684239B2 (ja) * | 1995-01-10 | 2005-08-17 | 株式会社 日立製作所 | 低emi電子機器 |
| JPH10270809A (ja) | 1997-03-28 | 1998-10-09 | Hoya Corp | 配線基板およびその製造方法 |
| US6075427A (en) * | 1998-01-23 | 2000-06-13 | Lucent Technologies Inc. | MCM with high Q overlapping resonator |
| JPH11233917A (ja) | 1998-02-16 | 1999-08-27 | Sumitomo Metal Electronics Devices Inc | 積層基板の製造方法 |
| CN1273762A (zh) | 1998-05-06 | 2000-11-15 | 日本碍子株式会社 | 印刷电路用基材、其制造方法及所述基材的半成品块 |
| US6165892A (en) * | 1998-07-31 | 2000-12-26 | Kulicke & Soffa Holdings, Inc. | Method of planarizing thin film layers deposited over a common circuit base |
-
2000
- 2000-12-19 US US09/741,206 patent/US6563210B2/en not_active Expired - Lifetime
-
2001
- 2001-11-15 CN CNA018206271A patent/CN1543757A/zh active Pending
- 2001-11-15 WO PCT/US2001/044788 patent/WO2002051222A2/en not_active Ceased
- 2001-11-15 AT AT01989795T patent/ATE395807T1/de not_active IP Right Cessation
- 2001-11-15 DE DE60134042T patent/DE60134042D1/de not_active Expired - Lifetime
- 2001-11-15 KR KR1020037008164A patent/KR100550298B1/ko not_active Expired - Fee Related
- 2001-11-15 MY MYPI20015248A patent/MY123629A/en unknown
- 2001-11-15 AU AU2002228674A patent/AU2002228674A1/en not_active Abandoned
- 2001-11-15 EP EP01989795A patent/EP1344435B1/de not_active Expired - Lifetime
- 2001-11-15 JP JP2002552383A patent/JP2004527898A/ja active Pending
-
2003
- 2003-02-21 US US10/371,256 patent/US6632734B2/en not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| US20020074644A1 (en) | 2002-06-20 |
| WO2002051222A3 (en) | 2003-02-06 |
| US20030127742A1 (en) | 2003-07-10 |
| EP1344435A2 (de) | 2003-09-17 |
| HK1058283A1 (en) | 2004-05-07 |
| JP2004527898A (ja) | 2004-09-09 |
| MY123629A (en) | 2006-05-31 |
| CN1543757A (zh) | 2004-11-03 |
| WO2002051222A2 (en) | 2002-06-27 |
| KR100550298B1 (ko) | 2006-02-08 |
| US6632734B2 (en) | 2003-10-14 |
| DE60134042D1 (de) | 2008-06-26 |
| EP1344435B1 (de) | 2008-05-14 |
| AU2002228674A1 (en) | 2002-07-01 |
| US6563210B2 (en) | 2003-05-13 |
| KR20030064423A (ko) | 2003-07-31 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| ATE395807T1 (de) | Parallelebenensubstrat | |
| WO2002050848A3 (en) | Planar inductor with segmented conductive plane | |
| WO2002075783A3 (en) | Wafer level interposer | |
| TW200611438A (en) | Semiconductor light emitting element and fabrication method thereof | |
| DE60114200D1 (de) | Keramischer vielschichtkondensatornetzwerk | |
| GB2441921A (en) | Building structures having electrically functional architectural surfaces | |
| LU90594B1 (de) | Beleuchtetes Schaltelement | |
| TW200518390A (en) | Antenna device and method for manufacturing the same | |
| WO2002029890A3 (en) | Semiconductor stacked die devices and methods of forming semiconductor stacked die devices | |
| ATE341799T1 (de) | Datenträger mit transponderspule | |
| MY128174A (en) | Thin film capacitor and thin film electronic component and method for manufacturing the same. | |
| DE60217247D1 (de) | Gestapelte Schicht, isolierender Film und Substrate für Halbleiter | |
| SE0101042D0 (sv) | Circulator and network | |
| DE60224706D1 (de) | Wärmeflusskomparator | |
| SE0100553D0 (sv) | Polymer circuit | |
| DE60105795D1 (de) | Magnetstreifen mit einer klebeschicht | |
| ATE522949T1 (de) | Übertragungsleitung | |
| EP1130674A3 (de) | Hochfrequenz-Schaltungsmodul | |
| SE0100551D0 (sv) | Security paper | |
| WO2002061181A3 (fr) | Electrode de grandes dimensions | |
| WO2002065548A3 (de) | Integrierte schaltungsanordnung aus einem flächigen substrat | |
| TW200614521A (en) | Integrated capacitor on packaging substrate | |
| TW200725980A (en) | High dielectric antenna substrate and antenna thereof | |
| AU2002213173A1 (en) | Semiconductor structure having high dielectric constant material | |
| SE9902467D0 (sv) | Micro-strip circuit for loss reduction |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |