WO2023028875A1 - 显示面板及显示装置 - Google Patents
显示面板及显示装置 Download PDFInfo
- Publication number
- WO2023028875A1 WO2023028875A1 PCT/CN2021/115792 CN2021115792W WO2023028875A1 WO 2023028875 A1 WO2023028875 A1 WO 2023028875A1 CN 2021115792 W CN2021115792 W CN 2021115792W WO 2023028875 A1 WO2023028875 A1 WO 2023028875A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- hole
- area
- display panel
- wiring
- sub
- Prior art date
Links
- 238000005452 bending Methods 0.000 claims abstract description 13
- 238000009434 installation Methods 0.000 claims description 6
- 239000003990 capacitor Substances 0.000 description 22
- 238000010586 diagram Methods 0.000 description 22
- 238000000034 method Methods 0.000 description 20
- 230000008569 process Effects 0.000 description 15
- 238000003860 storage Methods 0.000 description 15
- 238000005538 encapsulation Methods 0.000 description 11
- 239000010408 film Substances 0.000 description 10
- 239000002131 composite material Substances 0.000 description 8
- 238000005520 cutting process Methods 0.000 description 8
- 230000000694 effects Effects 0.000 description 8
- 238000005516 engineering process Methods 0.000 description 6
- 238000002347 injection Methods 0.000 description 6
- 239000007924 injection Substances 0.000 description 6
- 239000000758 substrate Substances 0.000 description 6
- 239000010409 thin film Substances 0.000 description 6
- 239000000470 constituent Substances 0.000 description 5
- 238000009826 distribution Methods 0.000 description 4
- 230000000149 penetrating effect Effects 0.000 description 4
- 239000000243 solution Substances 0.000 description 4
- 230000002411 adverse Effects 0.000 description 3
- 230000005525 hole transport Effects 0.000 description 3
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 3
- 229920001621 AMOLED Polymers 0.000 description 2
- XLOMVQKBTHCTTD-UHFFFAOYSA-N Zinc monoxide Chemical compound [Zn]=O XLOMVQKBTHCTTD-UHFFFAOYSA-N 0.000 description 2
- 229910021417 amorphous silicon Inorganic materials 0.000 description 2
- 230000009286 beneficial effect Effects 0.000 description 2
- 230000000903 blocking effect Effects 0.000 description 2
- 239000003086 colorant Substances 0.000 description 2
- 238000004891 communication Methods 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- HCHKCACWOHOZIP-UHFFFAOYSA-N Zinc Chemical compound [Zn] HCHKCACWOHOZIP-UHFFFAOYSA-N 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000005553 drilling Methods 0.000 description 1
- 230000005611 electricity Effects 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- 238000005286 illumination Methods 0.000 description 1
- 229910052738 indium Inorganic materials 0.000 description 1
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 1
- HRHKULZDDYWVBE-UHFFFAOYSA-N indium;oxozinc;tin Chemical compound [In].[Sn].[Zn]=O HRHKULZDDYWVBE-UHFFFAOYSA-N 0.000 description 1
- 229910010272 inorganic material Inorganic materials 0.000 description 1
- 239000011147 inorganic material Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 239000011368 organic material Substances 0.000 description 1
- 229920000123 polythiophene Polymers 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Chemical compound O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
- 229910052725 zinc Inorganic materials 0.000 description 1
- 239000011701 zinc Substances 0.000 description 1
- 239000011787 zinc oxide Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/13—Active-matrix OLED [AMOLED] displays comprising photosensors that control luminance
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/16—Constructional details or arrangements
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09F—DISPLAYING; ADVERTISING; SIGNS; LABELS OR NAME-PLATES; SEALS
- G09F9/00—Indicating arrangements for variable information in which the information is built-up on a support by selection or combination of individual elements
- G09F9/30—Indicating arrangements for variable information in which the information is built-up on a support by selection or combination of individual elements in which the desired character or characters are formed by combining individual elements
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04M—TELEPHONIC COMMUNICATION
- H04M1/00—Substation equipment, e.g. for use by subscribers
- H04M1/02—Constructional features of telephone sets
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/131—Interconnections, e.g. wiring lines or terminals
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/131—Interconnections, e.g. wiring lines or terminals
- H10K59/1315—Interconnections, e.g. wiring lines or terminals comprising structures specially adapted for lowering the resistance
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/80—Constructional details
- H10K59/88—Dummy elements, i.e. elements having non-functional features
Definitions
- Embodiments of the present disclosure relate to but are not limited to the field of display technologies, and in particular, relate to a display panel and a display device.
- OLED Organic Light Emitting Diode
- TFT Thin Film Transistor
- an embodiment of the present disclosure provides a display panel, including: a display area and a binding area located on one side of the display area in a first direction; the display area includes: a plurality of sub-pixels arranged in an array and A plurality of data lines electrically connected to the plurality of sub-pixels; the binding area includes: a plurality of data line leads connected to the plurality of data lines and a plurality of pins connected to the plurality of data line leads, The plurality of pins are located on the side of the plurality of data line leads away from the display area; wherein, the binding area further includes: a first wiring area, a bending area and a first wiring area arranged in sequence along the first direction The second wiring area, the second wiring area includes: a first through hole, the first through hole is located between the plurality of data line leads, and the first through hole is configured to be connected with the first photosensitive Components correspond.
- an embodiment of the present disclosure also provides a display device, including: the display panel described in the above embodiments and the first photosensitive element, wherein the installation position of the first photosensitive element is the same as that of the first communication corresponding to the setting position of the hole.
- 1A is a schematic structural view of an OLED display device
- 1B is a schematic diagram of an equivalent circuit of a pixel driving circuit
- FIG. 1C is a working timing diagram of a pixel driving circuit
- FIG. 2 is a schematic structural diagram of a display panel in an exemplary embodiment of the present disclosure
- FIG. 3A is a schematic structural diagram of a display area in a display panel in an exemplary embodiment of the present disclosure
- FIG. 3B is another schematic structural diagram of a display area in a display panel in an exemplary embodiment of the present disclosure
- FIG. 4 is a schematic structural diagram of a binding area in a display panel in an exemplary embodiment of the present disclosure
- Fig. 5 is a side view of the display panel shown in Fig. 4;
- FIG. 6A is a schematic diagram of wiring arrangement in the binding area in the display panel shown in FIG. 4;
- FIG. 6B is an enlarged schematic view of a first through hole in a display panel in an exemplary embodiment of the present disclosure
- FIG. 6C is another enlarged schematic view of the first through hole in the display panel in the exemplary embodiment of the present disclosure.
- FIG. 6D is an enlarged schematic diagram of a second through hole in the display panel in an exemplary embodiment of the present disclosure.
- Fig. 6E is another enlarged schematic view of the second through hole in the display panel in the exemplary embodiment of the present disclosure.
- FIG. 7 is an enlarged schematic diagram of wiring in area A in the bonding area shown in FIG. 6A;
- FIG. 8 is an enlarged schematic diagram of wiring in area B in the bonding area shown in FIG. 6A;
- FIG. 9 is a schematic structural diagram of a display device in an exemplary embodiment of the present disclosure.
- connection should be interpreted in a broad sense.
- it may be a fixed connection, or a detachable connection, or an integral connection; it may be a mechanical connection, or an electrical connection; it may be a direct connection, or an indirect connection through an intermediate piece, or an internal communication between two components.
- electrically connected includes the case where constituent elements are connected together through an element having some kind of electrical effect.
- the "element having some kind of electrical action” is not particularly limited as long as it can transmit and receive electrical signals between connected components.
- the "element having some kind of electrical function” may be, for example, an electrode or a wiring, or a switching element such as a transistor, or other functional elements such as a resistor, an inductor, or a capacitor.
- a transistor refers to at least three components including a gate electrode (gate or control electrode), a drain electrode (drain electrode terminal, drain region or drain electrode), and a source electrode (source electrode terminal, source region or source electrode). Components of the terminal.
- a transistor has a channel region between a drain electrode and a source electrode, and current can flow through the drain electrode, the channel region, and the source electrode. Note that in this specification, a channel region refers to a region through which current mainly flows.
- the gate electrode gate or control electrode
- the first electrode can be the drain electrode and
- the second pole may be a source electrode, or, the first pole may be a source electrode and the second pole may be a drain electrode.
- the functions of the "source electrode” and “drain electrode” may be interchanged. Therefore, in this specification, “source electrode” and “drain electrode” can be interchanged with each other.
- the transistors in the embodiments of the present disclosure may be thin film transistors (Thin Film Transistor, TFT) or field effect transistors (Field Effect Transistor, FET) or other devices with the same characteristics.
- the thin film transistors used in the embodiments of the present disclosure may include but not limited to oxide transistors (Oxide TFT) or low temperature polysilicon thin film transistors (Low Temperature Poly-silicon TFT, LTPS TFT) and the like.
- oxide transistors Oxide TFT
- Low Temperature Poly-silicon TFT Low Temperature Poly-silicon TFT, LTPS TFT
- the embodiments of the present disclosure do not limit this.
- parallel refers to a state where the angle formed by two straight lines is -10° to 10°, and therefore includes a state where the angle is -5° to 5°.
- perpendicular means a state in which the angle formed by two straight lines is 80° to 100°, and therefore also includes an angle of 85° to 95°.
- FIG. 1A is a schematic structural diagram of an OLED display device.
- the OLED display device may include a timing controller, a data driver, a scan driver, a light emitting driver, and a pixel array.
- the timing controller is connected to the data driver, the scanning driver, and the light emitting driver respectively.
- lines (D1 to Dn) are respectively connected to a plurality of scanning signal lines (S1 to Sm)
- the light emitting drivers are respectively connected to a plurality of light emitting signal lines (E1 to Eo).
- the pixel array may include a plurality of sub-pixels Pxij, i and j may be natural numbers, at least one sub-pixel Pxij may include a circuit unit and a light emitting device connected to the circuit unit, and the circuit unit may include at least one scanning signal line (also referred to as a gate line). ), at least one data signal line (also referred to as a data line), at least one light emitting signal line and a pixel driving circuit.
- the timing controller may provide the data driver with a grayscale value and a control signal suitable for the specifications of the data driver, and may provide a clock signal and a scan start signal suitable for the specifications of the scan driver.
- a clock signal, a light-emission stop signal, and the like suitable for the specifications of the light-emitting driver can be supplied to the light-emitting driver.
- the data driver may generate data voltages to be supplied to the data signal lines D1, D2, D3, . . . and Dn using gray values and control signals received from the timing controller. For example, the data driver may sample grayscale values using a clock signal, and apply data voltages corresponding to the grayscale values to the data signal lines D1 to Dn in units of pixel rows, where n may be a natural number.
- the scan driver may generate scan signals to be supplied to the scan signal lines S1, S2, S3, . . . and Sm by receiving a clock signal, a scan start signal, etc.
- the scan driver may sequentially supply scan signals having turn-on level pulses to the scan signal lines S1 to Sm.
- the scan driver can be configured in the form of a shift register, and can generate scan signals in such a manner as to sequentially transmit scan start signals supplied in the form of on-level pulses to the next-stage circuit under the control of a clock signal , m can be a natural number.
- the light emitting driver may generate light emitting signals to be supplied to the light emitting signal lines E1, E2, E3, . . . and Eo by receiving a clock signal, a light emitting stop signal, etc. from the timing controller.
- the light emission driver may sequentially supply emission signals having off-level pulses to the light emission signal lines E1 to Eo.
- the light emitting driver can be configured in the form of a shift register, and can generate emission signals in a manner of sequentially transmitting emission stop signals provided in the form of off-level pulses to the next-stage circuit under the control of a clock signal, o Can be a natural number.
- the pixel driving circuit may include but not limited to a 3T1C, 4T1C, 5T1C, 5T2C, 6T1C or 7T1C structure.
- the embodiments of the present disclosure do not limit this.
- FIG. 1B is a schematic diagram of an equivalent circuit of a pixel driving circuit.
- the pixel driving circuit may include 7 transistors (first transistor T1 to seventh transistor T7), 1 storage capacitor C and 7 signal lines (data signal line D, first scanning signal line S1, Two scanning signal lines S2, light emitting signal lines E, initial signal lines INIT, first power lines VDD and second power lines VSS).
- the pixel driving circuit may include a first node N1, a second node N2 and a third node N3.
- the first node N1 is respectively connected to the first pole of the third transistor T3, the second pole of the fourth transistor T4 and the second pole of the fifth transistor T5, and the second node N2 is respectively connected to the second pole of the first transistor
- the first pole of the second transistor T2, the control pole of the third transistor T3 are connected to the second end of the storage capacitor C
- the third node N3 is respectively connected to the second pole of the second transistor T2, the second pole of the third transistor T3 and the second terminal of the storage capacitor C.
- the first pole of the sixth transistor T6 is connected.
- the first end of the storage capacitor C is connected to the first power supply line VDD, and the second end of the storage capacitor C is connected to the second node N2, that is, the second end of the storage capacitor C is connected to the third transistor Control electrode connection of T3.
- the control electrode of the first transistor T1 is connected to the second scanning signal line S2, the first electrode of the first transistor T1 is connected to the initial signal line INIT, and the second electrode of the first transistor is connected to the second node N2.
- the first transistor T1 transmits the initialization voltage to the control electrode of the third transistor T3 to initialize the charge amount of the control electrode of the third transistor T3.
- the control electrode of the second transistor T2 is connected to the first scanning signal line S1, the first electrode of the second transistor T2 is connected to the second node N2, and the second electrode of the second transistor T2 is connected to the third node N3.
- the second transistor T2 connects the control electrode of the third transistor T3 to the second electrode.
- the control electrode of the third transistor T3 is connected to the second node N2, that is, the control electrode of the third transistor T3 is connected to the second end of the storage capacitor C, the first electrode of the third transistor T3 is connected to the first node N1, and the third transistor T3
- the second pole of T3 is connected to the third node N3.
- the third transistor T3 may be called a driving transistor, and the third transistor T3 determines the amount of driving current flowing between the first power supply line VDD and the second power supply line VSS according to the potential difference between its control electrode and the first electrode.
- the control electrode of the fourth transistor T4 is connected to the first scan signal line S1, the first electrode of the fourth transistor T4 is connected to the data signal line D, and the second electrode of the fourth transistor T4 is connected to the first node N1.
- the fourth transistor T4 may be referred to as a switching transistor, a scanning transistor, etc., and when a turn-on level scanning signal is applied to the first scanning signal line S1, the fourth transistor T4 enables the data voltage of the data signal line D to be input to the pixel driving circuit.
- the control electrode of the fifth transistor T5 is connected to the light emitting signal line E, the first electrode of the fifth transistor T5 is connected to the first power line VDD, and the second electrode of the fifth transistor T5 is connected to the first node N1.
- the control electrode of the sixth transistor T6 is connected to the light emitting signal line E, the first electrode of the sixth transistor T6 is connected to the third node N3, and the second electrode of the sixth transistor T6 is connected to the first electrode of the light emitting device.
- the fifth transistor T5 and the sixth transistor T6 may be referred to as light emitting transistors.
- the fifth transistor T5 and the sixth transistor T6 make the light emitting device emit light by forming a driving current path between the first power line VDD and the second power line VSS.
- the control electrode of the seventh transistor T7 is connected to the first scanning signal line S1, the first electrode of the seventh transistor T7 is connected to the initial signal line INIT, and the second electrode of the seventh transistor T7 is connected to the first electrode of the light emitting device.
- the seventh transistor T7 transmits the initialization voltage to the first pole of the light emitting device, so that the amount of charge accumulated in the first pole of the light emitting device is initialized or released to emit light The amount of charge accumulated in the first pole of a device.
- the second pole of the light emitting device is connected to the second power line VSS, the signal of the second power line VSS is a low-level signal, and the signal of the first power line VDD is a continuous high-level signal.
- the first scanning signal line S1 is the scanning signal line in the pixel driving circuit of this display row
- the second scanning signal line S2 is the scanning signal line in the previous display row pixel driving circuit, that is, for the nth display row, the first scanning signal
- the line S1 is S(n)
- the second scanning signal line S2 is S(n-1)
- the second scanning signal line S2 of this display row is the same as the first scanning signal line S1 in the pixel driving circuit of the previous display row
- the signal lines can reduce the signal lines of the display panel and realize the narrow frame of the display panel.
- the first transistor T1 to the seventh transistor T7 may be P-type transistors, or may be N-type transistors. Using the same type of transistors in the pixel driving circuit can simplify the process flow, reduce the process difficulty of the display panel, and improve the yield rate of the product. In some possible implementation manners, the first transistor T1 to the seventh transistor T7 may include P-type transistors and N-type transistors.
- the first scanning signal line S1, the second scanning signal line S2, the light emitting signal line E and the initial signal line INIT may extend along the horizontal direction
- the second power line VSS, the first power line VDD and The data signal line D may extend in a vertical direction.
- the light emitting device may be an organic electroluminescent diode (OLED), comprising a stacked first electrode (for example, as an anode), an organic light emitting layer, and a second electrode (for example, as a cathode).
- OLED organic electroluminescent diode
- FIG. 1C is a working timing diagram of a pixel driving circuit.
- the following describes an exemplary embodiment of the present disclosure through the working process of the pixel driving circuit illustrated in FIG. 1B.
- the pixel driving circuit in FIG. signal lines (data signal line D, first scanning signal line S1, second scanning signal line S2, light emission signal line E, initial signal line INIT, first power supply line VDD and second power supply line VSS), 7 transistors are is a P-type transistor.
- the working process of the pixel driving circuit may include:
- the first stage A1 is called the reset stage
- the signal of the second scanning signal line S2 is a low-level signal
- the signals of the first scanning signal line S1 and the light-emitting signal line E are high-level signals.
- the signal of the second scanning signal line S2 is a low-level signal to turn on the first transistor T1
- the signal of the initial signal line INIT is provided to the second node N2 to initialize the storage capacitor C and clear the original data voltage in the storage capacitor.
- the signals of the first scanning signal line S1 and the light-emitting signal line E are high-level signals, so that the second transistor T2, the fourth transistor T4, the fifth transistor T5, the sixth transistor T6 and the seventh transistor T7 are turned off. At this stage, the OLED Does not shine.
- the second stage A2 is called the data writing stage or the threshold compensation stage.
- the signal of the first scanning signal line S1 is a low-level signal
- the signals of the second scanning signal line S2 and the light-emitting signal line E are high-level signals.
- the signal line D outputs a data voltage.
- the third transistor T3 is turned on.
- the signal of the first scanning signal line S1 is a low level signal to turn on the second transistor T2 , the fourth transistor T4 and the seventh transistor T7 .
- the second transistor T2 and the fourth transistor T4 are turned on so that the data voltage output by the data signal line D is supplied to the second node N2, and charge the difference between the data voltage output by the data signal line D and the threshold voltage of the third transistor T3 into the storage capacitor C, and the voltage at the second terminal (second node N2) of the storage capacitor C is Vd-
- the seventh transistor T7 is turned on so that the initial voltage of the initial signal line INIT is supplied to the first electrode of the OLED, the first electrode of the OLED is initialized (reset), and the internal pre-stored voltage is cleared to complete the initialization and ensure that the OLED does not emit light.
- the signal of the second scanning signal line S2 is a high level signal, which turns off the first transistor T1.
- the signal of the light-emitting signal line E is a high-level signal, so that the fifth transistor T5 and the sixth transistor
- the third stage A3 is called the light-emitting stage, the signal of the light-emitting signal line E is a low-level signal, and the signals of the first scanning signal line S1 and the second scanning signal line S2 are high-level signals.
- the signal of the light-emitting signal line E is a low-level signal, so that the fifth transistor T5 and the sixth transistor T6 are turned on, and the power supply voltage output by the first power line VDD passes through the turned-on fifth transistor T5, third transistor T3 and sixth transistor T5.
- the transistor T6 provides a driving voltage to the first electrode of the OLED to drive the OLED to emit light.
- the driving current flowing through the third transistor T3 (driving transistor) is determined by the voltage difference between its gate electrode and the first electrode. Since the voltage of the second node N2 is Vdata-
- I is the driving current flowing through the third transistor T3, that is, the driving current for driving the OLED
- K is a constant
- Vgs is the voltage difference between the gate electrode and the first electrode of the third transistor T3
- Vth is the third transistor T3
- Vd is the data voltage output by the data signal line D
- Vdd is the power supply voltage output by the first power line VDD.
- the first direction DR1 may refer to the vertical direction
- the second direction DR2 may refer to the horizontal direction
- the third direction DR3 may refer to the thickness direction of the display panel, or a direction perpendicular to the plane of the display panel, etc.
- the first direction DR1 intersects with the second direction DR2
- the first direction DR1 intersects with the third direction DR3.
- the first direction DR1 and the second direction DR2 may be perpendicular to each other
- the first direction DR1 and the third direction DR3 may be perpendicular to each other.
- the display panel may include: a display area and a binding area located on one side of the display area in a first direction; Multiple data lines connected; binding area includes: multiple data line leads connected to multiple data lines and multiple pins connected to multiple data line leads, multiple pins located away from the display One side of the area; wherein, the binding area may also include: a first routing area, a bending area and a second routing area arranged in sequence along the first direction, and the second routing area may include: a first through hole, The first through hole is located between the plurality of data line leads, and the first through hole is configured to correspond to the first photosensitive element.
- the first photosensitive element for example, the camera assembly
- the second wiring area may include: a first sub-area, the first through hole is located in the first sub-area; the second wiring area has a center line extending along the first direction, and the first through hole The holes are arranged symmetrically about the center line. In this way, the uniformity of the wiring load (Loading) around the first through hole in the second wiring area can be guaranteed, thereby ensuring that the wiring impedance on the display panel is consistent, and can avoid the problem caused by the concentrated distribution of wiring on one side. wiring stress. Therefore, the display effect can be improved.
- the second wiring area may further include a second through hole located on one side of the first through hole along the second direction, the second through hole is configured to correspond to the second photosensitive element, and the second through hole is configured to correspond to the second photosensitive element.
- the second direction intersects with the first direction.
- the second wiring area may further include a dummy hole located on a side of the second through hole away from the first through hole along the second direction
- the first sub-area may include: The first hole area, the second hole area and the third hole area are arranged in sequence in two directions, the first through hole is located in the second hole area, the second through hole is located in the first hole area, and the dummy hole is located in the third hole area.
- the dummy hole has the same shape as the second through hole, and the second through hole has the same size as the dummy hole.
- the dummy (Dummy) hole and the second through hole may be arranged symmetrically with respect to the central line, and the second direction intersects the first direction.
- opening a through hole in the binding area of the display panel, setting the second through hole and the dummy hole symmetrically with respect to the center line, and setting the first through hole symmetrically with respect to the center line can ensure that the wiring in the second wiring area
- the uniformity of the line load (Loading) so that the impedance of the lines on the display panel can be guaranteed to be consistent, and the wiring pressure caused by the concentrated distribution of the lines on one side can be avoided. Therefore, the display effect can be improved.
- the first hole area may further include: multiple first traces extending along the first direction and multiple second traces extending along the first direction, the multiple first traces and A plurality of second traces are respectively located on both sides of the second through hole along the second direction, the length of the first traces is greater than the length of the second traces, and the width of the first traces is greater than the width of the second traces.
- the width of the relatively long trace (for example, the first trace) of the traces on both sides of the second via hole to be relatively wide
- the width of the relatively short trace (for example, the second trace) Relatively thin the overall resistance of the relatively long trace (for example, the first trace) can be reduced, thereby, the load of the relatively long trace (for example, the first trace) can be reduced, ensuring that the first via hole
- the resistance of the traces on the side changes uniformly and the load is relatively balanced.
- the third hole area may further include: multiple third wires extending along the first direction and multiple fourth wires extending along the first direction, the multiple third wires and A plurality of fourth traces are respectively located on both sides of the virtual hole, the length of the third trace is greater than the length of the fourth trace, the width of the third trace is greater than the width of the fourth trace, and the third trace and the first trace are The wires are arranged symmetrically with respect to the center line, and the fourth and second wires are arranged symmetrically with respect to the center line.
- the width of the relatively long trace (for example, the third trace) of the traces on both sides of the virtual hole can be relatively wide, and setting the width of the relatively short trace (for example, the fourth trace) to be relatively small Thin, can reduce the overall resistance of relatively long traces (for example, the third trace), thus, can reduce the load of relatively long traces (for example, the third trace), and ensure that the traces on both sides of the virtual hole The resistance changes uniformly and the load is relatively balanced.
- the third routing and the first routing are arranged symmetrically with respect to the center line, and the fourth routing and the second routing are arranged symmetrically with respect to the center line, so that the resistance of the routing in the second routing area can be guaranteed to be uniform Variety.
- the display panel may further include: a second subregion and a third subregion located on both sides of the first subregion along the second direction, and the second subregion and the third subregion may be opposite to each other. Centerline symmetrical setting. In this way, by setting the second sub-area and the third sub-area, the uniformity of the wiring load in the second wiring area can be guaranteed. Therefore, it can be ensured that the wiring impedance on the display panel is consistent, and the wiring pressure caused by the concentrated distribution of the wiring on one side can be avoided. Therefore, the display effect can be improved.
- the display panel may further include: dummy wiring, including: a first dummy (Dummy) wiring surrounding the first through hole and a second dummy wiring surrounding the second through hole at least one of the lines.
- dummy wiring including: a first dummy (Dummy) wiring surrounding the first through hole and a second dummy wiring surrounding the second through hole at least one of the lines.
- FIG. 2 is a schematic structural diagram of a display panel in an exemplary embodiment of the present disclosure.
- the display panel may include: a display area 100 and a non-display area located around the display area 100, wherein the non-display area may include: a binding area 200 located on one side of the display area 100 and other areas located on the display area 100 The border area 300 on the side.
- the binding area 200 may be located on one side of the display area 100 in the first direction DR1.
- the display area 100 may include: a plurality of sub-pixels Pxij arranged in an array and a plurality of data lines (not shown) electrically connected to the plurality of sub-pixels Pxij , i and j can be natural numbers.
- the display area 100 may further include: a plurality of gate lines electrically connected to a plurality of sub-pixels Pxij.
- the sub-pixel Pxij may refer to a sub-pixel in which the transistor is connected to the i-th gate line and connected to the j-th data line.
- FIG. 3A is a schematic structural diagram of a display area in a display panel in an exemplary embodiment of the present disclosure.
- the display area 100 may include: a plurality of pixel units P arranged in a matrix, and at least one of the plurality of pixel units P may include: The first sub-pixel P1, the second sub-pixel P2 emitting light of the second color, and the third sub-pixel P3 emitting light of the third color, for example, the first sub-pixel P1 may be a red (R) sub-pixel, and the second sub-pixel P2 may be a green (G) sub-pixel, and the third sub-pixel P3 may be a blue (B) sub-pixel.
- R red
- G green
- B blue
- At least one of the plurality of pixel units P may include: a first sub-pixel P1, a second sub-pixel P2, a third sub-pixel P3, and a fourth sub-pixel P4 that emit light of different colors.
- the pixel unit P may include four sub-pixels, such as red sub-pixels, green sub-pixels, blue sub-pixels and white sub-pixels.
- the embodiments of the present disclosure do not limit this.
- each sub-pixel may include: a pixel driving circuit and a light emitting device.
- the pixel driving circuits in the sub-pixels are respectively connected to the scanning signal lines, the data signal lines and the light emitting signal lines, and the light-emitting devices in the sub-pixels are connected to the pixel driving circuits of the sub-pixels respectively, and the pixel driving circuits are configured to Under the control of the light-emitting signal line and the light-emitting signal line, the data voltage transmitted by the data signal line is received, and the corresponding current is output to the light-emitting device.
- the plurality of sub-pixels in a pixel unit may be arranged in a horizontal arrangement, a vertical arrangement, an X shape, a cross shape, or a square shape.
- the three sub-pixels may be arranged horizontally, vertically or in a zigzag manner.
- the four sub-pixels may be arranged horizontally, vertically, or squarely.
- the embodiments of the present disclosure do not limit this.
- the shape of the sub-pixel may be any one or more of triangles, squares, rectangles, rhombuses, trapezoids, parallelograms, pentagons, hexagons and other polygons.
- the embodiments of the present disclosure do not limit this.
- FIG. 3B is another schematic structural diagram of a display area in a display panel in an exemplary embodiment of the present disclosure, illustrating the structure of three sub-pixels of an OLED display panel.
- the display panel may include: a driving circuit layer 12 disposed on a base 10 , disposed on a drive circuit layer 12 away from the base 10- The light emitting structure layer 13 on the side of the light emitting structure layer 13 and the encapsulation layer 14 disposed on the side of the light emitting structure layer 13 away from the substrate 10 .
- the display panel may include other film layers, such as spacer pillars, etc., which are not limited in this disclosure.
- substrate 10 may be a flexible substrate, or may be a rigid substrate.
- the driving circuit layer 12 of each sub-pixel may include a plurality of transistors and storage capacitors constituting a pixel driving circuit, and only one transistor 11A and one storage capacitor 11B are taken as an example in FIG. 3B .
- the light-emitting structure layer 13 may include an anode 31, a pixel definition layer 32, an organic light-emitting layer 33, and a cathode 34.
- the anode 31 may be connected to the drain electrode of the transistor 11A through a via hole.
- the pixel definition layer 32 covers the anode 31 and has an exposed anode.
- the encapsulation layer 14 may include: a first encapsulation layer 41 , a second encapsulation layer 42 and a third encapsulation layer 43 stacked.
- the first encapsulation layer 41 and the third encapsulation layer 43 can use inorganic materials
- the second encapsulation layer 42 can use organic materials
- the second encapsulation layer 42 is arranged between the first encapsulation layer 41 and the third encapsulation layer 43, can It is ensured that external water vapor cannot enter the light-emitting structure layer 13 .
- the driving circuit layer of each sub-pixel may include: a first insulating layer disposed on a flexible substrate, an active layer disposed on the first insulating layer, and a second insulating layer covering the active layer. layer, the gate electrode and the first capacitor electrode arranged on the second insulating layer, the third insulating layer covering the gate electrode and the first capacitor electrode, the second capacitor electrode arranged on the third insulating layer, covering the second capacitor electrode.
- the fourth insulating layer, the fourth insulating layer is provided with a via hole, the active layer is exposed through the via hole, the source electrode and the drain electrode arranged on the fourth insulating layer, the source electrode and the drain electrode communicate with the active layer through the via hole respectively.
- the active layer can be made of amorphous indium gallium zinc oxide (a-IGZO), zinc oxynitride (ZnON), indium zinc tin oxide (IZTO), amorphous silicon (a-Si ), polysilicon (p-Si), hexathiophene or polythiophene and other materials, that is, the present disclosure is applicable to transistors manufactured based on oxide (Oxide) technology, silicon technology or organic technology.
- a-IGZO amorphous indium gallium zinc oxide
- ZnON zinc oxynitride
- IZTO indium zinc tin oxide
- a-Si amorphous silicon
- p-Si polysilicon
- hexathiophene or polythiophene and other materials that is, the present disclosure is applicable to transistors manufactured based on oxide (Oxide) technology, silicon technology or organic technology.
- the organic light emitting layer may include an emitting layer (Emitting Layer, EML), and any one or more layers of the following: a hole injection layer (Hole Injection Layer, HIL), a hole transport layer (Hole Transport Layer, HTL), Electron Block Layer (Electron Block Layer, EBL), Hole Block Layer (Hole Block Layer, HBL), Electron Transport Layer (Electron Transport Layer, ETL) and Electron Injection Layer (Electron Injection Layer, EIL) .
- the hole injection layer of all sub-pixels can be a common layer connected together
- the electron injection layer of all sub-pixels can be a common layer connected together
- the hole transport layer of all sub-pixels can be a common layer connected together.
- the electron transport layer of all sub-pixels can be a common layer connected together, the hole blocking layer of all sub-pixels can be a common layer connected together, and the light-emitting layers of adjacent sub-pixels can have a small amount of overlap, or Can be isolated, the electron blocking layers of adjacent sub-pixels can have a small amount of overlap, or can be isolated.
- each sub-pixel in the display panel may include a light emitting area and a non-light emitting area. Since the organic light-emitting layer emits light in the pixel opening area defined by the pixel definition layer, the pixel opening area is the light-emitting area FA of the sub-pixel, and the area outside the pixel opening is the non-light-emitting area BF of the sub-pixel, and the non-light-emitting area BF is located in the adjacent Between the light-emitting areas FA of the sub-pixels.
- FIG. 4 is a schematic structural diagram of a binding area in a display panel in an exemplary embodiment of the present disclosure.
- FIG. 5 is a side view of the display panel shown in FIG. 4 .
- FIG. 6A is a schematic diagram of wiring arrangement in the binding area in the display panel shown in FIG. 4 .
- FIG. 6B is an enlarged schematic view of the first through hole in the display panel in the exemplary embodiment of the present disclosure.
- FIG. 6C is another enlarged schematic view of the first through hole in the display panel in the exemplary embodiment of the present disclosure.
- FIG. 6D is an enlarged schematic view of the second through hole in the display panel in the exemplary embodiment of the present disclosure.
- FIG. 6E is another enlarged schematic view of the second through hole in the display panel in the exemplary embodiment of the present disclosure.
- FIG. 7 is an enlarged schematic diagram of wiring in area A in the bonding area shown in FIG. 6A
- FIG. 8 is an enlarged schematic diagram of wiring in area B in the bonding area shown in FIG. 6A
- the traces in FIG. 6A to FIG. 8 are merely illustrative, and the number of traces does not represent the actual number.
- the first through hole is selected as a circle
- the second through hole is selected as a rounded rectangle for illustration.
- the shape of the through hole does not represent the actual shape.
- the bonding area 200 may include: a plurality of data line leads (not shown in the figure) connected to a plurality of data lines (not shown in the figure) ) and a plurality of pins (not shown) connected to a plurality of data line leads (not shown in the figure), and a plurality of pins (not shown in the figure) are located on a plurality of data line leads (not shown in the figure) shown) away from the side of the display area 100.
- the binding area 200 may further include: a first routing area 201, a bending area 202, a second routing area arranged in sequence along the first direction DR1 (ie, a direction away from the display area 100).
- Line area 203 and composite circuit area 204 are connected to the first routing area 201.
- the first routing area 201 is connected to the display area 100
- the bending area 202 is connected to the first routing area 201
- the second routing area 203 is connected to the bending area 202
- the composite circuit area 503 is connected to the second routing area.
- District 203 the first routing area 201, a bending area 202, a second routing area arranged in sequence along the first direction DR1 (ie, a direction away from the display area 100).
- the first routing area 201 is connected to the display area 100
- the bending area 202 is connected to the first routing area 201
- the second routing area 203 is connected to the bending area 202
- the composite circuit area 503 is connected to the second routing
- the first wiring area may include: multiple lead wires, for example, the multiple lead wires may include: multiple data line leads, multiple touch lead wires, first power connection wires or second Two power cables, etc.
- a plurality of data line leads are configured to connect data signal lines (also referred to as data lines) of the display area in a fan-out (Fanout) routing manner.
- the multiple scanning connection lines are configured to connect the scanning signal lines of the display area in a fan-out routing manner.
- multiple touch leads are configured to connect touch signal lines (for example, touch drive signal TX lines and touch sensing signal RX lines) in the frame area in a fan-out manner, and the touch signal lines are configured to connect Touch electrodes in the display area.
- the first power connection line is configured to connect to the first power line (VDD) that can provide high voltage in the display area
- the second power connection line is configured to connect to the second power line (VSS) that can provide low voltage in the frame area.
- VDD first power line
- VSS second power line
- the bending area 202 may include: a composite insulating layer provided with grooves, configured to enable a part of the binding area 200 to be bent to the display area 100 The back.
- the bending area can be bent with a curvature in the third direction D3, and the surfaces of the second wiring area 203 and the composite circuit area 204 can be reversed, that is, the second wiring area 203 faces upward
- the surface of the composite circuit region 204 and the upward facing surface can be transformed into facing downward through the bending of the bending region 202 , and the third direction DR3 intersects the first direction DR1 .
- the second wiring area 203 and the composite circuit area 204 may overlap the display area 100 in the third direction DR3 (ie, the thickness direction of the display panel).
- the composite circuit area may include: an antistatic area, an integrated circuit (Integrated Circuit, IC) area, and a binding electrode arranged in sequence along the first direction DR1 (ie, a direction away from the display area 100) district.
- the antistatic area may include an antistatic circuit configured to prevent electrostatic damage of the display substrate by eliminating static electricity.
- the integrated circuit area may be provided with a touch and display driver integrated circuit (Touch and Display Driver Integration, TDDI), which is configured to be connected to a plurality of data lines.
- the bonding electrode area may include a plurality of bonding pads (Bonding Pads), which are configured to be bonded and connected to an external flexible circuit board (Flexible Printed Circuit, FPC).
- the embodiments of the present disclosure do not limit this.
- the second wiring area may include: a plurality of data line leads led out in a fan-out way or a plurality of touch wires drawn out in a fan-out way, and the like.
- the embodiments of the present disclosure do not limit this.
- the second wiring area 203 may include: a first sub-area 400 , and second sub-areas located on both sides of the first sub-area 400 in the second direction DR2 area 404 and the third sub-area 405.
- the second routing region 203 may have a centerline CL extending along the first direction DR1.
- the second sub-region 404 and the third sub-region 405 may be arranged symmetrically with respect to the central line CL.
- the central line CL may be a straight line extending along the first direction DR1 and equally dividing the second wiring area 203 (or the bonding area 100 ).
- the second direction DR2 crosses the first direction DR1.
- the second sub-region 404, the first sub-region 400 and the third sub-region 405 are sequentially arranged along the second direction DR2 as an example for illustration.
- this disclosure is not limited in this embodiment.
- the first sub-area 400 may include: a second hole area 402, and first holes located on both sides of the second hole area 402 in the second direction DR2 area 401 and the third hole area 403.
- the second routing region 203 may have a centerline CL extending along the first direction DR1.
- the first hole area 401 is provided with a second through hole 501
- the second hole area 402 is provided with a first through hole 503
- the third hole area 403 is provided with a dummy hole 505, and the first through hole 503 can be arranged symmetrically with respect to the center line 503 .
- the central line CL may be a straight line extending along the first direction DR1 and equally dividing the second wiring area 203 (or the bonding area 100 ).
- the second direction DR2 crosses the first direction DR1.
- the first hole area 401 , the second hole area 402 , and the third hole area 403 are sequentially arranged along the second direction DR2 as an example for illustration.
- the embodiments of the present disclosure do not limit this.
- the first through hole 503 may be a hole penetrating the film layer.
- the second through hole 501 may be a hole penetrating the film layer.
- the dummy (Dummy) hole 505 may not penetrate any film layer, or the dummy (Dummy) hole may be a hole penetrating the film layer.
- the embodiments of the present disclosure do not limit this.
- the shape of the dummy hole may be the same as that of the second through hole, and the size of the second through hole may be the same as that of the dummy hole.
- the second through hole 501 and the dummy hole 505 can be arranged symmetrically with respect to the central line CL.
- the size can include: the characteristic size of the second through hole in the first direction DR1 and the characteristic size in the second direction DR2 one or more of .
- the first hole area may have the function of avoiding the second photosensitive element.
- the position of the second through hole may correspond to the position of the second photosensitive element.
- the second photosensitive element may be a fingerprint identification component, a camera component (for example, a multi-level diffractive lens (Multi-level Diffractive Lens, MDL), or an infrared sensor, etc.
- MDL multi-level diffractive lens
- MDL multi-level Diffractive Lens
- the shape of the second through hole and the shape of the virtual hole may be selected from any one of rectangle, rounded rectangle, ellipse, polygon and circle.
- the shape of the second through hole 501 and the shape of the dummy hole 505 may be a rounded rectangle.
- the embodiments of the present disclosure do not limit this.
- the size of the rounded rectangle may include: the length of the rounded rectangle (for example, the characteristic size of the rounded rectangle in the first direction DR1 ) and width (for example, the characteristic dimension of the rounded rectangle in the second direction DR2).
- the size of the circle may include: the diameter of the circle (for example, the feature of the circle in the first direction DR1 or the second direction DR2 size).
- the size of the ellipse may include: the major axis of the ellipse (for example, the characteristic dimension of the ellipse in the first direction DR1) and the short axis (for example, the characteristic dimension of the ellipse in the second direction DR2).
- the length of the rounded rectangle in the first direction DR1 It may be about 2 millimeters (mm) to 15 mm, and the width of the rounded rectangle in the second direction DR2 may be about 2 mm to 5 mm.
- the length of the rectangle with rounded corners in the first direction may be about 7.3 mm or 10 mm or the like.
- the width of the rounded rectangle in the second direction may be about 3mm or 4.2mm.
- the length may refer to a characteristic dimension in the first direction DR1
- the width may refer to a characteristic dimension in the second direction DR2.
- the embodiments of the present disclosure do not limit this.
- the diameter of the circle may be about 2 mm to 5 mm.
- the diameter of the circle may be about 3 mm or 3.6 mm, etc.
- the embodiments of the present disclosure do not limit this.
- the second hole area may have the function of avoiding the first photosensitive element.
- the position of the first through hole may correspond to the position of the first photosensitive element.
- the first photosensitive element may be a fingerprint identification component, a camera component, or an infrared sensor.
- the embodiments of the present disclosure do not limit this.
- the shape of the first through hole and the shape of the second through hole can be selected from any one of circle, rectangle, rounded rectangle, ellipse and polygon or more.
- the shape of the first through hole may be selected from any one of circle, rectangle, rounded rectangle, ellipse and polygon.
- the shape of the first through hole 503 may be circular.
- the diameter of the circle may be about 2 mm to 5 mm.
- the diameter of the circle may be about 3 mm or 3.6 mm, etc.
- the embodiments of the present disclosure do not limit this.
- the first hole area may also have a function of arranging wires, and the wires are connected to the lead-out lines in the first wire area.
- the first hole area 401 may further include: a plurality of strips extending along the first direction DR1 located on both sides of the second through hole 501 in the second direction DR2
- the first trace L1 and a plurality of second traces L2 extending along the first direction DR1 the length of the first trace L1 is greater than the length of the second trace L2
- the width w1 of the first trace L1 is greater than that of the second trace Width w2 of line L2.
- the width of the trace may refer to the characteristic dimension in the second direction DR2
- the length of the trace may refer to the characteristic dimension in the first direction DR1.
- the width of the relatively long trace (for example, the first trace L1) of the traces on both sides of the second through hole is relatively wide, and setting the relatively short trace (for example, the second trace L2)
- the width of the relatively long line is relatively thin, which can reduce the overall resistance of the relatively long line (for example, the first line L1), thereby reducing the load of the relatively long line (for example, the first line L1), ensuring that the second line
- the resistance of the traces on both sides of the two through holes changes uniformly and the load is relatively balanced.
- the width w1 of the first trace L1 may be approximately 4.5 microns to 6.5 microns, and the width w2 of the second trace L2 may be approximately 2.5 microns to 4.4 microns. Microns.
- the width w1 of the first trace L1 may be approximately 5.4 microns, and the width w2 of the second trace L2 may be approximately 3.4 microns.
- the width of the trace may refer to the characteristic dimension in the second direction.
- the embodiments of the present disclosure do not limit this.
- pitch1 between adjacent first traces L1 and pitch2 between adjacent second traces L2 can be the same.
- the distance between adjacent traces also referred to as the center-to-center distance
- pitch1 between adjacent first traces L1 and pitch2 between adjacent second traces L2 At least one of the may be about 16 microns to 20 microns.
- the pitch1 between adjacent first traces L1 and the pitch2 between adjacent second traces L2 may both be 18 microns.
- the embodiments of the present disclosure do not limit this.
- the first wiring L1 and the second wiring L2 may be a plurality of data wires led out in a fan-out way or a plurality of touch wires drawn out in a fan-out way.
- this disclosure is not limited in this embodiment.
- the third hole area may also have a function of arranging wires, and the wires are connected to the lead-out lines in the first wire area.
- the third hole area 403 may further include: a plurality of third wires L3 extending along the first direction DR1 located on both sides of the dummy hole 505 in the second direction DR2 and a plurality of fourth traces L4 extending along the first direction DR1, the length of the third trace L3 is greater than the length of the fourth trace L4, the width of the third trace L3 is greater than the width of the fourth trace L4, and the third trace L3
- the wiring L3 and the first wiring L1 can be arranged symmetrically with respect to the central line CL, and the fourth wiring L4 and the second wiring L2 can be arranged symmetrically with respect to the central line CL.
- the width of the trace may refer to the characteristic dimension in the second direction DR2, and the length of the trace may refer to the characteristic dimension in the first direction DR1.
- the width of the relatively long trace for example, the third trace L3 relatively wide among the traces on both sides of the virtual hole
- the width of the relatively short trace for example, the fourth trace L4
- the resistance of the traces on the side changes uniformly and the load is relatively balanced.
- the third routing L3 and the first routing L1 are arranged symmetrically with respect to the central line CL
- the fourth routing L4 and the second routing L2 are arranged symmetrically with respect to the central line CL, thereby ensuring that the second routing area The resistance of the middle trace varies uniformly.
- the width of the third wiring L3 may be the same as that of the first wiring L1 , for example, the width of the third wiring L3 may be about 4.5 ⁇ m to 6.5 ⁇ m.
- the width of the third wire L3 may be about 5.4 microns.
- the width of the trace may refer to the characteristic dimension in the second direction.
- the embodiments of the present disclosure do not limit this.
- the width of the fourth wiring L4 may be the same as that of the second wiring L2.
- the width of the fourth wire L4 may be about 2.5 microns to 4.4 microns.
- the width of the fourth wire L4 may be about 3.4 microns.
- the width of the trace may refer to the characteristic dimension in the second direction.
- this disclosure is not limited in this embodiment.
- the distance between the adjacent third traces L3 may be the same as the distance before the adjacent first traces L1.
- the distance between adjacent fourth traces L4 may be the same as the distance between adjacent second traces L2.
- the distance between adjacent traces (also referred to as the center-to-center distance) may refer to the distance between the center points of two adjacent traces in the second direction DR2, or may refer to the The distance between the same side of the two traces in the second direction DR2.
- At least one of the distance between adjacent third wires L3 and the distance between adjacent fourth wires L4 may be about 16 microns to 20 microns.
- the distance between adjacent third wires L3 and the distance between adjacent fourth wires L4 may both be 18 microns.
- the embodiments of the present disclosure do not limit this.
- the third wire L3 and the fourth wire L4 may be a plurality of data wires drawn out in a fan-out way or a plurality of touch wires drawn out in a fan-out way.
- the embodiments of the present disclosure do not limit this.
- the second sub-region 404 may include: a fifth wiring L5 extending along the first direction DR1
- the third sub-region 405 may include: The sixth wiring L6, the fifth wiring L5 and the sixth wiring L6 can be arranged symmetrically with respect to the central line CL.
- the sixth wiring L6 may have the same width as the fifth wiring L5.
- the width of the sixth trace L6 and the width of the fifth trace L5 may be approximately 2 microns to 7 microns.
- the width of the sixth trace L6 and the width of the fifth trace L5 may be about 5.4 ⁇ m.
- the embodiments of the present disclosure do not limit this.
- the distance between adjacent sixth wires L6 and the distance between adjacent fifth wires L5 may be the same.
- at least one of the distance between adjacent sixth wires L6 and the distance between adjacent fifth wires L5 may be approximately 16 microns to 20 microns.
- the distance between the adjacent sixth traces L6 and the interval between the adjacent fifth traces L5 may both be 18 microns.
- the distance between adjacent traces (also referred to as center-to-center distance) may refer to the distance between the center points of two adjacent traces in the second direction DR2, or may refer to the The distance between the same side of the two traces in the second direction DR2.
- this disclosure is not limited in this embodiment.
- the display panel may further include: a dummy wiring
- the dummy wiring may include: a second dummy wiring located in the first hole region 401 and surrounding the second through hole 501 502 and at least one of the first dummy wiring 504 surrounding the first through hole 503 in the second hole region 402 .
- the risk of poor cracks (Crack) around the through holes can be reduced during the process of manufacturing the display panel, and the normal traces around the through holes can be avoided. adverse effects, can improve product yield.
- the embodiments of the present disclosure do not limit this.
- a third dummy wiring may be set around the dummy (Dummy) hole.
- the third dummy wiring may not be arranged around the Dummy (Dummy) hole.
- a third dummy routing can be set around the Dummy (Dummy) hole, so that, in the drilling process, the cracks around the Dummy (Dummy) hole can be reduced (Crack) bad risk, avoiding adverse effects on the normal wiring around the through hole, can improve product yield.
- the embodiments of the present disclosure do not limit this.
- the shape of the first dummy wire 504 may be the same as the shape 503 of the first through hole.
- the embodiments of the present disclosure do not limit this.
- the shape of the second dummy wire 502 may be the same as that of the second through hole 501 .
- the embodiments of the present disclosure do not limit this.
- the virtual trace may include one or more of a continuous closed trace and a discontinuous non-closed trace.
- the virtual trace may include: a plurality of virtual trace segments and a discontinuity between two adjacent virtual trace segments.
- the embodiments of the present disclosure do not limit this.
- the first dummy wire 504 may be a continuous wire.
- the first dummy wire 504 may be a discontinuous wire, and the first dummy wire 504 may include: a plurality of first dummy wire segments 504-1 and adjacent two The first discontinuous portion 504-2 between the first dummy wire segments 504-1.
- the eight first virtual line segments 504-1 and the four first discontinuities 504-2 in the first virtual line 504 in FIG. 6B and FIG. 6C are illustrated as examples, which do not represent the actual first virtual line The number of line segments and the number of first discontinuities.
- the first dummy wire 504 includes: a combination of a continuous closed dummy wire and a discontinuous dummy wire as an example for illustration.
- the embodiments of the present disclosure do not limit this.
- the first discontinuity portion 504 - 2 may include: a first sub-mark (Mark) structure 61 .
- the first sub-mark (Mark) structure 61 may include, but is not limited to, any one or more of an inverted "T" shape, a rectangular structure, or a cross-shaped structure.
- the embodiments of the present disclosure do not limit this.
- the first through hole 503 may include: a second sub-mark (Mark) structure 62 .
- the second sub-mark (Mark) structure 62 may include, but is not limited to, any one or more of an inverted "T" shape, a rectangular structure or a cross-shaped structure.
- the embodiments of the present disclosure do not limit this.
- a first cutting line 71 may be provided on the outside of the second sub-mark (Mark) structure, and the shape of the first cutting line 71 is consistent with that of the first through hole.
- the 503 has the same profile. After the film layer process of the display motherboard is completed, the cutting device cuts the display motherboard along the first cutting line 71 to form the first through holes 503 in a plurality of display panels.
- the second dummy wire 502 may be a continuous wire.
- the second dummy wire 502 may be a discontinuous wire, and the second dummy wire 502 may include: a plurality of second dummy wire segments 502-1 and adjacent two The second discontinuous portion 502-2 between the second dummy wire segments 502-1.
- the 8 second virtual line segments 502-1 and the 4 second discontinuities 502-2 in the second virtual line 502 in Figure 6D and Figure 6E are shown as examples, which do not represent the actual second virtual line.
- the second dummy wire 502 includes: a combination of a continuous closed dummy wire and a discontinuous dummy wire as an example for illustration.
- the embodiments of the present disclosure do not limit this.
- the second discontinuity portion 502 - 2 may include: a third sub-mark (Mark) structure 63 .
- the third sub-mark (Mark) structure 63 may include, but is not limited to, any one or more of an inverted "T" shape, a rectangular structure, or a cross-shaped structure.
- the embodiments of the present disclosure do not limit this.
- the second through hole 501 may include: a fourth sub-mark (Mark) structure 64 .
- the fourth sub-mark (Mark) structure 64 may include, but is not limited to, any one or more of an inverted "T" shape, a rectangular structure, or a cross-shaped structure.
- the embodiments of the present disclosure do not limit this.
- a second cutting line 72 may be provided on the outside of the fourth sub-mark (Mark) structure 64, and the shape of the second cutting line 72 is the same as that of the second channel.
- the contours of the holes 501 are the same.
- the width of the second dummy wire 502 may be the same as that of the first dummy wire 504 .
- the width of the trace may refer to the characteristic dimension in the second direction DR2.
- the width of the second dummy wire 502 and the width of the first dummy wire 504 may be approximately 3 microns to 8 microns.
- the width of the second dummy wire 502 and the width of the first dummy wire 504 may be about 5.4 microns.
- the embodiments of the present disclosure do not limit this.
- the binding area may be a special-shaped binding area.
- a shaped binding area may refer to a binding area other than a regular shape (eg, a rectangular binding area).
- the outline shape of the binding area 200 may include: a first edge 200-1 (for example, as an upper edge) forming a profile, Second edge 200-2 (eg, as a lower edge disposed opposite to an upper edge), third edge 200-3 (eg, as a left edge) and fourth edge 200-4 (eg, as a lower edge disposed opposite to a left edge) right edge).
- the first edge 200-1 may extend along the second direction DR2 and be located on a side close to the display area 100; the second edge 200-2 may extend along the second direction DR2.
- the direction DR2 extends and is located on the side of the first edge 200-1 away from the display area 100;
- the third edge 200-3 may extend along the first direction DR1, and the third edge 200-3 may include: a direction along the first direction DR1 , a curved first part and a vertical second part arranged in sequence, the first end of the first part is bent toward the opposite direction of the second direction DR2 and connected to the first end of the first edge 200-1, the first part The second end of the second end is bent towards the opposite direction of the second direction DR2 and connected to the first end of the second part, and the second end of the second part is connected to the first end of the second edge 200-2;
- the fourth edge 200-2 4 may extend along the first direction DR1, and the fourth edge 200-4 may include: along the first direction DR1, a
- the first direction DR1 and the second direction DR2 intersect.
- the lower edge of the display area 100 that is, the edge on the side close to the binding area 200
- the upper edge of the binding area 200 that is, the first edge on the side close to the display area 100 ).
- 200-1) overlap as an example to illustrate.
- the embodiment of the present disclosure also provides a display device.
- the display device may include: the display panel in one or more of the above exemplary embodiments and the first photosensitive element, wherein the first photosensitive element is disposed at a location corresponding to the first through hole.
- the display device may further include: a second photosensitive element, and the second routing area further includes a second through hole, located on one side of the first through hole in the second direction, wherein the second photosensitive element The setting position of corresponds to the setting position of the second through hole.
- FIG. 9 is a schematic structural diagram of a display device in an exemplary embodiment of the present disclosure.
- the display device may include: a display panel, a first photosensitive element 600, and a second photosensitive element (not shown in the figure).
- the display panel may include: a display area 100 and a binding area 200 located on one side of the display area 100 in the first direction DR1.
- the binding area 200 may include: a first wiring area 201 , a bending area 202 , a second wiring area 203 and a composite circuit area 204 sequentially arranged along a first direction DR1 (ie, a direction away from the display area 100 ).
- the second wiring area 203 may include: a first sub-area, and a second sub-area (not shown in the figure) and a third sub-area (not shown in the figure) located on both sides of the first sub-area in the second direction DR2
- the first sub-area may include: a second hole area, and a first hole area (not shown in the figure) and a third hole area (not shown in the figure) located on both sides of the second hole area in the second direction DR2
- the first hole area is provided with a second through hole (not shown in the figure)
- the second hole area is provided with a first through hole 503
- the third hole area is provided with a dummy hole (not shown in the figure).
- the setting position of the first photosensitive element 600 may correspond to the setting position of the first through hole 503
- the setting position of the second photosensitive element may correspond to the setting position of the second through hole.
- setting the first through hole in the binding area of the display panel is arranged symmetrically with respect to the center line, which can ensure the uniformity of the wiring load (Loading) in the second wiring area, thereby ensuring that the wiring impedance on the display panel Consistent, you can avoid the wiring pressure caused by the concentrated distribution of traces on one side. Therefore, the display effect can be improved.
- the setting position of the photosensitive element corresponds to the through hole in the binding area, and there is no need to open a hole in the display area, which is conducive to the realization of a full screen.
- the first photosensitive element may be a fingerprint identification component, a camera component, or an infrared sensor.
- the first photosensitive element may include: a camera component, for example, the camera component may be an MDL device.
- the embodiments of the present disclosure do not limit this.
- the second photosensitive element may be a fingerprint identification component, a camera component, or an infrared sensor.
- the second photosensitive element may include: a fingerprint identification component.
- the fingerprint recognition component may be an optical fingerprint recognition component or an ultrasonic fingerprint recognition component, which is not limited in this embodiment of the present disclosure.
- the display device may include, but not limited to, an OLED display device or an AMOLED (Active-matrix organic light-emitting diode) display device.
- OLED Organic LED
- AMOLED Active-matrix organic light-emitting diode
- the display device may include, but is not limited to, any product or component with a display function such as a mobile phone, a tablet computer, a television, a monitor, a notebook computer, a digital photo frame, or a navigator.
- a display function such as a mobile phone, a tablet computer, a television, a monitor, a notebook computer, a digital photo frame, or a navigator.
- the embodiment of the present disclosure does not limit this.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Signal Processing (AREA)
- Human Computer Interaction (AREA)
- General Engineering & Computer Science (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
- Electroluminescent Light Sources (AREA)
Abstract
Description
Claims (20)
- 一种显示面板,包括:显示区域和位于所述显示区域第一方向一侧的绑定区域;所述显示区域包括:呈阵列排布的多个子像素以及与所述多个子像素电连接的多条数据线;所述绑定区域包括:与所述多条数据线连接的多条数据线引线以及与所述多条数据线引线连接的多个引脚,所述多个引脚位于所述多条数据线引线远离所述显示区域的一侧;其中,所述绑定区域还包括:沿第一方向依次设置的第一走线区、弯折区和第二走线区,所述第二走线区包括:第一通孔,所述第一通孔位于所述多条数据线引线之间,所述第一通孔被配置为与第一感光元件对应。
- 根据权利要求1所述的显示面板,其中,所述第二走线区包括:第一子区,所述第一通孔位于所述第一子区;所述第二走线区具有沿所述第一方向延伸的中心线,所述第一通孔关于所述中心线呈对称设置。
- 根据权利要求2所述的显示面板,其中,所述第二走线区还包括第二通孔,位于所述第一通孔沿第二方向的一侧,所述第二通孔被配置为与第二感光元件对应,所述第二方向与所述第一方向交叉。
- 根据权利要求3所述的显示面板,其中,所述第二走线区还包括虚拟孔,位于所述第二通孔沿第二方向远离所述第一通孔的一侧,所述第一子区包括:沿所述第二方向依次排布的第一孔区、第二孔区和第三孔区,所述第一通孔位于所述第二孔区,所述第二通孔位于所述第一孔区,所述虚拟孔位于所述第三孔区。
- 根据权利要求4所述的显示面板,其中,所述虚拟孔的形状与所述第二通孔的形状相同,且所述第二通孔的尺寸与所述虚拟孔的尺寸相同。
- 根据权利要求5所述的显示面板,其中,在平行于所述显示面板的平面,所述第二通孔的形状和所述虚拟孔的形状选自矩形、圆角矩形、椭圆形、多边形和圆形中的任意一种。
- 根据权利要求6所述的显示面板,其中,在平行于所述显示面板的平面,所述第二通孔的形状为圆角矩形,所述圆角矩形在所述第一方向上的长度为2毫米至15毫米,所述圆角矩形在所述第二方向上的宽度为2毫米至5 毫米。
- 根据权利要求4所述的显示面板,其中,所述第一孔区还包括:沿所述第一方向延伸的多条第一走线和沿所述第一方向延伸的多条第二走线,所述多条第一走线和所述多条第二走线沿所述第二方向分别位于所述第二通孔的两侧,所述第一走线的长度大于所述第二走线的长度,且所述第一走线的宽度大于所述第二走线的宽度。
- 根据权利要求8所述的显示面板,其中,在所述第二方向上,相邻第一走线之间的间距与相邻第二走线之间的间距相同。
- 根据权利要求8所述的显示面板,其中,所述第三孔区还包括:沿所述第一方向延伸的多条第三走线和沿所述第一方向延伸的多条第四走线,所述多条第三走线和所述多条第四走线分别位于所述虚拟孔的两侧,所述第三走线的长度大于所述第四走线的长度,所述第三走线的宽度大于所述第四走线的宽度,所述第三走线与所述第一走线相对于所述中心线对称设置,所述第四走线与所述第二走线相对于所述中心线对称设置。
- 根据权利要求3所述的显示面板,所述第二走线区还包括:虚拟走线,所述虚拟走线包括:围绕所述第一通孔的第一虚拟走线和围绕所述第二通孔的第二虚拟走线中的至少一种。
- 根据权利要求11所述的显示面板,其中,所述第一虚拟走线的形状与所述第一通孔的形状相同,所述第二虚拟走线的形状与所述第二通孔的形状相同。
- 根据权利要求11所述的显示面板,其中,所述第一虚拟走线的宽度与所述第二虚拟走线的宽度相同。
- 根据权利要求11所述的显示面板,其中,所述虚拟走线包括:多个虚拟走线段和位于相邻两个虚拟走线段之间的间断部。
- 根据权利要求2所述的显示面板,其中,所述第二走线区还包括:位于所述第一子区沿第二方向两侧的第二子区和第三子区,所述第二子区与所述第三子区相对于所述中心线对称设置,所述第二方向与所述第一方向交叉。
- 根据权利要求15所述的显示面板,其中,所述第二子区包括:沿第一方向延伸的第五走线,所述第三子区包括:沿第一方向延伸的第六走线,所述第五走线与所述第六走线相对于所述中心线对称设置。
- 根据权利要求16所述的显示面板,其中,所述第六走线的宽度与所述第五走线的宽度相同。
- 根据权利要求3所述的显示面板,其中,在平行于所述显示面板的平面,所述第一通孔的形状和所述第二通孔的形状选自圆形、矩形、圆角矩形、椭圆形和多边形中任意一种或多种。
- 一种显示装置,包括:如权利要求1至18任一项所述的显示面板以及第一感光元件,其中,所述第一感光元件的设置位置与所述第一通孔的设置位置对应。
- 根据权利要求19所述的显示装置,还包括:第二感光元件,所述第二走线区还包括第二通孔,位于所述第一通孔第二方向的一侧,所述第二感光元件的设置位置与所述第二通孔的设置位置对应。
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/CN2021/115792 WO2023028875A1 (zh) | 2021-08-31 | 2021-08-31 | 显示面板及显示装置 |
CN202180002385.3A CN116076067A (zh) | 2021-08-31 | 2021-08-31 | 显示面板及显示装置 |
DE112021008166.7T DE112021008166T5 (de) | 2021-08-31 | 2021-08-31 | Anzeigepanel und anzeigegerät |
JP2023548337A JP2024532026A (ja) | 2021-08-31 | 2021-08-31 | 表示パネル及び表示装置 |
US17/791,910 US20240206269A1 (en) | 2021-08-31 | 2021-08-31 | Display Panel and Display Apparatus |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/CN2021/115792 WO2023028875A1 (zh) | 2021-08-31 | 2021-08-31 | 显示面板及显示装置 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2023028875A1 true WO2023028875A1 (zh) | 2023-03-09 |
Family
ID=85410701
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CN2021/115792 WO2023028875A1 (zh) | 2021-08-31 | 2021-08-31 | 显示面板及显示装置 |
Country Status (5)
Country | Link |
---|---|
US (1) | US20240206269A1 (zh) |
JP (1) | JP2024532026A (zh) |
CN (1) | CN116076067A (zh) |
DE (1) | DE112021008166T5 (zh) |
WO (1) | WO2023028875A1 (zh) |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN105979696A (zh) * | 2015-03-13 | 2016-09-28 | 三星显示有限公司 | 柔性电路板和包括柔性电路板的显示设备 |
CN107102762A (zh) * | 2016-02-19 | 2017-08-29 | 三星显示有限公司 | 触摸屏面板和包括其的移动终端 |
CN108666356A (zh) * | 2018-06-29 | 2018-10-16 | 武汉华星光电半导体显示技术有限公司 | 显示面板及移动终端 |
CN110377113A (zh) * | 2019-07-11 | 2019-10-25 | Oppo(重庆)智能科技有限公司 | 柔性面板及移动终端 |
CN209860963U (zh) * | 2019-07-29 | 2019-12-27 | 深圳市万普拉斯科技有限公司 | 显示装置 |
CN111261669A (zh) * | 2018-11-30 | 2020-06-09 | 三星显示有限公司 | 显示设备 |
CN112287804A (zh) * | 2020-10-27 | 2021-01-29 | 京东方科技集团股份有限公司 | 显示基板及其制备方法、显示装置 |
-
2021
- 2021-08-31 DE DE112021008166.7T patent/DE112021008166T5/de active Pending
- 2021-08-31 CN CN202180002385.3A patent/CN116076067A/zh active Pending
- 2021-08-31 JP JP2023548337A patent/JP2024532026A/ja active Pending
- 2021-08-31 WO PCT/CN2021/115792 patent/WO2023028875A1/zh active Application Filing
- 2021-08-31 US US17/791,910 patent/US20240206269A1/en active Pending
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN105979696A (zh) * | 2015-03-13 | 2016-09-28 | 三星显示有限公司 | 柔性电路板和包括柔性电路板的显示设备 |
CN107102762A (zh) * | 2016-02-19 | 2017-08-29 | 三星显示有限公司 | 触摸屏面板和包括其的移动终端 |
CN108666356A (zh) * | 2018-06-29 | 2018-10-16 | 武汉华星光电半导体显示技术有限公司 | 显示面板及移动终端 |
CN111261669A (zh) * | 2018-11-30 | 2020-06-09 | 三星显示有限公司 | 显示设备 |
CN110377113A (zh) * | 2019-07-11 | 2019-10-25 | Oppo(重庆)智能科技有限公司 | 柔性面板及移动终端 |
CN209860963U (zh) * | 2019-07-29 | 2019-12-27 | 深圳市万普拉斯科技有限公司 | 显示装置 |
CN112287804A (zh) * | 2020-10-27 | 2021-01-29 | 京东方科技集团股份有限公司 | 显示基板及其制备方法、显示装置 |
Also Published As
Publication number | Publication date |
---|---|
US20240206269A1 (en) | 2024-06-20 |
DE112021008166T5 (de) | 2024-08-14 |
JP2024532026A (ja) | 2024-09-05 |
CN116076067A (zh) | 2023-05-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11580906B2 (en) | Display device | |
KR102478513B1 (ko) | 유기 발광 표시 장치 | |
US10761632B2 (en) | Display device with touch sensor for suppressing deterioration of image quality caused by capacitor in touch sensor unit and method for manufacturing same | |
WO2021232411A1 (zh) | 显示基板、显示面板以及显示装置 | |
WO2022241747A1 (zh) | 显示基板及其制备方法、显示装置 | |
WO2023000125A1 (zh) | 显示基板及其制备方法、显示装置 | |
US20240194134A1 (en) | Display Substrate and Preparation Method Thereof, Display Apparatus | |
KR20210130331A (ko) | 표시장치 | |
US20240276813A1 (en) | Display substrate, preparation method thereof, and display device | |
CN115000092A (zh) | 显示基板及其制备方法、显示装置 | |
WO2024046040A1 (zh) | 显示面板和显示装置 | |
WO2023028875A1 (zh) | 显示面板及显示装置 | |
WO2023000122A1 (zh) | 显示基板、显示装置 | |
WO2022227005A1 (zh) | 显示基板及其制备方法、显示装置 | |
WO2023279333A1 (zh) | 显示基板及显示装置 | |
WO2024036629A1 (zh) | 显示基板及其驱动方法、显示装置 | |
WO2023226050A1 (zh) | 显示基板及其制备方法、显示装置 | |
WO2024007313A1 (zh) | 显示面板及显示装置 | |
WO2023201536A1 (zh) | 显示基板及其制备方法、显示装置 | |
WO2024021002A1 (zh) | 显示基板及其制备方法、显示装置 | |
US20230048688A1 (en) | Display panel | |
WO2023016335A1 (zh) | 显示基板及显示装置 | |
WO2023178612A1 (zh) | 显示基板及其制备方法、显示装置 | |
WO2023240440A1 (zh) | 显示基板及其制备方法、显示装置 | |
WO2023060581A1 (zh) | 显示基板及其制备方法、显示装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 17791910 Country of ref document: US |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 21955431 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2023548337 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 112021008166 Country of ref document: DE |
|
32PN | Ep: public notification in the ep bulletin as address of the adressee cannot be established |
Free format text: NOTING OF LOSS OF RIGHTS PURSUANT TO RULE 112(1) EPC (EPO FORM 1205N DATED 23/04/2024) |