WO2020228017A1 - Procédé de génération de signal, circuit de génération de signal et appareil d'affichage - Google Patents

Procédé de génération de signal, circuit de génération de signal et appareil d'affichage Download PDF

Info

Publication number
WO2020228017A1
WO2020228017A1 PCT/CN2019/087227 CN2019087227W WO2020228017A1 WO 2020228017 A1 WO2020228017 A1 WO 2020228017A1 CN 2019087227 W CN2019087227 W CN 2019087227W WO 2020228017 A1 WO2020228017 A1 WO 2020228017A1
Authority
WO
WIPO (PCT)
Prior art keywords
signal
output
shift register
clock signal
transistor
Prior art date
Application number
PCT/CN2019/087227
Other languages
English (en)
Chinese (zh)
Inventor
黄耀
周洋
张跳梅
李孟
Original Assignee
京东方科技集团股份有限公司
成都京东方光电科技有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 京东方科技集团股份有限公司, 成都京东方光电科技有限公司 filed Critical 京东方科技集团股份有限公司
Priority to PCT/CN2019/087227 priority Critical patent/WO2020228017A1/fr
Priority to CN201980000650.7A priority patent/CN110313028B/zh
Publication of WO2020228017A1 publication Critical patent/WO2020228017A1/fr

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/22Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
    • G09G3/30Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
    • G09G3/32Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
    • G09G3/3208Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
    • G09G3/3266Details of drivers for scan electrodes
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C19/00Digital stores in which the information is moved stepwise, e.g. shift registers
    • G11C19/28Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/02Addressing, scanning or driving the display screen or processing steps related thereto
    • G09G2310/0264Details of driving circuits
    • G09G2310/0286Details of a shift registers arranged for use in a driving circuit

Definitions

  • the embodiments of the present disclosure relate to a signal generation method, a signal generation circuit, and a display device.
  • the driving circuit can be directly integrated on the thin film transistor array substrate to form a GOA (Gate Driver On Array) to drive the display panel.
  • GOA Gate Driver On Array
  • At least one embodiment of the present disclosure provides a signal generation method for a shift register.
  • the shift register includes N cascaded shift register units.
  • the signal generation method includes: shifting N cascades The register unit respectively outputs N pre-output signals; respectively inverts the N pre-output signals to obtain N pre-output inverted signals; and outputs the nth pre-output of the N pre-output inverted signals
  • the inverted signal is combined with the n+1th pre-output signal among the N pre-output signals to generate the n-th output signal, thereby obtaining N-1 output signals;
  • n is that 1 ⁇ n ⁇ N-1
  • An integer of, N is an integer greater than or equal to 2.
  • the pre-output signals output by the shift register units of adjacent stages differ by one system clock cycle.
  • the difference between the nth pre-output inverted signal and the n+1th pre-output inverted signal in the N pre-output inverted signals is one system Clock cycle.
  • the 2k+1 stage shift register unit and the 2k-1 stage shift register unit in the shift register are connected to receive the N pre-outputs
  • the 2k-1th pre-output signal in the signal, the 2k+2th stage shift register unit and the 2kth stage shift register unit in the shift register are connected to receive the 2kth stage of the N pre-output signals
  • a pre-output signal; k is an integer satisfying 1 ⁇ k ⁇ (N/2).
  • the signal generation method provided by an embodiment of the present disclosure further includes: providing a first clock signal and a second clock signal to the odd-numbered shift register unit in the shift register; and providing the even number in the shift register
  • the stage shift register unit provides a third clock signal and a fourth periodic signal.
  • the first clock signal and the third clock signal differ by one system clock period
  • the second clock signal and the fourth clock signal The difference is one system clock cycle.
  • the duty cycle of at least one of the first clock signal, the second clock signal, the third clock signal, and the fourth clock signal is greater than 50%.
  • the duty ratios of the first clock signal, the second clock signal, the third clock signal, and the fourth clock signal are all greater than 50% .
  • the n-th pre-output inverted signal among the N pre-output inverted signals and the n+1-th pre-output signal in the N pre-output signals is configured to control at least two transistors in the display area of the display panel to be turned on or off.
  • the at least two transistors include two different types of transistors.
  • At least one embodiment of the present disclosure further provides a signal generation circuit, including a shift register and an inverter circuit, the shift register includes N cascaded shift register units, and the N cascaded shift register units Are configured to respectively output N pre-output signals; the inverting circuit is configured to respectively invert the N pre-output signals to obtain N pre-output inverted signals; invert the N pre-outputs The n-th pre-output inverted signal in the signal and the n+1-th pre-output signal among the N pre-output signals are combined to generate the n-th output signal, thereby obtaining N-1 of the signal generating circuit Output signals; n is an integer satisfying 1 ⁇ n ⁇ N-1, and N is an integer greater than or equal to 2.
  • the inverter circuit includes N inverter subcircuits, and the mth inverter subcircuit is connected to the mth stage shift register unit and is configured In order to invert the m-th pre-output signal among the N pre-output signals to obtain the m-th pre-output inverted signal among the N pre-output inverted signals, m is to satisfy 0 ⁇ m ⁇ N The integer.
  • the 2k+1 stage shift register unit and the 2k-1 stage shift register unit in the shift register are connected to receive the N pre-outputs
  • the 2k-1th pre-output signal in the signal, the 2k+2th stage shift register unit and the 2kth stage shift register unit in the shift register are connected to receive the 2kth stage of the N pre-output signals
  • a pre-output signal; k is an integer satisfying 1 ⁇ k ⁇ (N/2).
  • the pre-output signals output by the shift register units of adjacent stages differ by one system clock cycle.
  • the signal generation circuit further includes a first clock signal line, a second clock signal line, a third clock signal line, and a fourth clock signal line.
  • the first clock signal line and the shifter The odd-numbered shift register units in the register are connected to provide a first clock signal, and the second clock signal line is connected to the odd-numbered shift register units in the shift register to provide a second clock signal;
  • the third clock signal line is connected to the even-numbered shift register unit in the shift register to provide a third clock signal, and the fourth clock signal line is connected to the even-numbered shift register unit in the shift register Connect to provide the fourth clock signal.
  • the first clock signal and the third clock signal are different by one system clock period, and the second clock signal is different from the fourth clock signal.
  • the difference is one system clock cycle.
  • the duty cycle of at least one of the first clock signal, the second clock signal, the third clock signal, and the fourth clock signal More than 50%.
  • At least one embodiment of the present disclosure further provides a display device including any signal generation circuit provided in the embodiments of the present disclosure.
  • the display device further includes a display panel, the display panel includes a plurality of pixel circuits arranged in an array, the plurality of pixel circuits are connected to the signal generating circuit, and the pixel circuit in the nth row It is configured to receive the n-th output signal among the N-1 output signals of the signal generating circuit, where n is an integer satisfying 1 ⁇ n ⁇ N-1, and N is an integer greater than or equal to 2.
  • the pixel circuit includes a data writing sub-circuit, a driving sub-circuit, a compensation sub-circuit, a reset sub-circuit, a light-emitting control sub-circuit, and a light-emitting element, and the nth row
  • the compensation sub-circuit and the data writing sub-circuit in the pixel circuit are configured to receive the nth output signal of the signal generating circuit.
  • Figure 1 is a circuit diagram of a pixel circuit
  • FIG. 2 is a signal timing diagram corresponding to the operation of the pixel circuit shown in FIG. 1;
  • FIG. 3 is a schematic diagram of a signal generation method provided by at least one embodiment of the present disclosure.
  • FIG. 4 is a circuit diagram of a shift register unit and an inverting sub-circuit provided by at least one embodiment of the present disclosure
  • FIG. 5 is a signal timing diagram corresponding to the operation of the circuit shown in FIG. 4;
  • FIG. 6 is a schematic diagram of a clock signal provided by at least one embodiment of the present disclosure.
  • FIG. 7 is a schematic diagram of charging time corresponding to FIG. 6;
  • FIG. 8 is a timing diagram of another signal corresponding to the operation of the circuit shown in FIG. 4;
  • FIG. 9 is a schematic diagram of another clock signal provided by at least one embodiment of the present disclosure.
  • FIG. 10 is a schematic diagram of charging time corresponding to FIG. 9;
  • FIG. 11 is a schematic diagram of a signal generating circuit provided by at least one embodiment of the present disclosure.
  • FIG. 12 is a schematic diagram of another signal generating circuit provided by at least one embodiment of the present disclosure.
  • FIG. 13 is a schematic diagram of a display device provided by at least one embodiment of the present disclosure.
  • FIG. 14 is a schematic diagram of a pixel circuit provided by at least one embodiment of the present disclosure.
  • FIG. 1 shows a pixel circuit that includes 6 transistors and 1 storage capacitor, which can be referred to as a 6T1C pixel circuit for short.
  • the 6T1C pixel circuit occupies a smaller layout space than the 7T1C pixel circuit (including 7 transistors and 1 storage capacitor), so it can meet the design requirements of the display device for higher resolution.
  • the pixel circuit includes six transistors, which are a first transistor T1, a second transistor T2, a third transistor T3, a fourth transistor T4, a fifth transistor T5, a sixth transistor T6, and a One transistor T1 is a driving transistor, and the other transistors are switching transistors.
  • the pixel circuit also includes a storage capacitor CST.
  • the pixel circuit is used to drive the light-emitting element to emit light.
  • the light-emitting element may be an organic light emitting diode (OLED) or a quantum dot light emitting diode (QLED).
  • OLED or QLED can be of various types, such as top-emission, bottom-emission, etc., and can emit red light, green light, blue light, or white light, which is not limited in the embodiments of the present disclosure.
  • the gate of the first transistor T1 is connected to the first node D1, the first electrode of the first transistor T1 is connected to the second node D2, and the second electrode of the first transistor T1 is connected to the third node D3.
  • the gate of the second transistor T2 is configured to receive the first scan signal Gate1
  • the first pole of the second transistor T2 is configured to receive the data signal DATA
  • the second pole of the second transistor T2 is connected to the second node D2.
  • the gate of the third transistor T3 is configured to receive the second scan signal Gate2, the first electrode of the third transistor T3 is connected to the third node D3, and the second electrode of the third transistor T3 is connected to the first node D1.
  • the gate of the fourth transistor T4 is configured to receive the second scan signal Gate2, the first pole of the fourth transistor T4 is configured to receive the reset voltage Vinit, and the second pole of the fourth transistor T4 is connected to the fourth node D4.
  • the gate of the fifth transistor T5 is configured to receive the first light emission control signal EM1, the first electrode of the fifth transistor T5 is configured to receive the first power supply voltage VDD, and the second electrode of the fifth transistor T5 is connected to the second node D2 .
  • the gate of the sixth transistor T6 is configured to receive the second light emission control signal EM2, the first electrode of the sixth transistor T6 is connected to the third node D3, and the second electrode of the sixth transistor T6 is connected to the fourth node D4.
  • the anode of the light emitting element OLED is connected to the fourth node D4, and the cathode of the light emitting element OLED is configured to receive the second power supply voltage VSS.
  • the first transistor T1, the second transistor T2, the fifth transistor T5, and the sixth transistor T6 are P-type transistors, and the third transistor T3 and the fourth transistor T4 are For N-type transistors, the working principle of the pixel circuit shown in FIG. 1 will be described below in conjunction with the signal timing diagram shown in FIG. 2.
  • the third transistor T3 and the fourth transistor T4 are turned on under the control of the high-level second scan signal Gate2, and the sixth transistor T6 is controlled by the low-level second light-emitting control signal EM2
  • the bottom is turned on.
  • the second transistor T2 is turned off under the control of the high-level first scan signal Gate1
  • the fifth transistor T5 is turned off under the control of the high-level first light emission control signal EM1.
  • the turned-on fourth transistor T4, sixth transistor T6, and third transistor T3 form a reset path, so that the storage capacitor CST can be discharged through the reset path, thereby discharging the first node D1, the third node
  • the levels of the node D3 and the fourth node D4 are reset at the same time.
  • the storage capacitor CST is reset, so that the charge stored in the storage capacitor CST is released, so that the data signal in the subsequent stage can be stored in the storage capacitor CST more quickly and reliably; at the same time, the fourth node D4 is also reset That is, the OLED is reset, so that the OLED can be displayed in a black state before emitting light, that is, not emitting light, which will improve the display effect such as the contrast of the display device using the above-mentioned pixel circuit.
  • the third transistor T3 and the fourth transistor T4 are turned on under the control of the high-level second scanning signal Gate2, and the second transistor T2 is under the control of the low-level first scanning signal Gate1. Is turned on.
  • the third transistor T3 is turned on and the first transistor T1 is in a diode connection mode, the first transistor T1 remains in the on state.
  • the fifth transistor T5 is turned off under the control of the high-level first emission control signal EM1
  • the sixth transistor T6 is turned off under the control of the high-level second emission control signal EM2.
  • the turned-on second transistor T2, the first transistor T1, and the third transistor T3 form a data writing path, so that the data signal DATA received by the second transistor T2 can be used to charge the storage capacitor CST.
  • the level of the first node D1 gradually increases. It is easy to understand that the level of the second node D2 is the voltage Vdata corresponding to the data signal DATA, and according to the characteristics of the first transistor T1, when the level of the first node D1 increases to Vdata+Vth, the first transistor T1 is turned off , The above charging process ends. It should be noted that Vth represents the threshold voltage of the first transistor.
  • the threshold voltage Vth here may be a negative value.
  • the levels of the first node D1 and the third node D3 are both Vdata+Vth, that is to say, the voltage information with the data signal DATA and the threshold voltage Vth is stored in the storage capacitor CST for use When the subsequent OLED emits light, it provides gray scale display data and compensates the threshold voltage of the first transistor T1 itself.
  • the second transistor T2 is turned on under the control of the low-level first scan signal Gate1, and the remaining transistors are all turned off.
  • the third stage P3 is a blank stage and no operation is performed.
  • the fifth transistor T5 is turned on under the control of the low-level first light-emitting control signal EM1
  • the second transistor T2 is turned off under the control of the high-level first scan signal Gate1
  • the first The three transistors T3 and the fourth transistor T4 are turned off under the control of the second scan signal Gate2 of low level
  • the sixth transistor T6 is turned off under the control of the second light emission control signal EM2 of high level.
  • the turned-on fifth transistor T5 can provide the received first power supply voltage VDD to the second node D2, so that the level of the second node D2 becomes the first power supply voltage VDD.
  • the level of the gate (ie, the first node D1) of the first transistor T1 can continue to be Vdata+Vth
  • the level of the first electrode (for example, the source) of the first transistor T1 Is the first power supply voltage VDD, so the absolute value of the difference between the level of the gate of the first transistor T1 and the level of the first pole is
  • the fifth transistor T5 is turned on under the control of the low-level first emission control signal EM1
  • the sixth transistor T6 is turned on under the control of the low-level second emission control signal EM2
  • the first transistor T1 continues to maintain the on state.
  • the second transistor T2 is turned off under the control of the high-level first scan signal Gate1
  • the third transistor T3 and the fourth transistor T4 are turned off under the control of the low-level second scan signal Gate2.
  • the turned-on fifth transistor T5, the first transistor T1, and the sixth transistor T6 form a driving light emitting path.
  • the anode and cathode of the light-emitting element OLED are respectively connected to the first power supply voltage VDD (for example, a high-level voltage) and the second power supply voltage VSS (for example, a low-level voltage), so that the light-emitting element OLED flows through the first transistor.
  • Light is emitted by the driving current of T1.
  • the level of the first node D1 may continue to be maintained at Vdata+Vth, and the levels of the second node D2 and the third node D3 are the first power supply voltage VDD.
  • the value of the driving current I OLED flowing through the light-emitting element OLED can be obtained according to the following formula:
  • I OLED K(Vgs-Vth) 2
  • Vth represents the threshold voltage of the first transistor T1
  • Vgs represents the voltage between the gate of the first transistor T1 and the first electrode such as the source
  • K is a constant value.
  • the second transistor T2 uses a P transistor in the pixel circuit shown in FIG. 1, when the first scan signal Gate1 received by the gate of the second transistor T2 is low, The second transistor T2 is turned on, and when the first scan signal Gate1 is at a high level, the second transistor T2 is turned off.
  • the third transistor T3 and the fourth transistor T4 are N-type transistors, so when the second scan signal Gate2 is high, the third transistor T3 and the fourth transistor T4 are turned on, and when the second scan signal Gate2 is low, Usually, the third transistor T3 and the fourth transistor T4 are turned off.
  • the duration of the first phase P1, the second phase P2, the third phase P3, the fourth phase P4, and the fifth phase P5 are all one system clock cycle H.
  • the system clock period H is, for example, the smallest reference unit generated in the display device for controlling the driving timing of the display device, and all other control signals or clock signals are based on this System clock cycle H. The following embodiments are the same and will not be repeated here.
  • the third transistor T3 and the fourth transistor T4 are turned on, and in the second phase P2 and the third phase P3, the second transistor T2 is turned on, only In the second phase P2, the second transistor T2, the third transistor T3, and the fourth transistor T4 are turned on at the same time, so that the storage capacitor CST can be charged.
  • the first scan signal Gate1 and the second scan signal Gate2 are not mutually exclusive. They are mutually inverted signals.
  • the first scan signal Gate1 and the second scan signal Gate2 can be provided by shift registers respectively.
  • GOA Gate Driver On Array
  • the shift register on the display panel through thin film transistor technology, so that narrow frame and cost reduction can be achieved.
  • At least one embodiment of the present disclosure provides a signal generation method.
  • the signal generation method is used in, for example, a shift register.
  • the shift register includes N cascaded shift register units.
  • the signal generation method includes: The connected shift register units respectively output N pre-output signals;
  • N Invert the N pre-output signals respectively to obtain N pre-output inverted signals; and invert the n-th pre-output inverted signal among the N pre-output inverted signals and the n+th in the N pre-output signals
  • One pre-output signal is combined to generate the nth output signal, thereby obtaining N-1 output signals;
  • n is an integer satisfying 1 ⁇ n ⁇ N-1, and N is an integer greater than or equal to 2.
  • At least one embodiment of the present disclosure also provides a signal generating circuit and a display device corresponding to the above-mentioned signal generating method.
  • At least one embodiment of the present disclosure provides a signal generation method.
  • the signal generation method is used in a shift register.
  • the shift register includes N cascaded shift register units.
  • the signal generation method includes the following operation steps.
  • Step S100 Make the N cascaded shift register units respectively output N pre-output signals
  • Step S200 Invert the N pre-output signals respectively to obtain N pre-output inverted signals
  • Step S300 Combine the n-th pre-output inverted signal among the N pre-output inverted signals and the n+1-th pre-output signal among the N pre-output signals to generate the n-th output signal, thereby obtaining N -1 output signal.
  • n is an integer satisfying 1 ⁇ n ⁇ N-1, and N is an integer greater than or equal to 2.
  • the shift register includes N cascaded shift register units, for example, shift register units G, respectively. (0), G(1), G(2), G(3), G(4)...G(N-2), G(N-1), in step S100, the N cascaded The shift register unit outputs N pre-output signals, for example, POUT(0), POUT(1), POUT(2), POUT(3), POUT(4)...POUT(N-2), POUT( N-1).
  • the pre-output signals output by the shift register units of adjacent stages differ by one system clock cycle H.
  • step S200 the N pre-output signals output by the shift register are respectively inverted to obtain N pre-output inverted signals, for example, NOUT(0), NOUT(1), NOUT(2), NOUT, respectively. (3), NOUT(4)...NOUT(N-2), NOUT(N-1).
  • adjacent pre-output inverted signals differ by one system clock cycle H.
  • step S300 the n-th pre-output inverted signal NOUT(n-1) among the above-mentioned N pre-output inverted signals and the n+1-th pre-output signal POUT(n-1) among the above-mentioned N pre-output signals ) Is combined to generate the nth output signal, thereby obtaining N-1 output signals.
  • the N-1 output signals obtained by the above-mentioned signal generation method can be used, for example, in a pixel array using the pixel circuit shown in FIG. 1 (that is, an array of pixel units using the pixel circuit shown in FIG. 1), for example,
  • the nth pre-output inverted signal NOUT(n-1) included in the nth output signal can be used as the second scan signal Gate2 to drive the third transistor T3 and the fourth transistor T4 in the pixel circuit
  • the nth The n+1th pre-output signal POUT(n) included in the output signal may be used as the first scan signal Gate1 to drive the second transistor T2 in the pixel circuit.
  • n is an integer satisfying 1 ⁇ n ⁇ N-1, and N is an integer greater than or equal to 2.
  • the output signal generated by the signal generation method provided by at least one embodiment of the present disclosure can be used to drive a 6T1C pixel circuit, for example, can be used to drive a 6T1C pixel circuit as shown in FIG. 1.
  • the 6T1C pixel circuit shown in FIG. 1 is only used to illustrate the signal generation method provided by the embodiment of the present disclosure, but does not indicate the signal generation provided by the embodiment of the present disclosure.
  • the method can only be used for the 6T1C pixel circuit shown in FIG. 1, as long as the pixel circuit is driven by the first scan signal Gate1 and the second scan signal Gate2 shown in FIG. 2 can be applied to this signal generation method.
  • each of the N cascaded shift register units in the aforementioned shift register may adopt an exemplary shift register unit G(n) as shown in FIG. 4.
  • the shift register unit G(n) includes eight transistors (first transistor M1 to eighth transistor M8) and two capacitors (first capacitor C1 and second capacitor C2).
  • the gate of the first transistor M1 is configured to receive the first control signal CR1
  • the first pole of the first transistor M1 is configured to receive the input signal IN
  • the second pole of the first transistor T1 and the first node N1 connection is connected to the first node N1
  • the first electrode of the second transistor M2 is configured to receive the first control signal CR1
  • the second electrode of the second transistor M2 is connected to the second node N2.
  • the gate of the third transistor M3 is configured to receive the first control signal CR1
  • the first pole of the third transistor M3 is configured to receive the second level voltage VL
  • the second pole of the third transistor M3 is connected to the second node N2 .
  • the gate of the fourth transistor M4 is connected to the second node N2, the first electrode of the fourth transistor M4 is configured to receive the first level voltage VH, and the second electrode of the fourth transistor M4 is connected to the first output terminal PT.
  • the gate of the fifth transistor M5 is connected to the fourth node N4, the first electrode of the fifth transistor M5 is configured to receive the second control signal CR2, and the second electrode of the fifth transistor M5 is connected to the first output terminal PT.
  • the gate of the sixth transistor M6 is connected to the second node N2, the first electrode of the sixth transistor M6 is configured to receive the first level voltage VH, and the second electrode of the sixth transistor M6 is connected to the third node N3.
  • the gate of the seventh transistor M7 is configured to receive the second control signal CR2, the first electrode of the seventh transistor M7 is connected to the third node N3, and the second electrode of the seventh transistor M7 is connected to the first node N1.
  • the gate of the eighth transistor M8 is configured to receive the second level voltage VL, the first pole of the eighth transistor M8 is connected to the first node N1, and the second pole of the eighth transistor M8 is connected to the fourth node N4.
  • the first pole of the first capacitor C1 is connected to the fourth node N4, and the second pole of the first capacitor C1 is connected to the first output terminal PT.
  • the first pole of the second capacitor C2 is connected to the second node N2, and the second pole of the second capacitor C2 is configured to receive the first level voltage VH.
  • the first output terminal PT is configured to output the pre-output signal POUT(n).
  • FIG. 4 also shows an exemplary inverting sub-circuit IP(n), which includes four transistors (ninth transistor M9 to twelfth transistor M12) and a first Three capacitors C3.
  • the gate of the ninth transistor M9 is connected to the first output terminal PT, the first electrode of the ninth transistor M9 is configured to receive the first level voltage VH, and the second electrode of the ninth transistor M9 is connected to the first output terminal PT.
  • the gate of the tenth transistor M10 is configured to receive the first control signal CR1, the first pole of the tenth transistor M10 is connected to the fifth node N5, and the second pole of the tenth transistor M10 is configured to receive the second level voltage VL .
  • the gate of the eleventh transistor M11 is connected to the first output terminal PT, the first pole of the eleventh transistor M11 is configured to receive the first level voltage VH, and the second pole of the eleventh transistor M11 is connected to the second output terminal. NT connection.
  • the gate of the twelfth transistor M12 is connected to the fifth node N5, the first pole of the twelfth transistor M12 is configured to receive the second level voltage VL, the second pole of the twelfth transistor M12 and the second output terminal NT connection.
  • the first pole of the third capacitor C3 is connected to the fifth node N5, and the second pole of the third capacitor C3 is configured to receive the second control signal CR2.
  • the second output terminal NT is configured to output the pre-output inverted signal NOUT(n).
  • the transistors used in the embodiments of the present disclosure may be thin film transistors, field effect transistors, or other switching devices with the same characteristics.
  • the source and drain of the transistor used here can be symmetrical in structure, so the source and drain can be structurally indistinguishable.
  • one pole is directly described as the first pole and the other pole is the second pole. Therefore, in the embodiments of the present disclosure, all or part of the transistors have the first pole.
  • the pole and the second pole are interchangeable as needed.
  • the first electrode of the transistor may be a source and the second electrode may be a drain; or, the first electrode of the transistor may be a drain and the second electrode may be a source.
  • transistors can be divided into N-type and P-type transistors according to their characteristics.
  • the turn-on voltage is a low-level voltage (for example, 0V, -5V, -10V or other suitable voltages)
  • the turn-off voltage is a high-level voltage (for example, 5V, 10V or other suitable voltages) );
  • the turn-on voltage is a high-level voltage (for example, 5V, 10V or other suitable voltages)
  • the turn-off voltage is a low-level voltage (for example, 0V, -5V, -10V or other suitable Voltage).
  • the first power supply voltage VDD and the first level voltage VH are high-level voltages.
  • the high-level voltage can turn on the N-type transistor and turn off the P-type transistor.
  • the second power supply voltage VSS and the second level voltage VL are low-level voltages, for example, the low-level voltage can make the P-type transistor turn on and make the N-type transistor turn off.
  • the high level and the low level are relative.
  • the high level indicates a higher voltage range (for example, the high level can be 5V, 10V or other suitable voltages), and multiple high levels can be the same or different.
  • the low level represents a lower voltage range (for example, the low level may adopt 0V, -5V, -10V or other suitable voltages), and multiple low levels may be the same or different.
  • the minimum value of the high level is greater than the maximum value of the low level.
  • the transistors shown in FIG. 4 are all P-type transistors as examples.
  • the embodiments of the present disclosure include but are not limited to this.
  • some of the transistors in FIG. 4 may also Use N-type transistors.
  • the first control signal CR1 and the input signal IN are at a low level, and the second control signal CR2 is at a high level.
  • the first transistor M1 is turned on under the control of the low-level first control signal CR1
  • the eighth transistor M8 is turned on under the control of the low-level second-level voltage VL, thereby enabling a low-level input
  • the signal IN is transmitted to the fourth node N4 through the turned-on first transistor M1 and the eighth transistor M8, thereby pulling down the level of the fourth node N4, and the fifth transistor M5 is turned on.
  • the high-level second control signal CR2 is transmitted to the first output terminal PT through the fifth transistor M5.
  • the third transistor M3 is turned on under the control of the low-level first control signal CR1, and the low-level second-level voltage VL is transmitted to the second node N2 through the turned-on third transistor M3, and the fourth transistor M4 When turned on, the high-level first-level voltage VH is transmitted to the first output terminal PT through the turned-on fourth transistor M4.
  • Both the high-level first-level voltage VH and the high-level second control signal CR2 are transmitted to the first output terminal PT, so in the first stage Q1, the first output terminal PT outputs a high-level pre-output signal POUT(n).
  • the ninth transistor M9 and the eleventh transistor M11 are turned off.
  • the tenth transistor M10 is turned on under the control of the low-level first control signal CR1, and the low-level second-level voltage VL is transmitted to the fifth node N5 through the turned-on tenth transistor M10, thereby pulling down the At the level of the node N5, the twelfth transistor M12 is turned on.
  • the low-level second-level voltage VL is transmitted to the second output terminal NT through the turned-on twelfth transistor M12, so that the second output terminal NT outputs the low-level pre-output inverted signal NOUT(n).
  • the input signal IN and the first control signal CR1 are at a high level, and the second control signal CR2 is at a low level.
  • the eighth transistor M8 is kept on under the control of the low-level second-level voltage VL. Due to the function of the first capacitor C1, the fourth node N1 and the first node N1 can maintain the low level of the previous stage.
  • the second transistor M2 is turned on, the high-level first control signal CR1 is transmitted to the second node N2 through the turned-on second transistor M2, thereby pulling up the level of the second node N2, the fourth transistor M4 and the sixth The transistor M6 is turned off.
  • the fifth transistor M5 Since the fourth node N4 is at the low level, the fifth transistor M5 remains on, and the low-level second control signal CR2 is transmitted to the first output terminal PT through the turned-on fifth transistor M5, so in the second stage Q2 The first output terminal PT outputs a low-level pre-output signal POUT(n).
  • the ninth transistor M9 and the eleventh transistor M11 are turned on.
  • the high-level first-level voltage VH is transmitted to the fifth node N5 through the turned-on ninth transistor M9, and the twelfth transistor M12 is turned off.
  • the high-level first-level voltage VH is transmitted to the second output terminal NT through the turned-on eleventh transistor M11, so in the second stage Q2, the second output terminal NT outputs a high-level pre-output inverted signal NOUT(n).
  • the input signal IN and the second control signal CR2 are at a high level, and the first control signal CR1 is at a low level.
  • the third transistor M3 is turned on under the control of the low-level first control signal CR1, and the low-level second-level voltage VL is transmitted to the second node N2 through the turned-on third transistor M3, so the fourth transistor M4 is turned on, the high-level first-level voltage VH is transmitted to the first output PT through the turned-on fourth transistor M4, so in the third stage Q3, the first output terminal PT outputs a high-level pre-output The signal POUT(n).
  • the first transistor M1 is turned on under the control of the low-level first control signal CR1, and the high-level input signal IN is transmitted to the first node N1 through the turned-on first transistor M1.
  • the fourth node N4, the fifth transistor M5 is turned off.
  • the ninth transistor M9 and the eleventh transistor M11 are turned off.
  • the tenth transistor M10 is turned on under the control of the low-level first control signal CR1, and the low-level second-level voltage is transmitted to the fifth node N5 through the turned-on tenth transistor M10, and the twelfth transistor M12 Is turned on, the low-level second-level voltage VL is transmitted to the second output terminal NT through the turned-on twelfth transistor M12, so that in the third stage Q3, the second output terminal NT outputs a low-level preset The inverted signal NOUT(n) is output.
  • the input signal IN and the first control signal CR1 are high, and the second control signal CR2 is low.
  • the second node N2 can maintain the low level of the previous stage, so the fourth transistor M4 continues to be turned on, and the high-level first-level voltage VH is passed through the turned-on fourth transistor M4. Transmitted to the first output terminal PT.
  • the fourth node N4 can maintain the high level of the previous stage, so the fifth transistor M5 remains off, so that the first output terminal PT continues to output the high level in the fourth stage Q4
  • the second output terminal NT is made to output a low-level pre-output inverted signal NOUT(n).
  • the pre-output signal POUT(n) output by the first output terminal PT and the pre-output inverse signal NOUT(n) output by the second output terminal NT are mutually inverted signals, as shown in FIG. 4
  • the inverting sub-circuit IP(n) is used to invert the pre-output signal POUT(n) output by the shift register unit G(n) shown in FIG. 4 to output the pre-output inverted signal NOUT(n).
  • inverting sub-circuit IP(n) shown in FIG. 4 is only exemplary.
  • the embodiment of the present disclosure does not limit the specific circuit structure of the inverting sub-circuit IP(n), as long as it can Invert POUT(n) to obtain the pre-output inverted signal NOUT(n).
  • the shift register unit G(n) shown in FIG. 4 is also exemplary.
  • the embodiment of the present disclosure does not limit the specific circuit structure of the shift register unit G(n), as long as it is the first output terminal PT
  • the signal shown in Figure 5 can be output.
  • the inverting sub-circuit IP(n) shown in FIG. 4 can also be regarded as a part of the shift register unit G(n), which is not limited in the embodiment of the present disclosure.
  • the 2k+1 stage shift register unit G(2k+1) and the 2k-1 stage shift register unit G( 2k-1) is connected to receive the 2k-1th pre-output signal POUT(2k-1) among the N pre-output signals, for example, the 2k+1th stage shift register unit G(2k+1) and the 2k-th
  • the first output terminal PT of the first stage shift register unit G (2k-1) is connected, so that the 2k-1th pre-output signal POUT (2k-1) is input as the output signal IN to the 2k+1 stage shift register unit G(2k+1).
  • the shift register unit G (2k+2) of the 2k+2 stage and the shift register unit G (2k) of the 2k stage are connected to receive the 2k pre-output signal POUT (2k) among the N pre-output signals.
  • the first output terminal PT of the 2k+2 stage shift register unit G(2k+2) and the 2k stage shift register unit G(2k) are connected, so that the 2kth pre-output signal POUT(2k) is
  • the output signal IN is input to the shift register unit G (2k+2) of the 2k+2 stage.
  • k is an integer satisfying 1 ⁇ k ⁇ (N/2).
  • the N shift register units in the shift register in FIG. 3 are cascaded according to odd-numbered stages and even-numbered stages, respectively.
  • the signal generation method provided by at least one embodiment of the present disclosure further includes the following operation steps.
  • Step S400 Provide the first clock signal CK1 and the second clock signal CK2 to the odd-numbered shift register units in the shift register;
  • Step S500 Provide the third clock signal CK3 and the fourth periodic signal CK4 to the even-numbered shift register units in the shift register.
  • the first clock signal CK1 provided to the odd-numbered shift register unit may be used as the first control signal CR1
  • the second clock signal CK2 provided to the odd-numbered shift register unit may be used as the second control signal CR2.
  • the third clock signal CK3 provided to the even-numbered shift register unit can be used as the first control signal CR1
  • the fourth clock signal CK4 provided to the even-numbered shift register unit can be used as the second control signal CR2.
  • the first clock signal CK1 and the second clock signal CK2 are two system clock cycles H apart
  • the first clock signal CK1 and the third clock signal CK3 are one system clock cycle H apart
  • the third clock signal CK3 is different from the first clock signal CK3.
  • the four clock signal CK4 differs by two system clock periods 2H
  • the second clock signal CK2 and the fourth clock signal CK4 differ by one system clock period H.
  • the duty ratios of the first clock signal CK1, the second clock signal CK2, the third clock signal CK3, and the fourth clock signal CK4 are all 50%.
  • the pre-output signal POUT( n-1) The timing relationship between the inverted pre-output inverted signal NOUT(n-1) and the pre-output signal POUT(n) output by the n+1th stage shift register unit G(n) is shown in Figure 7.
  • the pre-output inverted signal NOUT(n-1 ) and the pre-output signal POUT(n) can be used to drive pixel circuits in the nth row.
  • n is an integer satisfying 1 ⁇ n ⁇ N-1
  • N is an integer greater than or equal to 2.
  • the charging time CT for charging the storage capacitor CST in the pixel circuit is one system clock period H.
  • the circuit shown in FIG. 4 may also adopt the signal timing shown in FIG. 8.
  • the input signal IN and the first control signal CR1 are at low level
  • the second control signal CR2 is at high level
  • the first output terminal PT outputs a high level pre-output signal.
  • the second output terminal NT outputs a low-level pre-output inverted signal NOUT(n).
  • the working principle of the first stage W1 please refer to the working principle of the first stage Q1 mentioned above, which will not be repeated here.
  • the second stage Q2 is similar, the first output terminal PT outputs a low-level pre-output signal POUT(n), and the second output terminal NT outputs a high-level pre-output inverted signal NOUT(n ).
  • the second control signal CR2 changes from low level to high level
  • the pre-output signal POUT(n) output by the first output terminal PT also changes from low level to high level
  • the ninth transistor M9 and the eleventh transistor M11 are turned off.
  • the tenth transistor M10 is also turned off. Due to the effect of the third capacitor C3, the fifth node N5 is still at the high level of the previous stage, so the twelfth transistor M12 is also turned off, and the pre-output inverted signal NOUT(n) output by the second output terminal NT will not be The pull-down is still high.
  • the first clock signal CK1 provided to the odd-numbered shift register unit may be used as the first control signal CR1
  • the second clock signal CK2 provided to the odd-numbered shift register unit may be used as the second control signal CR2.
  • the third clock signal CK3 provided to the even-numbered shift register unit can be used as the first control signal CR1
  • the fourth clock signal CK4 provided to the even-numbered shift register unit can be used as the second control signal CR2.
  • the first clock signal CK1 and the third clock signal CK3 differ by one system clock period H
  • the second clock signal CK2 and the fourth clock signal CK4 differ by one system clock period H
  • the first clock signal CK1 and the The duty ratios of the second clock signal CK2, the third clock signal CK3, and the fourth clock signal CK4 are all greater than 50%.
  • the pre-output signal POUT( n-1) The timing relationship between the inverted pre-output inverted signal NOUT(n-1) and the pre-output signal POUT(n) output by the n+1th stage shift register unit G(n) is shown in Figure 10.
  • the pre-output inverted signal NOUT(n) and The pre-output signal POUT(n+1) can be used to drive the pixel circuit of the nth row.
  • n is an integer satisfying 1 ⁇ n ⁇ N-1
  • N is an integer greater than or equal to 2.
  • the charging time CT for charging the storage capacitor CST in the pixel circuit is greater than one system clock period H.
  • the charging time CT for charging the storage capacitor CST in the pixel circuit can be increased.
  • the gate of the tenth transistor M10 in FIG. 4 may also be configured to receive other control signals different from the first control signal CR1.
  • the tenth transistor M10 is turned on later, so that the pulse width of the pre-output inverted signal output by the second output terminal NT of the shift register unit shown in FIG. 4 is wider, so that the charging time CT can be increased.
  • the n-th pre-output inverted signal among the N pre-output inverted signals and the n+1-th pre-output signal among the N pre-output signals are At least two transistors in the display area of the display panel are configured to be turned on or off.
  • the nth pre-output inverted signal NOUT(n-1) can be used as the second scan signal Gate2 to drive the third transistor T3 and the fourth transistor T4 in the pixel circuit as shown in FIG.
  • One pre-output signal POUT(n) can be used as the first scan signal Gate1 to drive the second transistor T2 in the pixel circuit shown in FIG. 1.
  • the second transistor T2 is a P-type transistor
  • the third transistor T3 and the fourth transistor T4 are N-type transistors.
  • At least one embodiment of the present disclosure also provides a signal generating circuit 100.
  • the signal generating circuit 100 includes a shift register 110 and an inverter circuit 120.
  • the shift register 110 includes N cascaded shift register units (such as G(0), G(1), G(2), G(3)...G(N-1) shown in FIG. )), N cascaded shift register units are configured to respectively output N pre-output signals, such as POUT(0), POUT(1)...POUT(n)...POUT(N-1).
  • the shift register unit may adopt the shift register unit G(n) shown in FIG. 4.
  • the inverter circuit 120 is configured to invert the N pre-output signals to obtain N pre-output inverted signals, such as NOUT(0), NOUT(1)...NOUT(n)...NOUT(N -1).
  • n is an integer satisfying 1 ⁇ n ⁇ N-1, and N is an integer greater than or equal to 2.
  • the output signal generated by the signal generating circuit 100 provided by at least one embodiment of the present disclosure can be used to drive a 6T1C pixel circuit, for example, can be used to drive a 6T1C pixel circuit as shown in FIG. 1.
  • the inverter circuit 120 includes N inverter sub-circuits, such as IP(0), IP(1), IP(2). ), IP(3)...IP(N-1), the m-th inverting sub-circuit IP(m) is connected to the m-th stage shift register unit G(m), and is configured to respond to the N pre-output signals
  • the m-th pre-output signal POUT(m) is inverted to obtain the m-th pre-output inverted signal NOUT(m) among the N pre-output inverted signals, where m is an integer satisfying 0 ⁇ m ⁇ N.
  • the inverting sub-circuit may adopt the inverting sub-circuit IP(n) shown in FIG. 4.
  • the 2k+1 stage shift register unit G (2k+1) and the 2k-1 stage shift register unit G (2k-1) in the shift register are connected to receive N presets.
  • the 2k-1th pre-output signal POUT(2k-1) in the output signal for example, the 2k+1th stage shift register unit G(2k+1) and the 2k-1th stage shift register unit G(2k-
  • the first output terminal PT of 1) is connected, so that the 2k-1th pre-output signal POUT(2k-1) is input to the 2k+1th stage shift register unit G(2k+1) as the output signal IN.
  • the shift register unit G (2k+2) of the 2k+2 stage and the shift register unit G (2k) of the 2k stage are connected to receive the 2k pre-output signal POUT (2k) among the N pre-output signals.
  • the first output terminal PT of the 2k+2 stage shift register unit G(2k+2) and the 2k stage shift register unit G(2k) are connected, so that the 2kth pre-output signal POUT(2k) is used as
  • the output signal IN is input to the shift register unit G (2k+2) of the 2k+2 stage.
  • k is an integer satisfying 1 ⁇ k ⁇ (N/2).
  • the shift register unit G(0) may receive the first frame signal STV0 as the input signal IN, and the shift register unit G(1) may receive the second frame signal STV1 as the input signal IN.
  • the N shift register units in the shift register in FIG. 12 are cascaded according to odd-numbered stages and even-numbered stages, respectively.
  • the pre-output signals output by the shift register units of adjacent stages differ by one system clock cycle H.
  • the signal generation circuit 100 further includes a first clock signal line, a second clock signal line, a third clock signal line, and a fourth clock signal line.
  • the first clock signal line is connected to the odd-numbered shift register unit in the shift register to provide a first clock signal CK1
  • the second clock signal line is connected to the odd-numbered shift register unit in the shift register to provide a second clock signal CK2
  • the third clock signal line is connected to the even-numbered shift register unit in the shift register to provide the third clock signal CK3
  • the fourth clock signal line is connected to the even-numbered shift register unit in the shift register to provide the fourth Clock signal CK4.
  • the first clock signal CK1 and the third clock signal CK3 differ by one system clock period H
  • the second clock signal CK2 and the fourth clock signal CK4 differ by one system clock period H.
  • the duty ratios of the first clock signal CK1, the second clock signal CK2, the third clock signal CK3, and the fourth clock signal CK4 are all 50%.
  • the duty ratios of the first clock signal CK1, the second clock signal CK2, the third clock signal CK3, and the fourth clock signal CK4 are all greater than 50%.
  • first clock signal CK1 the second clock signal CK2, the third clock signal CK3, and the fourth clock signal CK4
  • At least one embodiment of the present disclosure further provides a display device 10.
  • the display device 10 includes a signal generating circuit 100.
  • the signal generating circuit 100 may use the signal generating circuit provided in the above-mentioned embodiments.
  • the display device 10 further includes a display panel 200.
  • the display panel 200 includes a plurality of pixel circuits 300 arranged in an array, and the plurality of pixel circuits 300 are connected to the signal generating circuit 100.
  • a plurality of pixel units PI arranged in an array may be provided in the display panel 200, and a pixel circuit 300 is provided in each pixel unit PI.
  • the display panel 200 includes N-1 rows of pixel circuits 300, and the nth row of pixel circuits is configured to receive the nth output signal among the N-1 output signals of the signal generating circuit 100.
  • the pixel circuit 300 shown in FIG. 13 may adopt the pixel circuit shown in FIG. 14.
  • the pixel circuit 300 includes a data writing sub-circuit 320 and a driver The circuit 310, the compensation sub-circuit 330, the reset sub-circuit 340, the light-emission control sub-circuit, and the light-emitting element 360.
  • the light emission control circuit includes a first light emission control sub-circuit 351 and a second light emission control sub-circuit 352.
  • the pixel circuit shown in FIG. 14 may be implemented as the circuit structure shown in FIG. 1, but the embodiments of the present disclosure include but are not limited to this, and the pixel circuit shown in FIG. 14 may also be implemented as other circuit structures.
  • the compensation sub-circuit 330, the reset sub-circuit 340, and the data writing sub-circuit 320 in the pixel circuit of the n-th row are configured to receive the n-th output signal of the signal generating circuit 100.
  • the compensation sub-circuit 330 and the reset sub-circuit 340 are configured to receive the pre-output inverted signal NOUT(n) in the nth output signal
  • the data writing sub-circuit is configured to receive the pre-output in the nth output signal.
  • the display device 10 may be: LCD panel, LCD TV, display, OLED panel, OLED TV, electronic paper, mobile phone, tablet computer, notebook computer, digital photo frame, navigator, etc. Any product or component with display function.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)

Abstract

L'invention concerne un procédé de génération de signal, un circuit de génération de signal et un appareil d'affichage. Le procédé de génération de signal est utilisé pour un registre à décalage, le registre à décalage comprenant N unités de registre à décalage montées en cascade. Le procédé de génération de signal consiste à : permettre à N unités de registre à décalage montées en cascade de délivrer respectivement N signaux de pré-sortie ; effectuer respectivement une inversion de phase sur les N signaux de pré-sortie pour obtenir N signaux de pré-sortie à phase inversée ; et combiner un nième signal de pré-sortie à phase inversée des N signaux de pré-sortie à phase inversée avec un (n +1)ème signal de pré-sortie des N signaux de pré-sortie pour générer un nième signal de sortie, obtenant ainsi N-1 signaux de sortie, n étant un nombre entier satisfaisant 1 ≤ n ≤ n -1, et N étant un nombre entier supérieur ou égal à deux. Un signal de sortie généré par le procédé de génération de signal peut être utilisé pour piloter un circuit de pixels.
PCT/CN2019/087227 2019-05-16 2019-05-16 Procédé de génération de signal, circuit de génération de signal et appareil d'affichage WO2020228017A1 (fr)

Priority Applications (2)

Application Number Priority Date Filing Date Title
PCT/CN2019/087227 WO2020228017A1 (fr) 2019-05-16 2019-05-16 Procédé de génération de signal, circuit de génération de signal et appareil d'affichage
CN201980000650.7A CN110313028B (zh) 2019-05-16 2019-05-16 信号产生方法、信号发生电路以及显示装置

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/CN2019/087227 WO2020228017A1 (fr) 2019-05-16 2019-05-16 Procédé de génération de signal, circuit de génération de signal et appareil d'affichage

Publications (1)

Publication Number Publication Date
WO2020228017A1 true WO2020228017A1 (fr) 2020-11-19

Family

ID=68083709

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2019/087227 WO2020228017A1 (fr) 2019-05-16 2019-05-16 Procédé de génération de signal, circuit de génération de signal et appareil d'affichage

Country Status (2)

Country Link
CN (1) CN110313028B (fr)
WO (1) WO2020228017A1 (fr)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11488540B2 (en) 2020-01-16 2022-11-01 Chengdu Boe Optoelectronics Technology Co., Ltd. Shift register for outputting multiple driving signals, driving method thereof, and gate driving circuit and display panel using the same
EP4210040A4 (fr) * 2020-12-23 2023-07-12 BOE Technology Group Co., Ltd. Registre à décalage et procédé d'attaque associé, dispositif d'attaque de grille et appareil d'affichage

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN110751929B (zh) 2019-11-29 2022-12-02 厦门天马微电子有限公司 一种显示面板及显示装置
CN111710285B (zh) * 2020-06-18 2022-09-30 昆山国显光电有限公司 显示面板的扫描电路、显示面板及其驱动方法、显示装置
CN115699145A (zh) * 2021-02-10 2023-02-03 京东方科技集团股份有限公司 像素电路及其驱动方法、显示装置
US20240185936A1 (en) * 2021-08-20 2024-06-06 Boe Technology Group Co., Ltd. Shift register and driving method thereof, gate driving circuit, and display device
CN115713915B (zh) * 2022-11-08 2024-06-04 深圳市华星光电半导体显示技术有限公司 一种集成栅极驱动电路和显示装置

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101989855A (zh) * 2009-08-07 2011-03-23 胜华科技股份有限公司 电平移位电路
US20130136224A1 (en) * 2011-11-25 2013-05-30 Chengdu Boe Optoelectronics Technology Co., Ltd. Shift register, gate driver, and display device
CN107256722A (zh) * 2017-08-02 2017-10-17 京东方科技集团股份有限公司 移位寄存器单元及其驱动方法、栅极驱动电路、显示装置
CN108257578A (zh) * 2018-04-16 2018-07-06 京东方科技集团股份有限公司 移位寄存器单元及其控制方法、栅极驱动装置、显示装置

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101989855A (zh) * 2009-08-07 2011-03-23 胜华科技股份有限公司 电平移位电路
US20130136224A1 (en) * 2011-11-25 2013-05-30 Chengdu Boe Optoelectronics Technology Co., Ltd. Shift register, gate driver, and display device
CN107256722A (zh) * 2017-08-02 2017-10-17 京东方科技集团股份有限公司 移位寄存器单元及其驱动方法、栅极驱动电路、显示装置
CN108257578A (zh) * 2018-04-16 2018-07-06 京东方科技集团股份有限公司 移位寄存器单元及其控制方法、栅极驱动装置、显示装置

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11488540B2 (en) 2020-01-16 2022-11-01 Chengdu Boe Optoelectronics Technology Co., Ltd. Shift register for outputting multiple driving signals, driving method thereof, and gate driving circuit and display panel using the same
EP4210040A4 (fr) * 2020-12-23 2023-07-12 BOE Technology Group Co., Ltd. Registre à décalage et procédé d'attaque associé, dispositif d'attaque de grille et appareil d'affichage

Also Published As

Publication number Publication date
CN110313028B (zh) 2022-02-25
CN110313028A (zh) 2019-10-08

Similar Documents

Publication Publication Date Title
WO2020228017A1 (fr) Procédé de génération de signal, circuit de génération de signal et appareil d'affichage
CN110021264B (zh) 像素电路及其驱动方法、显示面板
KR102582551B1 (ko) 픽셀 구동 회로 및 그 구동 방법, 및 디스플레이 패널
JP4612580B2 (ja) 走査駆動回路
WO2020186933A1 (fr) Circuit de pixels et son procédé d'attaque, panneau d'affichage électroluminescent, et dispositif d'affichage
JP5318499B2 (ja) 走査駆動部,走査駆動部を用いた発光表示装置および発光表示装置の駆動方法
US8130183B2 (en) Scan driver and scan signal driving method and organic light emitting display using the same
TWI718590B (zh) 閘極驅動器和使用該閘極驅動器的電致發光顯示裝置
CN107358902B (zh) 显示面板驱动器、显示装置及驱动显示面板的方法
WO2016184254A1 (fr) Panneau à diodes électroluminescentes organiques, circuit de commande de grille et unité associée
CN114495829A (zh) 移位寄存器单元及驱动方法、栅极驱动电路、显示装置
KR100873072B1 (ko) 발광제어구동부 및 그를 이용한 유기전계발광표시장치
US20220319379A1 (en) Pixel driving circuit, method, and display apparatus
US11798482B2 (en) Gate driver and organic light emitting display device including the same
WO2021081990A1 (fr) Substrat d'affichage, dispositif d'affichage et procédé d'entraînement d'affichage
CN113168814A (zh) 扫描驱动单元
CN113724640A (zh) 一种像素驱动电路、其驱动方法、显示面板及显示装置
TWI780635B (zh) 顯示面板以及畫素電路
KR20230155064A (ko) 스캔구동부
KR102029749B1 (ko) 게이트 구동부 및 이를 포함하는 평판표시장치
JP4103139B2 (ja) 電流生成供給回路及び該電流生成供給回路を備えた表示装置
WO2023092538A1 (fr) Registre à décalage et procédé d'attaque associé, et pilote de commande d'émission de lumière et appareil d'affichage
CN116863874B (zh) 扫描驱动电路、扫描驱动方法及显示装置
KR102658432B1 (ko) 발광 제어 신호 발생부 및 이를 포함하는 발광 표시 장치
KR20240027939A (ko) 게이트구동부 및 이를 포함하는 표시장치

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 19928943

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 19928943

Country of ref document: EP

Kind code of ref document: A1

122 Ep: pct application non-entry in european phase

Ref document number: 19928943

Country of ref document: EP

Kind code of ref document: A1

32PN Ep: public notification in the ep bulletin as address of the adressee cannot be established

Free format text: NOTING OF LOSS OF RIGHTS PURSUANT TO RULE 112(1) EPC (EPO FORM 1205A DATED 08.08.2022)

122 Ep: pct application non-entry in european phase

Ref document number: 19928943

Country of ref document: EP

Kind code of ref document: A1