WO2020117786A1 - Boîtier de circuit logique - Google Patents

Boîtier de circuit logique Download PDF

Info

Publication number
WO2020117786A1
WO2020117786A1 PCT/US2019/064213 US2019064213W WO2020117786A1 WO 2020117786 A1 WO2020117786 A1 WO 2020117786A1 US 2019064213 W US2019064213 W US 2019064213W WO 2020117786 A1 WO2020117786 A1 WO 2020117786A1
Authority
WO
WIPO (PCT)
Prior art keywords
sensor
logic circuit
sub
print apparatus
print
Prior art date
Application number
PCT/US2019/064213
Other languages
English (en)
Inventor
James Michael GARDNER
James William RING
David Owen Roethig
Christopher Hans BAKKER
Original Assignee
Hewlett-Packard Development Company, L.P.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from PCT/US2019/026161 external-priority patent/WO2020117308A1/fr
Priority claimed from PCT/US2019/026152 external-priority patent/WO2020204951A1/fr
Application filed by Hewlett-Packard Development Company, L.P. filed Critical Hewlett-Packard Development Company, L.P.
Priority to AU2019391019A priority Critical patent/AU2019391019A1/en
Priority to CN201980079675.0A priority patent/CN113168455A/zh
Priority to KR1020217016828A priority patent/KR20210087976A/ko
Priority to MX2021006227A priority patent/MX2021006227A/es
Priority to EP19823869.3A priority patent/EP3685292A1/fr
Priority to US16/768,651 priority patent/US11351791B2/en
Priority to BR112021010613-8A priority patent/BR112021010613A2/pt
Priority to CA3121173A priority patent/CA3121173A1/fr
Publication of WO2020117786A1 publication Critical patent/WO2020117786A1/fr

Links

Classifications

    • BPERFORMING OPERATIONS; TRANSPORTING
    • B41PRINTING; LINING MACHINES; TYPEWRITERS; STAMPS
    • B41JTYPEWRITERS; SELECTIVE PRINTING MECHANISMS, i.e. MECHANISMS PRINTING OTHERWISE THAN FROM A FORME; CORRECTION OF TYPOGRAPHICAL ERRORS
    • B41J2/00Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed
    • B41J2/005Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed characterised by bringing liquid or particles selectively into contact with a printing material
    • B41J2/01Ink jet
    • B41J2/17Ink jet characterised by ink handling
    • B41J2/175Ink supply systems ; Circuit parts therefor
    • B41J2/17566Ink level or ink residue control
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B41PRINTING; LINING MACHINES; TYPEWRITERS; STAMPS
    • B41JTYPEWRITERS; SELECTIVE PRINTING MECHANISMS, i.e. MECHANISMS PRINTING OTHERWISE THAN FROM A FORME; CORRECTION OF TYPOGRAPHICAL ERRORS
    • B41J2/00Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed
    • B41J2/005Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed characterised by bringing liquid or particles selectively into contact with a printing material
    • B41J2/01Ink jet
    • B41J2/17Ink jet characterised by ink handling
    • B41J2/175Ink supply systems ; Circuit parts therefor
    • B41J2/17503Ink cartridges
    • B41J2/17513Inner structure
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B41PRINTING; LINING MACHINES; TYPEWRITERS; STAMPS
    • B41JTYPEWRITERS; SELECTIVE PRINTING MECHANISMS, i.e. MECHANISMS PRINTING OTHERWISE THAN FROM A FORME; CORRECTION OF TYPOGRAPHICAL ERRORS
    • B41J2/00Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed
    • B41J2/005Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed characterised by bringing liquid or particles selectively into contact with a printing material
    • B41J2/01Ink jet
    • B41J2/17Ink jet characterised by ink handling
    • B41J2/175Ink supply systems ; Circuit parts therefor
    • B41J2/17503Ink cartridges
    • B41J2/17526Electrical contacts to the cartridge
    • B41J2/1753Details of contacts on the cartridge, e.g. protection of contacts
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B41PRINTING; LINING MACHINES; TYPEWRITERS; STAMPS
    • B41JTYPEWRITERS; SELECTIVE PRINTING MECHANISMS, i.e. MECHANISMS PRINTING OTHERWISE THAN FROM A FORME; CORRECTION OF TYPOGRAPHICAL ERRORS
    • B41J2/00Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed
    • B41J2/005Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed characterised by bringing liquid or particles selectively into contact with a printing material
    • B41J2/01Ink jet
    • B41J2/17Ink jet characterised by ink handling
    • B41J2/175Ink supply systems ; Circuit parts therefor
    • B41J2/17503Ink cartridges
    • B41J2/17543Cartridge presence detection or type identification
    • B41J2/17546Cartridge presence detection or type identification electronically
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B41PRINTING; LINING MACHINES; TYPEWRITERS; STAMPS
    • B41JTYPEWRITERS; SELECTIVE PRINTING MECHANISMS, i.e. MECHANISMS PRINTING OTHERWISE THAN FROM A FORME; CORRECTION OF TYPOGRAPHICAL ERRORS
    • B41J2/00Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed
    • B41J2/005Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed characterised by bringing liquid or particles selectively into contact with a printing material
    • B41J2/01Ink jet
    • B41J2/17Ink jet characterised by ink handling
    • B41J2/175Ink supply systems ; Circuit parts therefor
    • B41J2/17503Ink cartridges
    • B41J2/17553Outer structure
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B41PRINTING; LINING MACHINES; TYPEWRITERS; STAMPS
    • B41JTYPEWRITERS; SELECTIVE PRINTING MECHANISMS, i.e. MECHANISMS PRINTING OTHERWISE THAN FROM A FORME; CORRECTION OF TYPOGRAPHICAL ERRORS
    • B41J2/00Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed
    • B41J2/005Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed characterised by bringing liquid or particles selectively into contact with a printing material
    • B41J2/01Ink jet
    • B41J2/17Ink jet characterised by ink handling
    • B41J2/175Ink supply systems ; Circuit parts therefor
    • B41J2/17503Ink cartridges
    • B41J2/17556Means for regulating the pressure in the cartridge
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01FMEASURING VOLUME, VOLUME FLOW, MASS FLOW OR LIQUID LEVEL; METERING BY VOLUME
    • G01F23/00Indicating or measuring liquid level or level of fluent solid material, e.g. indicating in terms of volume or indicating by means of an alarm
    • G01F23/22Indicating or measuring liquid level or level of fluent solid material, e.g. indicating in terms of volume or indicating by means of an alarm by measuring physical variables, other than linear dimensions, pressure or weight, dependent on the level to be measured, e.g. by difference of heat transfer of steam or water
    • G01F23/24Indicating or measuring liquid level or level of fluent solid material, e.g. indicating in terms of volume or indicating by means of an alarm by measuring physical variables, other than linear dimensions, pressure or weight, dependent on the level to be measured, e.g. by difference of heat transfer of steam or water by measuring variations of resistance of resistors due to contact with conductor fluid
    • G01F23/246Indicating or measuring liquid level or level of fluent solid material, e.g. indicating in terms of volume or indicating by means of an alarm by measuring physical variables, other than linear dimensions, pressure or weight, dependent on the level to be measured, e.g. by difference of heat transfer of steam or water by measuring variations of resistance of resistors due to contact with conductor fluid thermal devices
    • G01F23/247Indicating or measuring liquid level or level of fluent solid material, e.g. indicating in terms of volume or indicating by means of an alarm by measuring physical variables, other than linear dimensions, pressure or weight, dependent on the level to be measured, e.g. by difference of heat transfer of steam or water by measuring variations of resistance of resistors due to contact with conductor fluid thermal devices for discrete levels
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01FMEASURING VOLUME, VOLUME FLOW, MASS FLOW OR LIQUID LEVEL; METERING BY VOLUME
    • G01F23/00Indicating or measuring liquid level or level of fluent solid material, e.g. indicating in terms of volume or indicating by means of an alarm
    • G01F23/80Arrangements for signal processing
    • G01F23/802Particular electronic circuits for digital processing equipment
    • G01F23/804Particular electronic circuits for digital processing equipment containing circuits handling parameters other than liquid level
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4282Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus
    • G06F13/4291Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus using a clocked protocol
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B41PRINTING; LINING MACHINES; TYPEWRITERS; STAMPS
    • B41JTYPEWRITERS; SELECTIVE PRINTING MECHANISMS, i.e. MECHANISMS PRINTING OTHERWISE THAN FROM A FORME; CORRECTION OF TYPOGRAPHICAL ERRORS
    • B41J2/00Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed
    • B41J2/005Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed characterised by bringing liquid or particles selectively into contact with a printing material
    • B41J2/01Ink jet
    • B41J2/17Ink jet characterised by ink handling
    • B41J2/175Ink supply systems ; Circuit parts therefor
    • B41J2/17566Ink level or ink residue control
    • B41J2002/17586Ink level or ink residue control using ink bag deformation for ink level indication
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01FMEASURING VOLUME, VOLUME FLOW, MASS FLOW OR LIQUID LEVEL; METERING BY VOLUME
    • G01F25/00Testing or calibration of apparatus for measuring volume, volume flow or liquid level or for metering by volume
    • G01F25/20Testing or calibration of apparatus for measuring volume, volume flow or liquid level or for metering by volume of apparatus for measuring liquid level

Definitions

  • Subcomponents of apparatus may communicate with one another in a number of ways. For example, Serial Peripheral Interface (SPI) protocol, Bluetooth Low Energy (BLE), Near Field Communications (NFC) or other types of digital or analog communications may be used.
  • SPI Serial Peripheral Interface
  • BLE Bluetooth Low Energy
  • NFC Near Field Communications
  • Some two-dimensional (2D) and three-dimensional (3D) printing systems include one or more replaceable print apparatus components, such as print material containers (e.g., inkjet cartridges, toner cartridges, ink supplies, 3D printing agent supplies, build material supplies etc.), inkjet printhead
  • print material containers e.g., inkjet cartridges, toner cartridges, ink supplies, 3D printing agent supplies, build material supplies etc.
  • inkjet printhead e.g., inkjet printhead
  • logic circuitry associated with the replaceable print apparatus component(s) communicate with logic circuitry of the print apparatus in which they are installed, for example communicating information such as their identity, capabilities, status and the like.
  • print material containers may include circuitry to execute one or more monitoring functions such as print material level sensing.
  • Figure 1 illustrates one example of a printing system.
  • Figure 2 illustrates one example of a replaceable print apparatus component.
  • Figure 3 illustrates one example of a print apparatus.
  • Figures 4A-4E illustrate examples of logic circuitry packages and processing circuitry.
  • Figure 5A illustrates one example arrangement of a fluid level sensor.
  • Figure 5B illustrates a perspective view of one example of a print cartridge.
  • Figure 6 illustrates one example of a memory of a logic circuitry package.
  • Figure 7 illustrates one example of a print material level sensor.
  • Figure 8A is a chart illustrating one example of temperature sensor cell readings with heater cells disabled.
  • Figure 8B is a chart illustrating one example of temperature sensor cell readings with the corresponding heater cells enabled.
  • Figure 9A is a chart illustrating one example of the difference between the temperature sensor cell readings with the corresponding heater cells enabled and the temperature sensor cell readings with the heater cells disabled.
  • Figure 9B is a chart illustrating one example of the first derivative of the values of the chart of Figure 9A.
  • Figures 10A and 10B are flow diagrams illustrating example methods that may be carried out by a logic circuitry package.
  • Figure 1 1 is a flow diagram illustrating another example method that may be carried out by a logic circuitry package.
  • Figures 12A-12C are flow diagrams illustrating other example methods that may be carried out by a logic circuitry package.
  • Figure 13 illustrates another example of a logic circuitry package. Detailed Description
  • Inter-integrated Circuit (l 2 C, or I2C, which notation is adopted herein) protocol allows at least one‘master’ integrated circuit (1C) to communicate with at least one‘slave’ 1C, for example via a bus.
  • I2C, and other communications protocols communicate data according to a clock period. For example, a voltage signal may be generated, where the value of the voltage is associated with data. For example, a voltage value above X volts may indicate a logic“1” whereas a voltage value below X volts may indicate a logic“0”, where X is a predetermined numerical value.
  • a voltage value above X volts may indicate a logic“1”
  • a voltage value below X volts may indicate a logic“0”, where X is a predetermined numerical value.
  • Certain example print material containers have slave logic that utilize I2C communications, although in other examples, other forms of digital or analog communications could also be used.
  • a master IC may generally be provided as part of the print apparatus (which may be referred to as the‘host’) and a replaceable print apparatus component would comprise a‘slave’ 1C, although this need not be the case in all examples.
  • the slave IC(s) may include a processor to perform data operations before responding to requests from logic circuitry of the print system.
  • Communications between print apparatus and replaceable print apparatus components installed in the apparatus may facilitate various functions.
  • Logic circuitry within a print apparatus may receive information from logic circuitry associated with a replaceable print apparatus component via a communications interface, and/or may send commands to the replaceable print apparatus component logic circuitry, which may include commands to write data to a memory associated therewith, or to read data therefrom.
  • logic circuitry associated with a replaceable print apparatus component may include a print material (e.g., fluid) level sensor arranged inside a reservoir of the replaceable print apparatus component.
  • the print material level sensor may include a plurality of heater cells and corresponding
  • the print material level may be determined by transmitting first requests to the logic circuitry to read each of the temperature sensor cells with the heater cells disabled and second requests to read each of the temperature sensor cells again after enabling the corresponding heater cells.
  • the unheated values may be subtracted from the heated values for each temperature sensor cell to generate delta values such that the effect of sensor cell to sensor cell variations are reduced or eliminated.
  • the first derivative of the delta values e.g., the difference between delta values for sensor cells two locations apart
  • a threshold value to determine the print material level.
  • the logic circuitry package may be associated with a replaceable print apparatus component, for example being internally or externally affixed thereto, for example at least partially within the housing, and is adapted to communicate data with a print apparatus controller via a bus provided as part of the print apparatus.
  • A‘logic circuitry package’ as the term is used herein refers to one logic circuit, or more logic circuits that may be interconnected or communicatively linked to each other. Where more than one logic circuit is provided, these may be encapsulated as a single unit, or may be separately encapsulated, or not encapsulated, or some combination thereof.
  • the package may be arranged or provided on a single substrate or a plurality of substrates. In some examples, the package may be directly affixed to a cartridge wall. In some examples, the package may include an interface, for example including pads or pins.
  • the package interface may be intended to connect to a communication interface of the print apparatus component that in turn connects to a print apparatus logic circuit, or the package interface may connect directly to the print apparatus logic circuit.
  • Example packages may be configured to communicate via a serial bus interface. Where more than one logic circuit is provided, these logic circuits may be connected to each other or to the interface, to communicate through the same interface.
  • each logic circuitry package is provided with at least one processor and memory.
  • the logic circuitry package may be, or may function as, a microcontroller or secure microcontroller.
  • the logic circuitry package may be adhered to or integrated with the replaceable print apparatus component.
  • a logic circuitry package may alternatively be referred to as a logic circuitry assembly, or simply as logic circuitry or processing circuitry.
  • the logic circuitry package may respond to various types of requests (or commands) from a host (e.g., a print apparatus).
  • a first type of request may include a request for data, for example identification and/or authentication information.
  • a second type of request from a host may be a request to perform a physical action, such as performing at least one
  • a third type of request may be a request for a data processing action. There may be additional types of requests. In this disclosure, a command is also a type of request.
  • different requests are handled by different logic circuits of the package.
  • the different logic circuits may be associated with different addresses. For example,
  • cryptographically authenticated communications may be associated with secure microcontroller functions and a first I2C address, while other communications may be associated with a sensor circuit and a second and/or reconfigured I2C address. In certain examples, these other communications via the second and/or reconfigured address can be scrambled or otherwise secured, not using the key used for the secure microcontroller functions.
  • a plurality of such logic circuitry packages may be connected to an I2C bus.
  • at least one address of the logic circuitry package may be an I2C compatible address (herein after, an I2C address), for example in accordance with an I2C protocol, to facilitate directing communications between master to slaves in accordance with the I2C protocol.
  • an I2C address for example in accordance with an I2C protocol, to facilitate directing communications between master to slaves in accordance with the I2C protocol.
  • a standard I2C communications address may be 7 or 10 bits in length. In other examples, other forms of digital and/or analog communication can be used.
  • Figure 1 illustrates one example of a printing system 100.
  • the printing system 100 includes a print apparatus 102 in communication with logic circuitry associated with a replaceable print apparatus component 104 via a
  • the communications link 106 may include an I2C capable or compatible bus (herein after, an I2C bus).
  • I2C bus an I2C capable or compatible bus
  • the replaceable print apparatus component 104 is shown as external to the print apparatus 102, in some examples, the replaceable print apparatus component 104 may be housed within the print apparatus.
  • the replaceable print apparatus component 104 may include, for example, a print material container or cartridge (which could be a build material container for 3D printing, a liquid or dry toner container for 2D printing, or an ink or liquid print agent container for 2D or 3D printing), which may in some examples include a print head or other dispensing or transfer component.
  • the replaceable print apparatus component 104 may, for example, contain a consumable resource of the print apparatus 102, or a component which is likely to have a lifespan which is less (in some examples, considerably less) than that of the print apparatus 102.
  • replaceable print apparatus component 104 there may be a plurality of replaceable print apparatus components, for example including print agent containers of different colors, print heads (which may be integral to the containers), or the like.
  • the print apparatus components 104 could include service components, for example to be replaced by service personnel, examples of which could include print heads, toner process cartridges, or logic circuit package by itself to adhere to corresponding print apparatus component and communicate to a compatible print apparatus logic circuit.
  • Figure 2 illustrates one example of a replaceable print apparatus component 200, which may provide the replaceable print apparatus component 104 of Figure 1.
  • the replaceable print apparatus component 200 includes a data interface 202 and a logic circuitry package 204.
  • the logic circuitry package 204 decodes data received via the data interface 202.
  • the logic circuitry may perform other functions as set out below.
  • the data interface 202 may include an I2C or other interface. In certain examples, the data interface 202 may be part of the same package as the logic circuitry package 204.
  • the logic circuitry package 204 may be further configured to encode data for transmission via the data interface 202. In some examples, there may be more than one data interface 202 provided. In some examples, the logic circuitry package 204 may be arranged to act as a‘slave’ in I2C communications.
  • Figure 3 illustrates one example of a print apparatus 300.
  • the print apparatus 300 may provide the print apparatus 102 of Figure 1.
  • the print apparatus 300 may serve as a host for replaceable components.
  • the print apparatus 300 includes an interface 302 for communicating with a replaceable print apparatus component and a controller 304.
  • the controller 304 includes logic circuitry.
  • the interface 302 is an I2C interface.
  • controller 304 may be configured to act as a host, or a master, in I2C communications.
  • the controller 304 may generate and send commands to at least one replaceable print apparatus component 200, and may receive and decode responses received therefrom.
  • the controller 304 may communicate with the logic circuitry package 204 using any form of digital or analog communication.
  • the print apparatus 102, 300 and replaceable print apparatus component 104, 200, and/or the logic circuitry thereof, may be manufactured and/or sold separately.
  • a user may acquire a print apparatus 102, 300 and retain the apparatus 102, 300 for a number of years, whereas a plurality of replaceable print apparatus components 104, 200 may be purchased in those years, for example as print agent is used in creating a printed output.
  • Figure 4A illustrates one example of a logic circuitry package 400a, which may for example provide the logic circuitry package 204 described in relation to Figure 2.
  • the logic circuitry package 400a may be associated with, or in some examples affixed to and/or be incorporated at least partially within, a
  • the logic circuitry package 400a is addressable via a first address and includes a first logic circuit 402a, wherein the first address is an I2C address for the first logic circuit 402a.
  • the first address may be configurable.
  • the first address is a fixed address (e.g.,“hard-wired”) intended to remain the same address during the lifetime of the first logic circuit 402a.
  • the first address may be associated with the logic circuitry package 400a at and during the connection with the print apparatus logic circuit, outside of the time periods that are associated with a second address, as will be set out below.
  • the first addresses can be considered standard I2C
  • the logic circuitry package 400a is also addressable via a second address.
  • the second address may be associated with different logic functions or, at least partially, with different data than the first address.
  • the second address may be associated with a different hardware logic circuit or a different virtual device than the first address.
  • the hardware logic circuit can include analog sensor functions.
  • the logic circuitry package 400a may include a memory to store the second address (in some examples in a volatile manner).
  • the memory may include a programmable address memory register for this purpose.
  • the second address may have a default second address while the second address (memory) field may be reconfigurable to a different address.
  • the second address may be reconfigurable to a temporary address by a second address command, whereby it is set (back) to the default second address after or at each time period command to enable the second address.
  • the second address may be set to its default address in an out-of-reset state whereby, after each reset, it is reconfigurable to the temporary (i.e., reconfigured) address.
  • the package 400a is configured such that, in response to a first command indicative of a first time period sent to the first address (and in some examples a task), the package 400a may respond in various ways.
  • the package 400a is configured such that it is accessible via at least one second address for the duration of the time period.
  • the package may perform a task, which may be the task specified in the first command.
  • the package may perform a different task.
  • the first command may, for example, be sent by a host such as a print apparatus in which the logic circuitry package 400a (or an associated replaceable print apparatus component) is installed.
  • the task may include activating a heater or obtaining a sensor reading.
  • Further communication may be directed to memory addresses to be used to request information associated with these memory addresses.
  • the memory addresses may have a different configuration than the first and second address of the logic circuitry package 400a.
  • a host apparatus may request that a particular memory register is read out onto the bus by including the memory address in a read command.
  • a host apparatus may have a knowledge and/or control of the arrangement of a memory.
  • there may be a plurality of memory registers and corresponding memory addresses associated with the second address.
  • a particular register may be associated with a value, which may be static or reconfigurable. The host apparatus may request that the register be read out onto the bus by identifying that register using the memory address.
  • the registers may include any or any combination of address register(s), parameter register(s) (for example to store gain and/or offset parameters), sensor identification register(s) (which may store an indication of a type of sensor), sensor reading register(s) (which may store values read or determined using a sensor), sensor number register(s) (which may store a number or count of sensors), version identity register(s), memory register(s) to store a count of clock cycles, memory register(s) to store a value indicative of a read/write history of the logic circuitry, or other registers.
  • address register(s) for example to store gain and/or offset parameters
  • sensor identification register(s) which may store an indication of a type of sensor
  • sensor reading register(s) which may store values read or determined using a sensor
  • sensor number register(s) which may store a number or count of sensors
  • version identity register(s) memory register(s) to store a count of clock cycles
  • memory register(s) to store a value indicative of a read/write history of the logic
  • Figure 4B illustrates another example of a logic circuitry package 400b.
  • the package 400b includes a first logic circuit 402b, in this example, including a first timer 404a, and a second logic circuit 406a, in this example, including a second timer 404b. While in this example, each of the first and second logic circuits 402b, 406a include its own timer 404a, 404b, in other examples, they may share a timer or reference at least one external timer. In a further example, the first logic circuit 402b and the second logic circuit 406a are linked by a dedicated signal path 408. In other examples, that are not the topic of Figure 4B, a single integrated logic circuit may simulate the functions of the second logic circuit.
  • the logic circuitry package 400b may receive a first command including two data fields.
  • a first data field is a one byte data field setting a requested mode of operation.
  • the first command may include additional fields, such as an address field and/or a request for acknowledgement.
  • the logic circuitry package 400b is configured to process the first command. If the first command cannot be complied with (for example, a command parameter is of an invalid length or value, or it is not possible to enable the second logic circuit 406a), the logic circuitry package 400b may generate an error code and output this to a communication link to be returned to host logic circuitry, for example in the print apparatus.
  • the logic circuitry package 400b measures the duration of the time period included in the first command, for example utilizing the timer 404a.
  • the timer 404a may include a digital“clock tree”.
  • the timer 404a may include an RC circuit, a ring oscillator, or some other form of oscillator or timer.
  • the timer may include a plurality of delay circuits each of which is set to expire after a certain time period, whereby depending on the timer period indicated in a first command, the delay circuit is chosen.
  • the first logic circuit 402b in response to receiving a valid first command, enables the second logic circuit 406a and effectively disables the first address, for example by tasking the first logic circuit 402b with a processing task.
  • enabling the second logic circuit 406a includes sending, by the first logic circuit 402b, an activation signal to the second logic circuit 406a.
  • the logic circuitry package 400b is configured such that the second logic circuit 406a is selectively enabled by the first logic circuit 402b.
  • the first logic circuit 402b is configured to use the first timer 404a to determine the duration of the enablement, that is, to set the time period of the enablement.
  • the second logic circuit 406a is enabled by the first logic circuit 402b sending a signal via a signal path 408, which may or may not be a dedicated signal path 408, that is, dedicated to enable the second logic circuit 406a.
  • the first logic circuit 402b may have a dedicated contact pin or pad connected to the signal path 408, which links the first logic circuit 402b and the second logic circuit 406a.
  • the dedicated contact pin or pad may be a General Purpose Input/Output (a GPIO) pin of the first logic circuit 402b.
  • the contact pin/pad may serve as an enablement contact of the second logic circuit 406a.
  • the second logic circuit 406a is addressable via at least one second address.
  • the second logic circuit 406a when the second logic circuit 406a is activated or enabled, it may have an initial, or default, second address, which may be an I2C address or have some other address format.
  • the second logic circuit 406a may receive instructions from a master or host logic circuitry to reconfigure the initial second address to a temporary second address.
  • the temporary second address may be an address which is selected by the master or host logic circuitry. This may allow the second logic circuit 406a to be provided in one of a plurality of packages 400 on the same I2C bus which, at least initially, share the same initial second address. This shared, default, address may later be set to a specific temporary address by the print apparatus logic circuit, thereby allowing the plurality of packages to have different second addresses during their temporary use, facilitating
  • the second logic circuit 406a may include a memory.
  • the memory may include a programmable address register to store the initial and/or temporary second address (in some examples in a volatile manner).
  • the second address may be set following, and/or by executing, an I2C write command.
  • the second address may be settable when the enablement signal is present or high, but not when it is absent or low.
  • the second address may be set to a default address when an enablement signal is removed and/or on restoration of enablement of the second logic circuit 406a. For example, each time the enable signal over the signal path 408 is low, the second logic circuit 406a, or the relevant part(s) thereof, may be reset.
  • the default address may be set when the second logic circuit 406a, or the relevant part(s) thereof, is switched out-of-reset.
  • the default address is a 7-bit or 10-bit identification value.
  • the default address and the temporary second address may be written in turn to a single, common, address register. For example, while the first address of the first logic circuit is different for each different associated print material (e.g., different color inks have different first addresses), the second logic circuits can be the same for the different print materials and have the same initial second address.
  • the second logic circuit 406a includes a first array 410 of cells and at least one second cell 412 or second array of second cells of a different type than the cells of the first array 410.
  • the second logic circuit 406a may include additional sensor cells of a different type than the cells of the first array 410 and the at least one second cell 412.
  • Each of the plurality of sensor types may be identifiable by a different sensor ID, while each cell in a cell array of the same type may also be identifiable by sensor ID.
  • the sensor ID may include both the sensor type ID to select the array or type and the sensor cell ID to select the cell in the selected type or array, whereby the latter may also be called“sub-“ID.
  • the sensor IDs may include a combination of addresses and values, for example register addresses and values.
  • the addresses of the sensor cell array ID and the sensor cell ID may be different. For example, an address selects a register that has a function to select a particular sensor or cell, and in the same transaction, the value selects the sensor or cell, respectively.
  • the second logic circuit may include registers and multiplex circuitry to select sensor cells in response to sensor IDs. In examples where there is only one cell of a certain sensor type, one sensor ID may be sufficient to select that cell. At the same time, for that single sensor cell, different sensor“sub-“IDs will not affect the sensor cell selection because there is only one sensor cell. In this disclosure, sensor ID parameters are described.
  • a sensor ID parameter may include a sensor ID.
  • a sensor ID parameter may include a sensor type ID or a sensor cell ID. The same sensor ID (e.g., to select a sensor type) and different sensor sub-IDs (e.g., to select a sensor cell) may be used to select different sensor cells.
  • the sensor ID parameters can include only the sensor sub-ID, for example where the sensor type has been previously set so that only the sensor cell needs to be selected.
  • the first cells 416a-416f, 414a-414f and the at least one second cell 412 can include resistors.
  • the first cells 416a-416f, 414a-414f and the at least one second cell 412 can include sensors.
  • the first cell array 410 includes a print material level sensor and the at least one second cell 412 includes another sensor and/or another sensor array, such as an array of strain sensing cells.
  • Further sensor types may include temperature sensors, resistors, diodes, crack sensors (e.g., crack sense resistors), etc. In this disclosure, different sensor types may also be referred to as different sensor classes.
  • this disclosure encompasses alternative examples (e.g., mentioned with reference to Figure 13) of logic circuitry packages without the described analog sensor cell arrays, whereby responses may be generated based on class parameters (i.e., sensor ID parameters) without using a physical sensor cell for generating the output.
  • class parameters i.e., sensor ID parameters
  • a sensor selection or sensor ID may also be referred to as class selection.
  • the first cell array 410 includes a sensor configured to detect a print material level of a print supply, which may in some examples be a solid but in examples described herein is a liquid, for example, an ink or other liquid print agent.
  • the first cell array 410 may include a series of temperature sensor cells (e.g., cells 414a-414f) and a series of heating elements (e.g., cells 416a-416f), for example similar in structure and function as compared to the level sensor arrays described in WO2017/074342, WO2017/184147, and WO2018/022038.
  • the resistance of a resistor cell 414 is linked to its temperature.
  • the heater cells 416 may be used to heat the sensor cells 414 directly or indirectly using a medium.
  • the subsequent behavior of the sensor cells 414 depends on the medium in which they are submerged, for example whether they are in liquid (or in some examples, encased in a solid medium) or in air. Those which are submerged in liquid/encased may generally lose heat quicker than those which are in air because the liquid or solid may conduct heat away from the resistor cells 414 better than air. Therefore, a liquid level may be determined based on which of the resistor cells 414 are exposed to the air, and this may be determined based on a reading of their resistance following (at least the start of) a heat pulse provided by the associated heater cell 416.
  • temperature sensor cells 414a-414f are used for print material level sensing, whereas other temperature sensors, of a different type, may be used to detect an ambient and/or fluid temperature.
  • each sensor cell 414 and heater cell 416 are stacked with one being directly on top of the other.
  • the heat generated by each heater cell 416 may be substantially spatially contained within the heater element layout perimeter, so that heat delivery is substantially confined to the sensor cell 414 stacked directly above the heater cell 416.
  • each sensor cell 414 may be arranged between an associated heater cell 416 and the fluid/air interface.
  • the second cell array 412 includes a plurality of different cells that may have a different function such as different sensing function(s).
  • the first and second cell array 410, 412 may include different resistor types. Different cells arrays 410, 412 for different functions may be provided in the second logic circuit 406a. More than two different sensor types may be provided, for example three, four, five or more sensor types, may be provided, wherein each sensor type may be represented by one or more sensor cells. Certain cells or cell arrays may function as stimulators (e.g., heaters) or reference cells, rather than as sensors.
  • Figure 4C illustrates an example of how a first logic circuit 402c and a second logic circuit 406b of a logic circuitry package 400c, which may have any of the attributes of the circuits/packages described above, may connect to an I2C bus and to each other.
  • each of the circuits 402c, 406b has four pads (or pins) 418a-418d connecting to the Power, Ground, Clock, and Data lines of an I2C bus.
  • four common connection pads are used to connect both logic circuits 402c, 406b to four corresponding connection pads of the print apparatus controller interface.
  • power may be harvested from the clock pad; an internal clock may be provided; or the package could be grounded through another ground circuit; so that, one or more of the pads may be omitted or made redundant.
  • the package could use only two or three interface pads and/or could include“dummy” pads.
  • Each of the circuits 402c, 406b has a contact pin 420, which are connected by a common signal line 422.
  • the contact pin 420 of the second circuit serves as an enablement contact thereof.
  • each of the first logic circuit 402c and the second logic circuit 406b include a memory 423a, 423b.
  • the memory 423a of the first logic circuit 402c stores information including cryptographic values (for example, a cryptographic key and/or a seed value from which a key may be derived) and identification data and/or status data of the associated replaceable print apparatus component.
  • the memory 423a may store data representing characteristics of the print material, for example, any part, or any combination of its type, color, color map, recipe, batch number, age, etc.
  • the first logic circuit 402c may be, or function as, a microcontroller or secure microcontroller.
  • memory 423b of the second logic circuit 406b includes a programmable address register to contain an initial address of the second logic circuit 406b when the second logic circuit 406b is first enabled and to
  • the memory 423b may further include programmable registers to store any, or any combination of a read/write history data, cell (e.g., resistor or sensor) count data, Analog to Digital converter data (ADC and/or DAC), and a clock count, in a volatile or non-volatile manner.
  • the memory 423b may also receive and/or store calibration parameters, such as offset and gain parameters. Use of such data is described in greater detail below. Certain characteristics, such as cell count or ADC or DAC
  • the memory 423b of the second logic circuit 406b stores any or any combination of an address, for example the second I2C address; an identification in the form of a revision ID; and the index number of the last cell (which may be the number of cells less one, as indices may start from 0), for example for each of different cell arrays or for multiple different cell arrays if they have the same number of cells.
  • the memory 423b of the second logic circuit 406 may store any or any combination of timer control data, which may enable a timer of the second circuit, and/or enable frequency dithering therein in the case of some timers such as ring oscillators; a dither control data value (to indicate a dither direction and/or value); and a timer sample test trigger value (to trigger a test of the timer by sampling the timer relative to clock cycles measureable by the second logic circuit 406b).
  • timer control data may enable a timer of the second circuit, and/or enable frequency dithering therein in the case of some timers such as ring oscillators; a dither control data value (to indicate a dither direction and/or value); and a timer sample test trigger value (to trigger a test of the timer by sampling the timer relative to clock cycles measureable by the second logic circuit 406b).
  • memories 423a, 423b are shown as separate memories here, they could be combined as a shared memory resource, or divided in some other way.
  • the memories 423a, 423b may include a single or multiple memory devices, and may include any or any combination of volatile memory (e.g., DRAM, SRAM, registers, etc.) and non-volatile memory (e.g., ROM, EEPROM, Flash, EPROM, memristor, etc.).
  • volatile memory e.g., DRAM, SRAM, registers, etc.
  • non-volatile memory e.g., ROM, EEPROM, Flash, EPROM, memristor, etc.
  • Figure 4D illustrates an example of processing circuitry 424 which is for use with a print material container.
  • the processing circuitry 424 may be affixed or integral thereto.
  • the processing circuitry 424 may include any of the features of, or be the same as, any other logic circuitry package of this disclosure.
  • the processing circuitry 424 includes a memory 426 and a first logic circuit 402d which enables a read operation from memory 426.
  • the processing circuitry 424 is accessible via an interface bus of a print apparatus in which the print material container is installed and is associated with a first address and at least one second address.
  • the bus may be an I2C bus.
  • the first address may be an I2C address of the first logic circuit 402d.
  • the first logic circuit 402d may have any of the attributes of the other examples
  • the first logic circuit 402d is adapted to participate in authentication of the print materials container by a print apparatus in which the container is installed.
  • this may include a cryptographic process such as any kind of cryptographically authenticated communication or message exchange, for example based on a key stored in the memory 426, and which can be used in conjunction with information stored in the printer.
  • a printer may store a version of a key which is compatible with a number of different print material containers to provide the basis of a‘shared secret’.
  • authentication of a print material container may be carried out based on such a shared secret.
  • the first logic circuit 402d may participate in a message to derive a session key with the print apparatus and messages may be signed using a message authentication code based on such a session key. Examples of logic circuits configured to cryptographically authenticate
  • the memory 426 may store data including:
  • the memory 426 further includes cell count data (e.g., sensor count data) and clock count data.
  • Clock count data may indicate a clock speed of a first and/or second timer 404a, 404b (i.e., a timer associated with the first logic circuit or the second logic circuit).
  • at least a portion of the memory 426 is associated with functions of a second logic circuit, such as a second logic circuit 406a as described in relation to Figure 4B above.
  • at least a portion of the data stored in the memory 426 is to be communicated in response to commands received via the second address, for example the earlier mentioned initial or reconfigured/temporary second address.
  • the memory 426 includes a programmable address register or memory field to store a second address of the processing circuitry (in some examples in a volatile manner).
  • the first logic circuit 402d may enable read operation from the memory 426 and/or may perform processing tasks.
  • the memory 426 may, for example, include data representing
  • the memory 426 may, for example, include data to be communicated in response to commands received via the first address.
  • the processing circuitry may include a first logic circuit to enable read operations from the memory and perform processing tasks.
  • the processing circuitry 424 is configured such that, following receipt of the first command indicative of a task and a first time period sent to the first logic circuit 402d via the first address, the processing circuitry 424 is accessible by at least one second address for a duration of the first time period.
  • the processing circuitry 424 may be configured such that in response to a first command indicative of a task and a first time period sent to the first logic circuit 402d addressed using the first address, the processing circuitry 424 is to disregard (e.g.,‘ignore’ or‘not respond to’) I2C traffic sent to the first address for substantially the duration of the time period as measured by a timer of the processing circuitry 424 (for example a timer 404a, 404b as described above).
  • the processing circuitry may additionally perform a task, which may be the task specified in the first command.
  • the term‘disregard’ or‘ignore’ as used herein with respect to data sent on the bus may include any or any combination of not receiving (in some examples, not reading the data into a memory), not acting upon (for example, not following a command or instruction) and/or not responding (i.e., not providing an acknowledgement, and/or not responding with requested data).
  • the processing circuitry 424 may have any of the attributes of the logic circuitry packages 400 described herein.
  • the processing circuitry 424 may further include a second logic circuit wherein the second logic circuit is accessible via the second address.
  • the second logic circuit may include at least one sensor which is readable by a print apparatus in which the print material container is installed via the second address.
  • such a sensor may include a print materials level sensor.
  • the processing circuitry 424 may include a single, integral logic circuit, and one or more sensors of one or more types.
  • Figure 4E illustrates another example of a first logic circuit 402e and second logic circuit 406c of a logic circuitry package 400d, which may have any of the attributes of the circuits/packages of the same names described herein, which may connect to an I2C bus via respective interfaces 428a, 428b and to each other.
  • the respective interfaces 428a, 428b are connected to the same contact pad array, with only one data pad for both logic circuits 402e, 406c, connected to the same serial I2C bus.
  • communications addressed to the first and the second address are received via the same data pad.
  • the first logic circuit 402e includes a microcontroller 430, a memory 432, and a timer 434.
  • the microcontroller 430 may be a secure microcontroller or customized integrated circuitry adapted to function as a microcontroller, secure or non-secure.
  • the second logic circuit 406c includes a transmit/receive module 436, which receives a clock signal and a data signal from a bus to which the package 400d is connected, data registers 438, a multiplexer 440, a digital controller 442, an analog bias and analog to digital converter 444, at least one sensor or cell array 446 (which may in some examples include a level sensor with one or multiple arrays of resistor elements), and a power-on reset (POR) device 448.
  • the POR device 448 may be used to allow operation of the second logic circuit 406c without use of a contact pin 420.
  • the analog bias and analog to digital converter 444 receives readings from the sensor array(s) 446 and from additional sensors 450, 452, 454. For example, a current may be provided to a sensing resistor and the resultant voltage may be converted to a digital value. That digital value may be stored in a register and read out (i.e., transmitted as serial data bits, or as a‘bitstream’) over the I2C bus.
  • the analog to digital converter 444 may utilize parameters, for example, gain and/or offset parameters, which may be stored in registers.
  • a point temperature sensor 450 may sense the temperature of print material (e.g., fluid) when the print material level is above the location of the point temperature sensor.
  • the point temperature sensor 450 may sense the temperature of the air inside the component when the print material level is below the location of the point temperature sensor. In many cases, the air temperature and print material temperature will be the same. If the component has recently been transported, however, there is a chance that the component may be frozen. The air volume will warm faster than the print material volume once exposed to warmer ambient conditions.
  • a print system may first reference the last known print material level stored in a memory to ensure the print material level is sufficiently near or above the point temperature sensor to achieve an accurate measurement dependent on thermal conduction between the print material and the logic circuitry package where the point temperature sensor is located. In some examples, the point temperature sensor may only be read upon new component installation.
  • the crack detector 452 may sense a structural integrity of a die on which the logic circuitry is provided.
  • the distributed temperature sensor 454 (e.g., a
  • temperature sensitive resistor may sense the average temperature of print material and/or air over its length.
  • the point and/or distributed temperature sensor may be different than the temperature sensor cells of the sensor 410 intended for fluid level sensing.
  • Figure 5A illustrates an example of a possible practical arrangement of a second logic circuit embodied by a sensor assembly 500 in association with a circuitry package 502.
  • the sensor assembly 500 may include a thin film stack and include at least one sensor array such as a fluid level sensor array.
  • the arrangement has a high length to width aspect ratio (e.g., as measured along a substrate surface), for example being around 0.2 mm in width, for example less than 1 mm, 0.5 mm, or 0.3 mm, and around 20 mm in length, for example more than 10 mm, leading to length to width aspect ratios equal to or above approximately 20:1 , 40:1 , 60:1 , 80:1 , or 100:1.
  • the length may be measured along the height.
  • the logic circuit in this example may have a thickness of less than 1 mm, less than 0.5 mm, or less than 0.3 mm, as measured between the bottom of the (e.g., silicon) substrate and the opposite outer surface. These dimensions mean that the individual cells or sensors are small.
  • the sensor assembly 500 may be provided on a relatively rigid carrier 504, which in this example also carries Ground, Clock, Power and Data I2C bus contacts.
  • Figure 5B illustrates a perspective view of a print cartridge 512 including a logic circuitry package of any of the examples of this disclosure.
  • the print cartridge 512 has a housing 514 that has a width W less than its height FI and that has a length L or depth that is greater than the height FI.
  • a print liquid output 516 (in this example, a print agent outlet provided on the underside of the cartridge 512), an air input 518 and a recess 520 are provided in a front face of the cartridge 512.
  • the recess 520 extends across the top of the cartridge 512 and I2C bus contacts (i.e., pads) 522 of a logic circuitry package 502 (for example, a logic circuitry package 400a-400d as described above) are provided at a side of the recess 520 against the inner wall of the side wall of the housing 514 adjacent the top and front of the housing 514.
  • the data contact is the lowest of the contacts 522.
  • the logic circuitry package 502 is provided against the inner side of the side wall.
  • the logic circuitry package 502 includes a sensor assembly as shown in Figure 5A.
  • a replaceable print apparatus component includes a logic circuitry package of any of the examples described herein, wherein the component further includes a volume of liquid.
  • the component may have a height H that is greater than a width W and a length L that is greater than the height, the width extending between two sides.
  • Interface pads of the package may be provided at the inner side of one of the sides facing a cut-out for a data interconnect to be inserted, the interface pads extending along a height direction near the top and front of the component, and the data pad being the bottom-most of the interface pads, the liquid and air interface of the component being provided at the front on the same vertical reference axis parallel to the height H direction wherein the vertical axis is parallel to and distanced from the axis that intersects the interface pads (i.e., the pads are partially inset from the edge by a distance D).
  • the rest of the logic circuitry package may also be provided against the inner side.
  • a damaged sensor may provide inaccurate measurements, and result in inappropriate decisions by a print apparatus when evaluating the
  • communications with the logic circuitry based on a specific communication sequence provide expected results. This may validate the operational health of the logic circuitry.
  • Figure 6 illustrates one example of a memory 600 of a logic circuitry package, which may provide a part of memory 423a of logic circuitry package 400c ( Figure 4C), memory 426 of processing circuitry 424 ( Figure 4D), or memory 432 of logic circuitry package 400d ( Figure 4E).
  • Memory 600 may store, in addition to other values previously described, threshold parameter(s) 602, a predetermined period 604, and/or other suitable parameters for operating a logic circuitry package.
  • each of the values or a subset of the values stored in memory 600 may be digitally signed.
  • the threshold parameter(s) 602 may be used to determine the print material level within a reservoir of a replaceable print apparatus component.
  • the threshold parameter(s) 602 may include a first value (e.g., -20) when the print material level is above a
  • the threshold parameter(s) may be stored as a count value(s).
  • the predetermined period 604 may indicate the amount of time to enable (i.e., activate) a heater cell in response to a
  • the predetermined period is within a range between about 20 and 250 microseconds.
  • the predetermined period 604 may be stored as a count value equal to the number of cycles of a clock signal of the logic circuitry package equivalent to the predetermined period.
  • Figure 7 illustrates one example of a print material level sensor of a replaceable print component 700 including a print material 702, a sensor cell array 704 including a plurality of sensor cells 706, and a heater array 708 including a plurality of heaters cells 710.
  • the heater cells 710 may be arranged alongside the sensor cells 706.
  • the print apparatus component 700 is filled to a point above the sensor cell array 704 so that the sensor cell array 704 is completely covered by the print material 702. In such state, in one example, all sensor cells 706 of the sensor cell array 704 return first, relatively low count values when the corresponding heater cells 710 are enabled.
  • the highest cell 0 may be calibrated to output a target value (e.g., 200 counts) prior to any sensor readings to ensure all sensors readings will be within a valid range.
  • a target value e.g. 200 counts
  • the lower cells including the lowest cell k may output count values close to the output count value of cell 0.
  • cell 0 is not covered by the print material when calibrated to the target value, a higher sub-set of cells not covered by the print material (including the highest cell 0) will output relatively higher count values close to the output count value of cell 0, while a lower sub-set of cells covered by the print material (including the lowest cell k) may output relatively lower count values compared to the output count value of cell 0.
  • the cell 0 output count may remain constant because a new calibration value is used, but cells 1 -k which are still covered by the print material will show a large drop in output counts because they are relative to the new calibration point for cell 0.
  • the temperature sensor cell array 704 may include over 20, over 40, over 60, over 80, over 100, or over 120 cells (in one example, 126 cells).
  • the cells may include thin film elements on a thin film substrate, as part of thin film circuitry.
  • the sensor cells 706 include resistors.
  • each temperature sensing resistor has a serpentine shape, for example to increase its length over a small area.
  • a temperature sensor cell response in heated and wet condition may be determined for calibration, because all cells may be covered by print liquid. Since it is known that the output of a dry sensor cell is higher, the calibrated output count value for the wet cells should be at a certain minimum distance from the highest output count value of the output count value operational range to allow for margin for later outputs of the dry cells.
  • the calibration logic may set any of the heating power, heating time, sense time, offset function, amplifier function, and/or analog to digital and digital to analog conversion functions so that the output count values are within the operational range, at a sufficient distance from the highest output count value to allow for margin for dry and heated readings, and/or at a sufficient distance from the lowest output count value to allow for margin for (wet or dry) unheated readings.
  • the calibration parameters may be adjusted until the logic circuit returns an output count value, first, within a wider count value range at a distance from the highest and lowest output count values, respectively, (e.g., to avoid clipping) and, second, in a narrower sub-range, for example having at least 50 or 100 counts from the highest output count value (e.g., at least 10% or at least 20% of the range distance from the ends of the range) if the output count value range is between 0 and 255, for example between 60 and 200 counts.
  • the output count value range is set so that there is margin in the count value range for a lower output count value range for unheated cells, for example below the 60 or 100 counts, while still being able to determine the difference between dry and wet cells.
  • the print material level may be derived by detecting a step change as described below with reference to Figures 8A-9B in the output count values of the series of sensor cells 706 of the sensor array 704.
  • the logic circuit is configured to, in response to identifying a second class parameter associated with the print material (i.e., temperature) sensor class, and subsequently, a series of varying sub-class parameters and read requests, where the series is received at various points in time, output (a) first count values associated with the sub-class parameters, and, (b) at a later point in time when more print liquid in a
  • second count values higher than the first count values associated with the same sub-class parameters may each be output in different read cycles in separate time durations of second address enablement.
  • the latter second and first count values may be separated by a step change, in a diagram plotting on one axis the sub-class numbers and another axis the output count values (per Figure 8B).
  • the first count values are all at least a step change lower than the second count values.
  • At least one third count value may be provided in the step change.
  • the logic circuitry package may output, during depletion of the associated liquid reservoir 701 , (i) at a first point in time, first relatively low count values for all sub-class selections of the series, (ii) at a second point in time after depletion, second relatively high count values for a sub-set of the series of sub-class selections and first relatively low count values for remaining sub-class selections of the series, and (iii) at a third point in time after more depletion (e.g., complete or near exhaustion), second relatively high count values for all sub-class selections of the series.
  • the respective first, second and third condition are associated with a measure of depletion of print liquid 702 during the lifetime of a replaceable print component 700.
  • the sub-class IDs corresponding to the step change can be determined which in turn allows for determining the print material level.
  • the respective transitions between the first, second and third condition (i, ii, iii) are accompanied by a change in a count field in a memory of the package (e.g., memory 432 of Fig. 4E), which count field is associated with a print material level by a print apparatus and may be regularly updated by the print apparatus between or during print jobs, for example based on printed drop count or printed pages count.
  • the sensor circuit 704, 708 may extend from near a gravitational bottom upwards, at least in a normal operational orientation, but not reach the complete height of the reservoir 701. Flence, the logic circuit is configured to generate first, relatively low count values during a substantial part of the lifetime, per roman i above. In certain alternative embodiments, the logic circuit may return only first count values in response to the second class parameters and subsequent sub-class parameters and certain operational calibration parameters, at least until a value in the print material level field reaches a value that the print apparatus logic circuit associated with a level that is above the sensor cells 706.
  • the logic circuitry package may include a“Trust” metric. This Trust metric represents how often the print material level sensor and algorithm correctly determine the print material level of a component versus how often the incorrect print material level is determined. If too many incorrect print material level determinations are made, the Trust score decreases, and the print apparatus component may be rejected by a printer in the field. The logic circuitry package should perform with a high Trust score by avoiding false triggers.
  • the scanning carriage motion may disturb the print material level in the print apparatus component.
  • the scanning motion may strand residual ink on the print material level sensing die, generate air bubbles, splash droplets of ink onto the sensor, create froth inside the reservoir, etc.
  • Figure 8A is a chart 800 illustrating one example of temperature sensor cell (e.g., 414a-414f of Figure 4B or 706 of Figure 7) readings with heater cells (e.g., 416a-416f or 710) disabled.
  • Chart 800 includes output counts on the vertical axis and sensor IDs (or sub-class IDs) on the horizontal axis.
  • an output count is generated (e.g., via analog bias and analog to digital converter 444 of Figure 4E) corresponding to the analog signal from each associated sensor cell.
  • the output counts for the sensor cells in chart 800 are not related to the print material level since heating is disabled.
  • each sensor cell is read five times and the output counts for each of the five readings are added together.
  • the output count of about 790 for the sensor cell addressed by sensor ID 0 is the sum of five output count readings (e.g., 159, 157, 157, 159, and 158).
  • each sensor cell may be read one time, two times, three times, four times, or more than five times. Reading each sensor cell multiple times reduces noise and improves the signal quality.
  • the output counts with the heater cells disabled provide a base or reference reading for each sensor cell, such that sensor cell to sensor cell mismatch as indicated by the different output counts illustrated in Figure 8A for the different sensor IDs can be filtered out, as will be described below with reference to Figure 9A.
  • Figure 8B is a chart 850 illustrating one example of temperature sensor cell (e.g., 414a-414f of Figure 4B or 706 of Figure 7) readings with the corresponding heater cells (e.g., 416a-416f or 710) enabled.
  • Chart 850 includes output counts on the vertical axis and sensor IDs (or sub-class IDs) on the horizontal axis. In response to a request corresponding to each sensor ID with the corresponding heater cell enabled, an output count is generated corresponding to the analog signal from each associated sensor cell
  • each sensor cell is read five times subsequent to a corresponding heat pulse and the output counts for each of the five readings are added together.
  • each sensor cell may be read one time, two times, three times, four times, or more than five times. In any case, however, the number of readings with the corresponding heater cells enabled should equal the number of reading with the heaters cells disabled.
  • chart 850 includes a first subset of output counts as indicated 852 (e.g., for sensor IDs between about 24 and 126), a step change as indicated at 854 (e.g., for sensor IDs between about 21 and 23), and a second subset of output counts as indicated at 856 (e.g., for sensor IDs between about 0 and 20).
  • the output counts of the first subset 852 indicate sensor cells that are submerged in print material, while the output counts of the second subset 856 indicate sensor cells that are exposed to air.
  • the step change 854 indicates the sensor cells located at the print material level.
  • the second subset 856 of output counts may correspond to sensor cell 0 to the sensor cell just above the print material level L, while the first subset 852 of output counts may correspond to the sensor cell just below the print material level L down to sensor cell k.
  • the step change 854 may correspond to the sensor cell(s) at or substantially near to the print material level L.
  • representing a steady decrease of output count values of subsequent cells down the cell array may be caused by parasitic resistance.
  • Figure 9A is a chart 900 illustrating the difference between the output counts with the corresponding heater cells enabled ( Figure 8B) and the output counts with the heater cells disabled ( Figure 8A) for each sensor ID.
  • Chart 900 includes delta output counts on the vertical axis and sensor IDs (or sub-class IDs) on the horizontal axis.
  • Chart 900 includes the output count from chart 850 of Figure 8B minus the output count from chart 800 of Figure 8A for each sensor ID, respectively.
  • the delta counts eliminate the sensor cell to sensor cell mismatch that is present in the output counts of both charts 800 and 850. By filtering out the sensor cell to sensor cell mismatch, incorrect determinations of the print material level may be reduced.
  • chart 900 includes a first subset of delta output counts as indicated 902 indicating sensor cells that are submerged in print material, a delta step change as indicated at 904 indicating the print material level, and a second subset of delta output counts as indicated at 906 indicating sensor cells that are exposed to air.
  • Figure 9B is a chart 950 illustrating the first derivative of the delta output counts of chart 900 of Figure 9A.
  • the first derivative subtracts each delta output count for a selected sensor cell from the delta output count for the sensor cell two sensor cells away (e.g., sensor ID + 2) from the selected sensor cell.
  • sensor cells two locations apart By using sensor cells two locations apart, the magnitude of transitions that occur across more than one sensor cell is improved.
  • the first derivative may use sensor cells one location apart or more than two locations apart.
  • the first derivative results in close to zero output counts (e.g., within a range between about -20 to 10) as indicated at 952 for the first subset 902 of output counts of chart 900.
  • the first derivative results in close to zero output counts as indicated at 956 for the second subset 906 of output counts of chart 900. This indicates that there is a relatively small difference between output counts for sensor cells two locations apart from each other in the first subset 902 and the second subset 906.
  • the first derivative results in a substantially low output count as indicated at 954 for the step change 904 of chart 900. This indicates that there is a relatively large difference between output counts for sensor cells two locations apart from each other in the step change 904.
  • a threshold parameter (e.g., 602 of Figure 6) is compared to the first derivative of the delta output counts for each sensor ID to determine the print material level.
  • the threshold parameter may include a first value per sensor cell reading (e.g., -20) when the print material level is above the sensor array and a second value per sensor cell reading (e.g., -1 1 ) when the print material level is below the top of the sensor array (e.g., as indicated by the value in the print material level field).
  • the selected threshold parameter is multiplied by the number of sensor cell readings (e.g., five in this example for a first threshold parameter of -100 and a second threshold parameter of -55) and compared to the first derivative of the delta output count for each sensor ID.
  • the first derivative of the delta output count for sensor ID 22 is less than -55 such that the print material level is determined to be at sensor cell 22. If the first derivative of the delta output count is less than the threshold parameter for more than one sensor ID (e.g., due to residual ink on the print material level sensing die, air bubbles, splashed droplets of ink on the sensor, froth inside the reservoir, etc.), the highest sensor ID (i.e., corresponding to the physically lowest sensor cell in Figure 7) that has a first derivative less than the threshold parameter is determined to correspond to the print material level.
  • FIGS 10A and 10B are flow diagrams illustrating example methods 1000 that may be carried out by a logic circuitry package, such as logic circuitry package 400a-400d or by processing circuitry 424.
  • the logic circuitry package includes an interface (e.g., an I2C interface) to
  • the at least one logic circuit may receive, via the interface, a plurality of first requests in a heater disabled mode, each first request corresponding to a different sensor ID of a plurality of sensor IDs (e.g., sensor IDs corresponding to sensor cells 414a-414f of Figure 4B or sensor cells 706 of Figure 7).
  • the at least one logic circuit may transmit, via the interface, a first digital value (e.g., count) in response to each first request (e.g., see Figure 8A).
  • the at least one logic circuit may receive, via the interface, a plurality of second requests in a heater enabled mode, each second request corresponding to a different sensor ID of the plurality of sensor IDs.
  • the at least one logic circuit may transmit, via the interface, a second digital value (e.g., count) in response to each second request (e.g., see Figure 8B).
  • a second digital value e.g., count
  • Delta values corresponding to a difference between the first digital value and the second digital value for each different sensor ID of the plurality of sensor IDs are indicative of a print material level (e.g., see Figure 9A).
  • the at least one logic circuit may receive, via the interface, a plurality of repeated first requests in the heater disabled mode, each repeated first request corresponding to a different sensor ID of the plurality of sensor IDs.
  • the at least one logic circuit may transmit, via the interface, a further first digital value in response to each repeated first request.
  • the at least one logic circuit may receive, via the interface, a plurality of repeated second requests in the heater enabled mode, each repeated second request corresponding to a different sensor ID of the plurality of sensor IDs.
  • the at least one logic circuit may transmit, via the interface, a further second digital value in response to each repeated second request.
  • Delta values corresponding to a difference between a sum of the first digital value and the further first digital value and a sum of the second digital value and the further second digital value for each different sensor ID of the plurality of sensor IDs are indicative of the print material level (e.g., see Figures 8A-9A where each first request and second request is repeated five times).
  • a difference between a delta value for a sensor ID of the plurality of sensor IDs and a delta value for a sensor ID plus two of the plurality of sensor IDs being less than or equal to a threshold parameter indicates the print material level (e.g., see Figure 9B).
  • the threshold may include a first (absolute) value when the print material level is above a predetermined level (e.g., a level above the sensor array 704, 708 of Figure 7) and a second (absolute) value less than the first value when the print material is below the predetermined level.
  • the at least one logic circuit may include a memory (e.g., 600 of Figure 6) storing the threshold parameter (e.g., 602).
  • the at least one logic circuit may receive the plurality of first requests in a sequential order of the different sensor IDs of the plurality of sensor IDs. In another example, the at least one logic circuit may receive the plurality of first requests in a random order of the different sensor IDs of the plurality of sensor IDs.
  • the logic circuitry package may include a sensor (e.g., 410 of Figure 4B or 704, 708 of Figure 7) to determine the print material level.
  • the sensor may include a plurality of heater cells (e.g., 416a- 416f or 710) and a corresponding plurality of temperature sensor cells (e.g., 414a-414f or 706).
  • Each first digital value and each second digital value may correspond to a temperature of a temperature sensor cell corresponding to a different sensor ID of the plurality of sensor IDs.
  • the at least one logic circuit may disable each heater cell of the plurality of heater cells.
  • the at least one logic circuit may enable a corresponding heater cell of the plurality of heater cells for a
  • the at least one logic circuit may transmit each second digital value in response to the
  • the at least one logic circuit may include a memory (e.g., 600 of Figure 6) storing the predetermined period (e.g., 604).
  • Figure 1 1 is a flow diagram illustrating another example method 1 100 that may be carried out by a logic circuitry package, such as logic circuitry package 400a-400d or 1300 to be described with reference to Figure 13, or by processing circuitry 424.
  • the logic circuitry package includes an interface (e.g., an I2C interface) to communicate with a print apparatus logic circuit and at least one logic circuit.
  • the logic circuitry package may be used in a replaceable print apparatus component including a print material reservoir (e.g., 701 of Figure 7) storing print material (e.g., 702) and a print material output (516 of Figure 5B) to connect to a print material input of a print apparatus and output the print material towards the print apparatus.
  • the logic circuitry package of this example may not necessarily include the complex sensor cell arrays of other examples of this disclosure. Rather, an alternative logic circuitry package may be provided that largely or partly generates outputs digitally, based on data or algorithms, not necessarily based on relatively complex or expensive analog sensor circuitry, thereby providing for a potentially cheaper, more robust, and/or alternative logic circuitry package that a print apparatus logic circuit may validate.
  • This alternative example may respond in a similar fashion to heat, no-heat and/or sub-class ID commands as the earlier examples, to emulate an expected behavior for validation by the print apparatus logic circuit.
  • the at least one logic circuit may receive, via the interface, a first command corresponding to a first mode (e.g., unheated) and a series of sub-class IDs (e.g., sensor IDs).
  • the at least one logic circuit may transmit, via the interface, a first digital value (e.g., count) corresponding to each sub-class ID in response to the first command.
  • the at least one logic circuit may receive, via the interface, a second command corresponding to a second mode (e.g., heated) and the series of sub-class IDs.
  • the at least one logic circuit may transmit, via the interface, a second digital value (e.g., count) corresponding to each sub-class ID in response to the second command.
  • Delta values correspond to a difference between the first digital value and the second digital value for each sub-class ID of the series of sub class IDs. In a partially filled or almost empty state, there is a relatively large difference (e.g.,.
  • the relatively large difference may correspond to the step change 904 in Figure 9A, between the first and second sub-series of sub-class IDs.
  • the relatively small differences may correspond to the smaller steps or more constant slopes at both sides of the step change 904, as indicated by 906 and 902, corresponding to both sub series of sub-class IDs.
  • “Consecutive” can be interpreted as following each other in a command stream, which may involve counting up or down the sub class series, by one or more counts, addressing each sub-class ID or skipping one or more sub-class IDs between two consecutively addressed sub-class IDs.
  • the logic circuit may return values that the print apparatus logic circuit interprets as valid print material level related outputs.
  • the at least one logic circuit is configured to transmit first digital values and second digital values that are different.
  • the first digital values and the second digital values may be count values, and at least a portion of the second digital values may be less than the first digital values.
  • the relatively large difference is associated with a sub-class ID between or at a corresponding end of one of the first sub-series and the second sub-series
  • the at least one logic circuit is configured to, in a partially filled state and while the component outputs print material, gradually change the sub class ID associated with the relatively large difference so that the number of sub-class IDs of the first sub-series gradually decreases and the number of sub class IDs of the second sub-series gradually increases.
  • the at least one logic circuit may, in a partially filled state and while the component outputs print material, increase the sub-class ID associated with the relatively large
  • the print apparatus logic circuit may associate each single ID count shift of the sub-class ID associated with the step change with a certain decrease of print material weight, for example of 1 mg or less. The gradual shift may occur after a certain count of pages and/or print jobs to the extent the logic circuit can determine or derive this from communications with the print apparatus logic circuit.
  • the logic circuit may be configured to gradually change/increase the sub-class ID(s) associated with the relatively large difference based on certain input parameters other than sensor signals, for example at least one of a print liquid level or status field, one or more power-ons of the logic circuit, a number of communications with the logic circuit by the print apparatus logic circuit, a count of print jobs, specific communications by the print apparatus logic circuit, and a time or date clock.
  • the logic circuit may store at least one look-up table and/or algorithm that associates input parameters with to-be-generated outputs for each sub-class ID.
  • Figures 12A-12C are flow diagrams illustrating other example methods 1200 that may be carried out by a logic circuitry package, such as logic circuitry package 400a-400d or by processing circuitry 424.
  • method 1200 includes receiving, at a logic circuitry package, a plurality of first requests corresponding to k different sensor IDs from a print apparatus logic circuit in a heater disabled mode, where“k” is a predetermined number of different sensor IDs.
  • method 1200 includes outputting, to the print apparatus logic circuit, a first digital value in response to each first request.
  • method 1200 includes receiving, at the logic circuitry package, a plurality of second requests corresponding to the k different sensor IDs from the print apparatus logic circuit in a heater enabled mode.
  • method 1200 includes outputting, to the print apparatus logic circuit, a second digital value in response to each second request.
  • method 1200 includes determining, via the print apparatus logic circuit, k delta values corresponding to the second digital value minus the first digital value for each different sensor ID k, respectively.
  • method 1200 includes determining, via the print apparatus logic circuit, k-2 first derivative values corresponding to a difference between the delta value for each sensor ID k+2 minus the delta value for each sensor ID k, respectively.
  • method 1200 includes determining, via the print apparatus logic circuit, the print material level based on the k-2 first derivative values (e.g., see Figure 9B).
  • method 1200 may further include comparing each first derivative value to a threshold parameter to generate k-2 comparison values.
  • method 1200 may include
  • determining the print material level is at a level corresponding to the highest sensor ID where the corresponding comparison value is less than or equal to the threshold parameter.
  • method 1200 may further include repeatedly receiving r times, at the logic circuitry package, a plurality of repeated first requests corresponding to the k different sensor IDs from the print apparatus logic circuit in the heater disabled mode, where“r” is a predetermined number greater than one.
  • method 1200 may include outputting, to the print apparatus logic circuit, a further first digital value in response to each repeated first request.
  • method 1200 may include repeatedly receiving r times, at the logic circuitry package, a plurality of repeated second requests corresponding to the k different sensor IDs from the print apparatus logic circuit in the heater enabled mode.
  • method 1200 may include outputting, to the print apparatus logic circuit, a further second digital value in response to each repeated second request.
  • method 1200 may include summing, via the print apparatus logic circuit, the first digital value and the further first digital values for each different sensor ID to provide a first sum for each different sensor ID.
  • method 1200 may include summing, via the print apparatus logic circuit, the second digital value and the further second digital values for each different sensor ID to provide a second sum for each different sensor ID.
  • determining, via the print apparatus logic circuit, the k delta values comprises determining the k delta values corresponding to the second sum minus the first sum for each different sensor ID k, respectively.
  • Figure 13 illustrates another example of a logic circuitry package 1300.
  • Figure 13 illustrates how the logic circuitry package 1300 may generate a digital output (e.g., output count value) based on a request or command (e.g. including inputs such as a sensor ID and/or calibration parameters) sent digitally by the print apparatus.
  • the sensor ID may be part of class parameters.
  • the requests may include the class parameters.
  • Logic circuitry package 1300 includes a logic circuit with a processor 1302 communicatively coupled to a memory 1304.
  • Memory 1304 may store look up table(s) and/or list(s) 1306 and/or algorithm(s) 1308.
  • Logic circuitry package 1300 may also include any of the features of logic circuitry packages 400a-400d or processing circuitry 424.
  • the logic circuitry package 1300 may include at least one sensor 1310, or multiple sensors of different types. In one example, the logic circuitry package 1300 may not be provided with sensors.
  • the logic circuit may be configured to consult a respective sensor 1310, and/or LUT(s) (look-up table)/list(s) 1306 and/or algorithm(s) 1308, based on the class (i.e., sensor ID) and calibration parameters, to generate the digital output.
  • LUT LUT
  • any list or table that is used to associated sensor IDs (i.e., classes) and sensor sub-IDs (i.e., sub-classes) with output values may be defined as a LUT.
  • the at least one sensor 1310 may include a sensor to detect a pneumatic event such as a prime pressure, an ink level within a print material reservoir of a
  • the logic circuitry package 1300 includes a plurality of sensors of different types, for example, at least two sensors of different types, wherein the logic circuit may be configured to select and consult one of the sensors based on the received class parameters, and output a digital value based on a signal of the selected sensor, while a LUT or algorithm may be used to determine the output digital value based on both the sensor signal and received class parameter (e.g., sensor ID).
  • the logic circuit may be configured to select and consult a respective LUT listing or algorithm based on the received sensor ID to generate the digital value, for example, without using a sensor signal.
  • received parameters may include calibration parameters, address parameters, and sensor (sub) ID/class parameters. Different sets of all the parameters are related to the different output count values as already explained above, whereby the output count value associated with the parameters is one that is accepted by the print apparatus logic circuit.
  • the output count values may be generated using the LUT(s) and or list(s) 1306 and/or algorithm(s) 1308 whereby the parameters may be used as input.
  • a signal of at least one sensor 1310 may be consulted as input for the LUT. In this case, the output count values may be digitally generated, rather than obtained from analog sensor measurements.
  • logic circuitry package 1300 may implement method 1000 of Figures 10A and 10B, method 1 100 of Figure 1 1 , and/or method 1200 of Figures 12A-12C without converting any actual sensor measurements.
  • analog sensor measurements may be used to thereafter digitally generate the output count value, not necessarily directly converted, but rather, using a LUT, list or algorithm, whereby the sensor signal is used to choose a portion or function of the LUT, list or algorithm.
  • the example logic circuitry package 1300 may be used as an alternative to the complex thin film sensor arrays addressed elsewhere in this disclosure.
  • the example logic circuitry package 1300 may be configured to generate outputs that are validated by the same print apparatus logic circuit designed to be compatible with the complex sensor array packages.
  • the alternative package 1300 may be cheaper or simpler to manufacture, or simply be used as an alternative to the earlier mentioned packages, for example to facilitate printing and validation by the print apparatus.
  • the alternative package may be more robust, because fully or partially digitally generated/emulated signals may be more reliable than output that needs to rely on analog sensor signals that can be relatively difficult to control.
  • the logic circuitry packages described herein mainly include hardwired routings, connections, and interfaces between different components.
  • the logic circuitry packages may also include at least one wireless connection, wireless communication path, or wireless interface, for internal and/or external signaling, whereby a wirelessly connected element may be considered as included in the logic circuitry package and/or replaceable component.
  • certain sensors may be wireless connected to communicate wirelessly to the logic circuit/sensor circuit.
  • sensors such as pressure sensors and/or print material level sensors may communicate wirelessly with other portions of the logic circuit.
  • the external interface of the logic circuitry package, to communicate with the print apparatus logic circuit may include a wireless interface.
  • a power source such as a battery or a power harvesting source that may harvest power from data or clock signals.
  • Certain example circuits of this disclosure relate to outputs that vary in a certain way in response to certain commands, events and/or states. It is also explained that, unless calibrated in advance, responses to these same events and/or states may be“clipped”, for example so that they cannot be characterized or are not relatable to these commands, events and/or states.
  • Certain alternative (at least partly)“virtual” embodiments discussed in this disclosure may operate with LUTs or algorithms, which may similarly generate, before calibration or installation, clipped values, and after calibration or installation, characterizable values whereby such alternative embodiment, should also be considered as already configured or adapted to provide for the characterizable output, even before calibration/installation.
  • the logic circuitry package outputs count values in response to read requests. In many examples, the output of count values is discussed. In certain examples, each separate count value is output in response to each read request. In another example, a logic circuit is configured to output a series or plurality of count values in response to a single read request. In other examples, output may be generated without a read request.
  • Each of the logic circuitry packages 400a-400d, 1300 described herein may have any feature of any other logic circuitry packages 400a-400d, 1300 described herein or of the processing circuitry 424. Any logic circuitry packages 400a-400d, 1300 or the processing circuitry 424 may be configured to carry out at least one method block of the methods described herein. Any first logic circuit may have any attribute of any second logic circuit, and vice versa.
  • Examples in the present disclosure can be provided as methods, systems or machine readable instructions, such as any combination of software, hardware, firmware or the like.
  • Such machine readable instructions may be included on a machine readable storage medium (including but not limited to EEPROM, PROM, flash memory, disc storage, CD-ROM, optical storage, etc.) having machine readable program codes therein or thereon.
  • the machine readable instructions may, for example, be executed by a general purpose computer, a special purpose computer, an embedded processor or processors of other programmable data processing devices to realize the functions described in the description and diagrams.
  • a processor or processing circuitry may execute the machine readable instructions
  • processors may be implemented by a processor executing machine readable instructions stored in a memory, or a processor operating in accordance with instructions embedded in logic circuitry.
  • the term ‘processor’ is to be interpreted broadly to include a CPU, processing unit, ASIC, logic unit, or programmable gate array etc.
  • the methods and functional modules may all be performed by a single processor or divided amongst several processors.
  • Such machine readable instructions may also be stored in a machine readable storage (e.g., a tangible machine readable medium) that can guide the computer or other programmable data processing devices to operate in a specific mode.
  • a machine readable storage e.g., a tangible machine readable medium
  • Such machine readable instructions may also be loaded onto a computer or other programmable data processing devices, so that the computer or other programmable data processing devices perform a series of operations to produce computer-implemented processing, thus the instructions executed on the computer or other programmable devices realize functions specified by block(s) in the flow charts and/or in the block diagrams.
  • teachings herein may be implemented in the form of a computer software product, the computer software product being stored in a storage medium and comprising a plurality of instructions for making a computer device implement the methods recited in the examples of the present

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Signal Processing (AREA)
  • Fluid Mechanics (AREA)
  • Theoretical Computer Science (AREA)
  • Thermal Sciences (AREA)
  • General Engineering & Computer Science (AREA)
  • Ink Jet (AREA)
  • Accessory Devices And Overall Control Thereof (AREA)

Abstract

L'invention concerne un boîtier de circuit logique qui comprend une interface destinée à communiquer avec un circuit logique d'appareil d'impression et au moins un circuit logique. Le circuit logique est configuré pour recevoir, par l'intermédiaire de l'interface, une pluralité de premières requêtes dans un mode chauffage désactivé, chaque première requête correspondant à un identifiant de capteur différent d'une pluralité d'identifiants de capteur ; transmettre, par l'intermédiaire de l'interface, une première valeur numérique en réponse à chaque première requête ; recevoir, par l'intermédiaire de l'interface, une pluralité de secondes requêtes dans un mode chauffage désactivé, chaque seconde requête correspondant à un identifiant de capteur différent de la pluralité d'identifiants de capteur ; et transmettre, par l'intermédiaire de l'interface, une seconde valeur numérique en réponse à chaque seconde requête. Des valeurs delta correspondant à une différence entre la première valeur numérique et la seconde valeur numérique pour chaque ID de capteur différent de la pluralité d'ID de capteur indiquant un niveau de matériau d'impression.
PCT/US2019/064213 2018-12-03 2019-12-03 Boîtier de circuit logique WO2020117786A1 (fr)

Priority Applications (8)

Application Number Priority Date Filing Date Title
AU2019391019A AU2019391019A1 (en) 2018-12-03 2019-12-03 Logic circuitry package
CN201980079675.0A CN113168455A (zh) 2018-12-03 2019-12-03 逻辑电路封装
KR1020217016828A KR20210087976A (ko) 2018-12-03 2019-12-03 로직 회로 패키지
MX2021006227A MX2021006227A (es) 2018-12-03 2019-12-03 Paquete de sistemas de circuitos logicos.
EP19823869.3A EP3685292A1 (fr) 2018-12-03 2019-12-03 Boîtier de circuit logique
US16/768,651 US11351791B2 (en) 2018-12-03 2019-12-03 Logic circuitry package
BR112021010613-8A BR112021010613A2 (pt) 2018-12-03 2019-12-03 Pacote de circuitos lógicos
CA3121173A CA3121173A1 (fr) 2018-12-03 2019-12-03 Boitier de circuit logique

Applications Claiming Priority (7)

Application Number Priority Date Filing Date Title
USPCT/US2018/063631 2018-12-03
PCT/US2019/026161 WO2020117308A1 (fr) 2018-12-03 2019-04-05 Circuiterie logique
PCT/US2019/026133 WO2020117304A1 (fr) 2018-12-03 2019-04-05 Ensemble de circuits logiques
USPCT/US2019/026161 2019-04-05
USPCT/US2019/026152 2019-04-05
PCT/US2019/026152 WO2020204951A1 (fr) 2019-04-05 2019-04-05 Capteur de propriétés de fluide
USPCT/US2019/026133 2019-04-05

Publications (1)

Publication Number Publication Date
WO2020117786A1 true WO2020117786A1 (fr) 2020-06-11

Family

ID=68468884

Family Applications (14)

Application Number Title Priority Date Filing Date
PCT/US2019/057980 WO2020117391A1 (fr) 2018-12-03 2019-10-25 Ensemble de circuits logiques
PCT/US2019/057989 WO2020117393A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuit logique
PCT/US2019/057987 WO2020117392A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuit logique
PCT/US2019/057991 WO2020117394A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuit logique
PCT/US2019/058201 WO2020117402A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuit logique
PCT/US2019/057977 WO2020117389A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuiterie logique
PCT/US2019/058006 WO2020117396A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuiterie logique
PCT/US2019/058048 WO2020117397A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuit logique
PCT/US2019/058001 WO2020117395A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuit logique
PCT/US2019/058172 WO2020117401A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuit logique
PCT/US2019/064226 WO2020117797A1 (fr) 2018-12-03 2019-12-03 Composant d'appareil d'impression remplaçable
PCT/US2019/064213 WO2020117786A1 (fr) 2018-12-03 2019-12-03 Boîtier de circuit logique
PCT/US2019/064192 WO2020117774A1 (fr) 2018-12-03 2019-12-03 Boîtier de circuiterie logique
PCT/US2019/064297 WO2020117848A1 (fr) 2018-12-03 2019-12-03 Circuits logiques

Family Applications Before (11)

Application Number Title Priority Date Filing Date
PCT/US2019/057980 WO2020117391A1 (fr) 2018-12-03 2019-10-25 Ensemble de circuits logiques
PCT/US2019/057989 WO2020117393A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuit logique
PCT/US2019/057987 WO2020117392A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuit logique
PCT/US2019/057991 WO2020117394A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuit logique
PCT/US2019/058201 WO2020117402A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuit logique
PCT/US2019/057977 WO2020117389A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuiterie logique
PCT/US2019/058006 WO2020117396A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuiterie logique
PCT/US2019/058048 WO2020117397A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuit logique
PCT/US2019/058001 WO2020117395A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuit logique
PCT/US2019/058172 WO2020117401A1 (fr) 2018-12-03 2019-10-25 Boîtier de circuit logique
PCT/US2019/064226 WO2020117797A1 (fr) 2018-12-03 2019-12-03 Composant d'appareil d'impression remplaçable

Family Applications After (2)

Application Number Title Priority Date Filing Date
PCT/US2019/064192 WO2020117774A1 (fr) 2018-12-03 2019-12-03 Boîtier de circuiterie logique
PCT/US2019/064297 WO2020117848A1 (fr) 2018-12-03 2019-12-03 Circuits logiques

Country Status (1)

Country Link
WO (14) WO2020117391A1 (fr)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10366763B2 (en) * 2017-10-31 2019-07-30 Micron Technology, Inc. Block read count voltage adjustment

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2015116092A1 (fr) * 2014-01-30 2015-08-06 Hewlett-Packard Development Company, L.P. Têtes d'impression présentant une mesure de l'impédance de plaque de détection
US9619663B2 (en) 2008-05-29 2017-04-11 Hewlett-Packard Development Company, L.P. Authenticating a replaceable printer component
WO2017074342A1 (fr) 2015-10-28 2017-05-04 Hewlett-Packard Development Company, L.P. Indication de niveau de liquide
WO2017184147A1 (fr) 2016-04-21 2017-10-26 Hewlett-Packard Development Company, L.P. Détection de niveau de liquide
WO2017189013A1 (fr) * 2016-04-29 2017-11-02 Hewlett-Packard Development Company, L.P. Détection de niveaux de fluide à l'aide d'un compteur
WO2018022038A1 (fr) 2016-07-27 2018-02-01 Hewlett-Packard Development Company, L.P. Interface horizontale pour cartouche d'alimentation en fluide pourvue d'un capteur numérique de niveau de fluide

Family Cites Families (39)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1293347B1 (fr) * 1997-06-04 2005-12-28 Hewlett-Packard Company Adaptateur pour système d'alimentation en encre
US6089687A (en) 1998-03-09 2000-07-18 Hewlett-Packard Company Method and apparatus for specifying ink volume in an ink container
US6729707B2 (en) * 2002-04-30 2004-05-04 Hewlett-Packard Development Company, L.P. Self-calibration of power delivery control to firing resistors
JP2001292133A (ja) * 2000-04-06 2001-10-19 Konica Corp クロック発生装置、基板および画像形成装置ならびにクロック発生方法
US6648434B2 (en) * 2001-03-08 2003-11-18 Hewlett-Packard Development Company, L.P. Digitally compensated pressure ink level sense system and method
US6546796B2 (en) * 2001-03-15 2003-04-15 Therm-O-Disc, Incorporated Liquid level sensor
JP2003326726A (ja) * 2002-05-16 2003-11-19 Sii Printek Inc インクジェットヘッド及びインク吐出検査装置
US6802581B2 (en) * 2002-07-30 2004-10-12 Hewlett-Packard Development Company, L.P. Method, program product and system for ink management control
CN101054026A (zh) * 2003-06-26 2007-10-17 精工爱普生株式会社 可测量消耗品剩余量的消耗品容器
KR100497401B1 (ko) * 2003-10-29 2005-06-23 삼성전자주식회사 온도 센서 편차 보정 방법 및 장치
KR100667804B1 (ko) * 2005-06-24 2007-01-11 삼성전자주식회사 잉크 잔량 검출 장치 및 방법
KR20080003539A (ko) * 2006-07-03 2008-01-08 삼성전자주식회사 화상 형성 장치와 소모품에 장착된 비휘발성 메모리 간의통신 방법 및 시스템
US7862138B2 (en) 2007-10-04 2011-01-04 Hewlett-Packard Development Company, L.P. Flow control in an ink pen
US7970042B2 (en) * 2008-01-11 2011-06-28 Lexmark International, Inc. Spread spectrum clock interoperability control and inspection circuit
CN101859235B (zh) * 2009-04-01 2013-09-18 精工爱普生株式会社 具有多个存储装置的系统以及用于该系统的数据传输方法
US8225021B2 (en) * 2009-05-28 2012-07-17 Lexmark International, Inc. Dynamic address change for slave devices on a shared bus
US8621116B2 (en) * 2011-08-26 2013-12-31 Lexmark International, Inc. Dynamic address change optimizations
JP5653010B2 (ja) * 2009-07-31 2015-01-14 キヤノン株式会社 画像形成装置
JP5445072B2 (ja) * 2009-11-27 2014-03-19 セイコーエプソン株式会社 複数の記憶装置を備えるシステム及びそのためのデータ転送方法
SG185510A1 (en) 2010-05-10 2012-12-28 Hewlett Packard Development Co Liquid supply
IT1401525B1 (it) * 2010-08-13 2013-07-26 Isanik S R L Dispositivo sensore per misurare il flusso e/o il livello di un fluido o di una sostanza presente in un contenitore.
US8651643B2 (en) * 2010-10-22 2014-02-18 Hewlett-Packard Development Company, L.P. Fluid cartridge
BR112013009906B1 (pt) 2010-10-27 2021-05-25 Hewlett-Packard Development Company, .L.P. cartucho de tinta e método de fabricação de um cartucho de tinta
BR112013017252B1 (pt) 2011-01-07 2020-09-01 Hewlett-Packard Development Company, Lp Dispositivo de válvula multifuncional integrado usável com um contêiner de fluido e contêiner de fluido usável com um mecanismo de formação de imagem
CN102231054B (zh) * 2011-06-08 2013-01-02 珠海天威技术开发有限公司 芯片及芯片数据通信方法、耗材容器、成像设备
US9231926B2 (en) * 2011-09-08 2016-01-05 Lexmark International, Inc. System and method for secured host-slave communication
US8864277B2 (en) * 2011-09-30 2014-10-21 Hewlett-Packard Development Company, L.P. Authentication systems and methods
WO2015016860A1 (fr) 2013-07-31 2015-02-05 Hewlett-Packard Development Company, L.P. Cartouche d'imprimante et dispositif de mémoire contenant une table de couleurs compressée
AU2013399063B2 (en) 2013-08-30 2017-02-16 Hewlett-Packard Development Company, L.P. Supply authentication via timing challenge response
GB2519181B (en) * 2014-03-31 2015-09-09 Imagination Tech Ltd Clock verification
US9108448B1 (en) * 2014-08-06 2015-08-18 Funai Electric Co., Ltd. Temperature control circuit for an inkjet printhead
CN110001212B (zh) 2014-08-19 2021-04-13 惠普发展公司,有限责任合伙企业 存储器设备和打印机墨盒
US9213396B1 (en) * 2014-10-17 2015-12-15 Lexmark International, Inc. Methods and apparatus for setting the address of a module using a clock
WO2017189010A1 (fr) * 2016-04-29 2017-11-02 Hewlett-Packard Development Company, L.P. Détection de niveaux de fluide à l'aide d'un comparateur de tension
PL3297834T3 (pl) 2016-06-17 2020-03-31 Hewlett-Packard Development Company, L.P. Uwierzytelnianie wymiennego elementu
WO2018017066A1 (fr) * 2016-07-19 2018-01-25 Hewlett-Packard Development Company, L.P. Capteurs de niveau de fluide
JP6859811B2 (ja) * 2017-03-31 2021-04-14 ブラザー工業株式会社 液体排出装置
US11135840B2 (en) 2017-04-24 2021-10-05 Hewlett-Packard Development Company, L.P. Fluid ejection dies including strain gauge sensors
CN108819486B (zh) * 2018-05-11 2019-06-21 杭州旗捷科技有限公司 耗材芯片及其通信方法,耗材芯片与成像设备通信系统、方法

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9619663B2 (en) 2008-05-29 2017-04-11 Hewlett-Packard Development Company, L.P. Authenticating a replaceable printer component
WO2015116092A1 (fr) * 2014-01-30 2015-08-06 Hewlett-Packard Development Company, L.P. Têtes d'impression présentant une mesure de l'impédance de plaque de détection
WO2017074342A1 (fr) 2015-10-28 2017-05-04 Hewlett-Packard Development Company, L.P. Indication de niveau de liquide
WO2017184147A1 (fr) 2016-04-21 2017-10-26 Hewlett-Packard Development Company, L.P. Détection de niveau de liquide
WO2017189013A1 (fr) * 2016-04-29 2017-11-02 Hewlett-Packard Development Company, L.P. Détection de niveaux de fluide à l'aide d'un compteur
WO2018022038A1 (fr) 2016-07-27 2018-02-01 Hewlett-Packard Development Company, L.P. Interface horizontale pour cartouche d'alimentation en fluide pourvue d'un capteur numérique de niveau de fluide

Also Published As

Publication number Publication date
WO2020117401A1 (fr) 2020-06-11
WO2020117394A1 (fr) 2020-06-11
WO2020117391A1 (fr) 2020-06-11
WO2020117392A1 (fr) 2020-06-11
WO2020117395A1 (fr) 2020-06-11
WO2020117393A1 (fr) 2020-06-11
WO2020117848A1 (fr) 2020-06-11
WO2020117774A1 (fr) 2020-06-11
WO2020117402A1 (fr) 2020-06-11
WO2020117389A1 (fr) 2020-06-11
WO2020117396A1 (fr) 2020-06-11
WO2020117397A1 (fr) 2020-06-11
WO2020117797A1 (fr) 2020-06-11

Similar Documents

Publication Publication Date Title
US11351791B2 (en) Logic circuitry package
US20210213747A1 (en) Logic circuitry package
WO2020117786A1 (fr) Boîtier de circuit logique
EP3844000B1 (fr) Boîtier de circuit logique
US20220001673A1 (en) Logic circuitry package
EP3829883B1 (fr) Boîtier de circuiterie logique
WO2021080596A1 (fr) Boîtier de circuit logique

Legal Events

Date Code Title Description
ENP Entry into the national phase

Ref document number: 2019823869

Country of ref document: EP

Effective date: 20200423

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 19823869

Country of ref document: EP

Kind code of ref document: A1

ENP Entry into the national phase

Ref document number: 3121173

Country of ref document: CA

ENP Entry into the national phase

Ref document number: 20217016828

Country of ref document: KR

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE

REG Reference to national code

Ref country code: BR

Ref legal event code: B01A

Ref document number: 112021010613

Country of ref document: BR

ENP Entry into the national phase

Ref document number: 2019391019

Country of ref document: AU

Date of ref document: 20191203

Kind code of ref document: A

ENP Entry into the national phase

Ref document number: 112021010613

Country of ref document: BR

Kind code of ref document: A2

Effective date: 20210531