WO2008117255A1 - Diode électroluminescente à réflecteur à diffusion poreux - Google Patents
Diode électroluminescente à réflecteur à diffusion poreux Download PDFInfo
- Publication number
- WO2008117255A1 WO2008117255A1 PCT/IB2008/051157 IB2008051157W WO2008117255A1 WO 2008117255 A1 WO2008117255 A1 WO 2008117255A1 IB 2008051157 W IB2008051157 W IB 2008051157W WO 2008117255 A1 WO2008117255 A1 WO 2008117255A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- layer
- semiconductor layer
- porous semiconductor
- porous
- metal
- Prior art date
Links
- 229910052751 metal Inorganic materials 0.000 claims abstract description 59
- 239000002184 metal Substances 0.000 claims abstract description 59
- 238000000034 method Methods 0.000 claims abstract description 47
- 239000011148 porous material Substances 0.000 claims abstract description 29
- 239000004065 semiconductor Substances 0.000 claims description 65
- 239000000758 substrate Substances 0.000 claims description 63
- 238000005253 cladding Methods 0.000 claims description 47
- 239000000463 material Substances 0.000 claims description 19
- 239000002253 acid Substances 0.000 claims description 3
- 230000000873 masking effect Effects 0.000 claims 1
- 230000008569 process Effects 0.000 abstract description 22
- 238000000605 extraction Methods 0.000 abstract description 12
- 239000010410 layer Substances 0.000 description 208
- 229910005540 GaP Inorganic materials 0.000 description 96
- HZXMRANICFIONG-UHFFFAOYSA-N gallium phosphide Chemical compound [Ga]#P HZXMRANICFIONG-UHFFFAOYSA-N 0.000 description 48
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 21
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 6
- 239000011248 coating agent Substances 0.000 description 5
- 238000000576 coating method Methods 0.000 description 5
- 238000009792 diffusion process Methods 0.000 description 5
- 230000008901 benefit Effects 0.000 description 4
- 239000002019 doping agent Substances 0.000 description 4
- 239000003792 electrolyte Substances 0.000 description 4
- 238000005530 etching Methods 0.000 description 4
- 239000010931 gold Substances 0.000 description 4
- 229910052782 aluminium Inorganic materials 0.000 description 3
- 238000000151 deposition Methods 0.000 description 3
- 229910052738 indium Inorganic materials 0.000 description 3
- 239000000203 mixture Substances 0.000 description 3
- 229910052697 platinum Inorganic materials 0.000 description 3
- 238000003892 spreading Methods 0.000 description 3
- 230000007480 spreading Effects 0.000 description 3
- 238000000927 vapour-phase epitaxy Methods 0.000 description 3
- QAOWNCQODCNURD-UHFFFAOYSA-N Sulfuric acid Chemical compound OS(O)(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-N 0.000 description 2
- 239000004809 Teflon Substances 0.000 description 2
- 229920006362 Teflon® Polymers 0.000 description 2
- 230000005540 biological transmission Effects 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 2
- 238000007796 conventional method Methods 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 230000007547 defect Effects 0.000 description 2
- 230000008020 evaporation Effects 0.000 description 2
- 238000001704 evaporation Methods 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- 229910000679 solder Inorganic materials 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 238000010521 absorption reaction Methods 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- AJGDITRVXRPLBY-UHFFFAOYSA-N aluminum indium Chemical compound [Al].[In] AJGDITRVXRPLBY-UHFFFAOYSA-N 0.000 description 1
- 230000002238 attenuated effect Effects 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- ZOMNIUBKTOKEHS-UHFFFAOYSA-L dimercury dichloride Chemical class Cl[Hg][Hg]Cl ZOMNIUBKTOKEHS-UHFFFAOYSA-L 0.000 description 1
- 238000003487 electrochemical reaction Methods 0.000 description 1
- 238000005538 encapsulation Methods 0.000 description 1
- 230000008570 general process Effects 0.000 description 1
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000003801 milling Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000000465 moulding Methods 0.000 description 1
- 239000000615 nonconductor Substances 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000001259 photo etching Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 230000009290 primary effect Effects 0.000 description 1
- 239000011241 protective layer Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000007788 roughening Methods 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 238000000992 sputter etching Methods 0.000 description 1
- 238000003466 welding Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L33/00—Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L33/02—Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
- H01L33/16—Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies with a particular crystal structure or orientation, e.g. polycrystalline, amorphous or porous
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2933/00—Details relating to devices covered by the group H01L33/00 but not provided for in its subgroups
- H01L2933/0091—Scattering means in or on the semiconductor body or semiconductor body package
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L33/00—Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L33/36—Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the electrodes
- H01L33/38—Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the electrodes with a particular shape
- H01L33/382—Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the electrodes with a particular shape the electrode extending partially in or entirely through the semiconductor body
Definitions
- This invention relates to light emitting diodes (LEDs) and, in particular, to a technique for improving the light extraction efficiency of an LED without increasing the operating voltage by providing a light diffusing layer that adds virtually no forward voltage drop.
- LEDs light emitting diodes
- One group III-V composition for a light generating active layer is AlInGaP.
- Such LEDs typically generate light in the red to yellow range.
- the active layer is sandwiched between a p-type cladding layer and an n-type cladding layer, resulting in a heterostructure.
- the LED layers typically contain aluminum indium gallium phosphide (AlInGaP) with varying percentages of Al and In, depending on various well known factors such as lattice matching with a GaAs growth substrate and the desired bandgap.
- AlInGaP aluminum indium gallium phosphide
- GaAs absorbs visible light, and it is common for the GaAs substrate to be removed at the end of the growth process and replaced with a transparent GaP (0% Al and In) substrate.
- GaP -based materials have a relatively high index of refraction (approximately 3.5). As such, in accordance with Snell's law, a light ray is internally reflected within the LED unless the light ray impinges on a wall of the LED within about 17 degrees of normal (the critical angle). Light reflects off the internal walls of the LED until it is emitted or absorbed. Since the LED chip is substantially rectilinear, the reflected light will repeat its angle of incidence even after multiple reflections. For each internal reflection, the light becomes attenuated. Therefore, it is desirable to extract light emitted by the active layer with a minimum of internal reflections. The efficiency of a GaP based LED, after encapsulation, is about 14%, meaning that for every seven electrons that enter the LED only one photon is emitted from the LED.
- a conventional AlInGaP LED is formed over a GaAs growth substrate, where the LED layers comprise a bottom n-type AlInGaP cladding layer, an active layer, an upper p-type AlInGaP cladding layer, and a top p-type GaP layer.
- the LED layers comprise a bottom n-type AlInGaP cladding layer, an active layer, an upper p-type AlInGaP cladding layer, and a top p-type GaP layer.
- a thick n-type GaP layer is grown over the top p- type layer.
- the thick n-type GaP layer is then subjected to an electrochemical etch process that causes the n-type GaP layer to become porous, reflective, and light-diffusing. The electrochemical etch only substantially affects n-type material.
- the porous layer has an increased electrical resistance compared to a nonporous layer, which would result in an increased forward voltage of the LED if the porous layer were used in the current path.
- vias are etched in the porous layer to expose the non-porous p-layer, and metal is deposited in the vias and over the porous layer for making direct electrical contact to the underlying p- type layer.
- the light-absorbing GaAs growth substrate is removed after all layers are grown and then replaced with a wafer-bonded GaP substrate.
- An electrical contact for the "bottom" n-type AlInGaP layer may be formed on the wafer-bonded GaP substrate (n contact and p contact are on opposite surfaces), or the LED chip may be a flip chip where both p and n metal contacts are formed on the same surface.
- the top n-GaP layer (overlying the p-type GaP layer and prior to being made porous) is masked to expose portions of the top surface of the n-GaP layer.
- the exposed n-GaP regions are then subjected to the electrochemical etch to make those n-GaP regions porous and light diffusing.
- a dielectric/metal layer stack may then be deposited and patterned to only cover the porous regions, where the dielectric/metal layers serve as a reflector for light passing through the porous regions.
- the resist is then removed and the top surface is subjected to p-type doping (e.g., Zn), where the p-type dopants diffuse into the exposed non-porous n-GaP portions to convert those portions to p-type.
- p-type doping e.g., Zn
- a metal layer is then formed over the top surface of the p-type portions and the dielectric/metal layers. Since direct contact is made between the metal and the non-porous p-type portions, no current flows through the porous portions so there is no increased forward voltage drop. Accordingly, no vias are required in this embodiment to contact the non-porous p-layer.
- the GaAs growth substrate is removed after forming the bottom n-type AlInGaP layer, the active layer, the upper p-type AlInGaP layer and the top p-type GaP layer.
- the growth substrate is then replaced with an n-type GaP substrate directly contacting the n-type AlInGaP layer.
- the GaP substrate is then subjected to the electrochemical etch process to form the porous layer.
- Metal-filled vias are then formed through the porous layer to directly contact the n-type AlInGaP layer so that there will be no forward voltage drop across the porous layer.
- a metal layer over the porous layer contacts the vias to form the cathode electrode.
- p-type AlInGaP cladding layers are grown over the GaAs substrate followed by growing the active layer, an n-type AlInGaP cladding layer, and a top n-type GaP layer.
- the n-type GaP layer is then made porous using the electrochemical etch.
- Metal-filled vias are then formed through the porous layer so that no current flows through the high-resistance porous layer.
- the GaAs substrate is removed to allow light to exit through the top of the p -layer. An electrical contact is made to the p -layer.
- An anti-reflection coating on the light extraction surface may be combined with the porous layer to achieve a better extraction. Without the internal scattering provided by the porous layer, an anti-reflection coating is not a cost effective means to improve the performance of a rectangular chip.
- All embodiments may be flip chips or have the anode and cathode electrodes on opposite surfaces of the LED.
- the chip may be rectangular or shaped to further increase light extraction.
- Fig. 1 illustrates in cross-section the various AlInGaP semiconductor layers grown over a GaAs growth substrate in one embodiment of the invention.
- Fig. 2 illustrates the removal of the light-absorbing GaAs substrate and the wafer bonding of a transparent GaP substrate.
- Fig. 3 illustrates an electrochemical process to make the top n-GaP layer porous so as to be light diffusing.
- Fig. 4 illustrates the resulting LED chip after the process of Fig. 3.
- Figs. 5 and 6 illustrate a selective etch of the porous n-GaP layer to form vias extending to the underlying p-layer.
- Fig. 7 is a top down view of the LED chip showing a grid arrangement of the metal- filled vias through the porous n-GaP layer.
- Fig. 8 is a top down view of the LED chip showing a dot arrangement of the metal- filled vias through the porous n-GaP layer.
- Fig.9 illustrates depositing metal in the vias to electrically contact the p-layer.
- Fig. 10 illustrates the resulting chip after forming an n-metal contact and after the LED dies are separated from the wafer and mounted on a submount.
- Fig. 11 illustrates a flip chip version of the LED chip mounted on a submount.
- Fig. 12 is a flowchart of the general process used to form an LED structure in accordance with one embodiment of the invention.
- Figs. 13, 14, and 15 illustrate another embodiment of an LED structure using a porous light diffusing layer and an n-type to p-type conversion process, wherein no metal- filled vias are used to contact a p-GaP layer underlying the porous n-GaP layer.
- Fig. 16 illustrates another embodiment of the invention where the growth substrate is removed, an n-type GaP substrate is wafer bonded to the n-AlInGaP layer and made porous, and metal-filled vias are formed through the porous layer to contact the n-AlInGaP layer.
- Fig. 17 illustrates another embodiment of the invention where a p-AlInGaP cladding layer followed by an active layer, an n-AlInGaP cladding layer, and an n-GaP layer are grown on a growth substrate, and the top n-GaP layer is then made porous. Metal-filled vias are formed through the porous layer to contact the underlying n-AlInGaP layer, and the growth substrate is removed to allow light to exit through the p-layer surface.
- Fig. 18 is similar to Fig. 17 except that the LED is a flip chip.
- Fig. 19 is similar to Fig. 11 except that the GaAs growth substrate is only removed (e.g., etched away) after the LED die is mounted on the submount, resulting in a very thin LED structure.
- the invention can augment any type of GaP based LED, only a few examples of LEDs will be described.
- the LED layers may be grown using conventional techniques, and their exact compositions and thicknesses are not relevant to the invention.
- Various details of the electrochemical etch process and the porous layer used in the examples are described in U.S. patent application serial no. 11/423,413, filed on June 9, 2006, entitled Semiconductor Light Emitting Device Including Scattering Layer, by John Epler et al., assigned to the present assignee and incorporated in its entirety by reference.
- a thin InGaP stop layer 12 is grown over a 300 micron thick GaAs substrate 14.
- the stop layer 12 is later utilized when etching away the light-absorbing GaAs substrate.
- a 1.5 micron thick n-type AlInGaP layer 16 is grown over the stop layer 12, followed by growing a 0.5 micron thick AlInGaP active layer 18.
- the composition of the active layer affects the wavelength of light emitted by the LED.
- the active layer 18 may comprise multiple layers, as is well known.
- a 1.0 micron thick p-type AlInGaP layer 19 is then grown over the active layer 18.
- a 2.0 micron thick p-type GaP layer 20 is grown over layer 19.
- the above layers are all grown using metalorganic chemical vapor deposition (MOCVD).
- MOCVD metalorganic chemical vapor deposition
- the layers 16 and 19 are called confining layers or cladding layers. Each layer may comprise multiple layers for the purpose of reducing stress, varying the bandgap, current spreading, or other known purpose.
- a 30 micron thick p-type GaP layer 22 is grown by vapor-phase epitaxy (VPE), followed by a 20 micron thick n-type GaP layer 24 also formed by VPE.
- the layers 22 and 24 are also referred to below as a p-GaP layer 22 and an n-GaP layer 24 for brevity.
- One benefit of the thick p-GaN layer 22 is for current spreading.
- the layer directly underlying the n-GaP layer 24 is the p-type cladding layer 20.
- the n-GaP layer 24 is preferably greater than 5 microns thick for adequate light diffusion after it is made porous.
- the GaAs substrate 14 is etched away using a chemical etch, where the InGaP layer 12 acts as a stop layer.
- a transparent GaP substrate 26, such as greater than 200 microns thick, is then wafer-bonded to the InGaP stop layer 12.
- the removal of the GaAs substrate 14 and the wafer bonding of the GaP substrate 26 are conventional when forming GaP based LEDs.
- the GaAs substrate 14 may be removed using a variety of other methods including polishing or ion etching/milling.
- the bonding of the GaP substrate 26 may be accomplished using heat and pressure.
- the crystal orientation of the GaP substrate 26 should be aligned with the crystal orientation of the InGaP layer 12 to maximize the electrical conductivity of the junction.
- the removal of the GaAs substrate and the wafer bonding step may be performed at any other time in the LED fabrication process. Substrates other than a GaP material may also be used. Substrate removal and wafer bonding, as well as forming an AlInGaP LED, are discussed in U.S. patent no. 5,376,580 by Fred Kish et al., incorporated herein by reference. In subsequent figures, the p-GaP layers 20 and 22 are merged into a single layer 22 for simplicity.
- the n-GaP layer 24 having a preferred dopant density of 1.0E17 to 1.0E19/cm3, is made porous by an electrochemical etch process using an electrolyte.
- Temporary electrical contacts 28 are formed on the surface of the n-GaP layer 24 by a conventional metal deposition process. Electrical contact to the GaP layer 24 may be achieved in other ways.
- a temporary Teflon protective layer 29 is provided over the LED to only expose the top portion of the GaP layer 24 to the electrolyte.
- the Teflon layer 29 may be part of a reusable support structure for the wafer. At least the n-GaP layer 24 is immersed in an acid bath 30 of 5% sulfuric acid as the electrolyte.
- a platinum electrode 32 (a counter electrode) and a Saturated Calomel Electrode (SCE) 33 (a reference electrode) are also immersed in the bath.
- a DC voltage source 31 applies about 10-15 volts between the GaP layer 24 and platinum electrode 32, referenced to the SCE 33.
- the current is approximately 50mA/sq. inch.
- the electrochemical reaction caused by the current flow between the n-GaP layer 24 and the platinum electrode 32 etches vertical pores (like hollow tubes) through the entire thickness of the n-GaP layer 24. Each pore begins etching at a submicron pit at surface defects in the GaP layer 24. The etched GaP material flows into the bath solution.
- pores have a diameter of about 150nm, are approximately equally spaced (e.g., 0.5-1.0 microns apart), and comprise about 15%-75% of the volume of the porous n-GaP layer 24. In another embodiment, the pores comprise any amount over 10% of the volume of the GaP layer 24 and still provide substantial light diffusion.
- the process substantially self-terminates after the pores reach the p-GaP layer 22. The remainder of the LED chip is immune to the electrochemical process.
- the current density, dopant density, thickness, conductivity type, etchant solution, and bias voltage influence the pore density and size.
- the electrochemically etched wafer is exposed to an H 2 O:H 2 SO/t:H 2 O 2 electrolyte using 50 mW/cm 2 of sub-bandgap light from a Xe lamp, under an applied positive potential of 2 volts referenced to the SCE.
- the applied potential is too low for the above-described etching process to take place and the sub- bandgap light is only absorbed at the electrolyte-semiconductor interface, so the primary effect is to increase the porosity of the layer defined in the first step.
- the degree of porosity is determined by the time- integrated current density, which is a function of light intensity, etchant concentration, and substrate parameters.
- Fig. 4 is a cross-sectional view of the resulting LED chip showing the vertical pores 34 extending through the n-GaP layer 24.
- the porous n-GaP layer 24 is selectively masked with a photoresist 36 using standard photolithographic techniques, where openings in the mask define where conductive vias are to be formed for providing electrical contact to the underlying p-GaP layer 22.
- a reactive ion etch (RIE) is performed to etch the vias completely through the porous n-GaP layer 24.
- Photochemical etching methods may also be used to etch the vias.
- the vias are spaced 30 microns apart and the diameter of each via is 5 microns.
- Fig. 6 illustrates the vias 38 formed by the process of Fig. 5.
- the vias may be in any pattern, such as a grid 40 shown by the top down view of Fig. 7 (black lines are trenches in the n-GaP layer 24) or an array of dots 42 shown in Fig. 8.
- metal e.g., AuZn
- sputtering any suitable conventional technique (e.g., sputtering) to fill the vias 38 and form a metal layer 44 over the n-GaP layer 24.
- the AuZn layer is capped, using sputtering, with a barrier layer of TiW, followed by a layer of Au as a bonding metal for solder or an ultrasonic weld. Any shallow dimples in the metal layer 44 due to the vias are not shown for simplicity.
- a metal contact 46 is then formed on the conductive GaP substrate 26 to make electrical contact to the n-AlInGaP layer 16.
- the contact 46 may be AuGe with an Au cap formed using evaporation.
- the wafer containing the LEDs is then scribed and broken, or sawed, to singulate the LED dies.
- Each LED die is then mounted onto a submount 48.
- a gold pad on the submount 48 is ultrasonically welded to the metal layer 44 on the LED die.
- the body of the submount 48 is an electrical insulator, such as a ceramic.
- a metal pattern on the submount 48 extends from under the die and terminates in a p-bonding pad 50 for connection to a wire 52.
- a wire 54 is also bonded to an n-contact 46.
- the n-electrode metal may be in other forms to allow light to be emitted yet provide suitable current spreading over the active layer 18.
- Wires 50 and 52 are coupled to a power supply for the LED die.
- Light emitted by the active layer 18 is either directly emitted through the GaP substrate 26 or is emitted after the light reflects off one or more of the internal surfaces of the die. Any light incident on the porous n-GaP layer 24 is diffusively reflected by the pores. The metal extending through the vias also reflects the light. Substantially no light reaches the reflective metal layer 44 through the n-GaP layer 24. Any light impinging on the metal layer 44 is reflected toward the active layer and further diffused by the n-GaP layer 24. The diffusion of light has been determined to increase the light extraction efficiency of the LED structure by 30%. Hence, if the extraction efficiency of a conventional AlInGaP LED is 14%, the addition of the porous n-GaP layer 24 increases the efficiency to about 18% with no increase in the operating forward voltage.
- the LED die is formed as a flip chip, with the n and p contacts formed on the same surface, facing the submount 60.
- a via is etched through the porous n-GaP layer 24, the p-GaP layer 22, and the active layer 18.
- An insulating material 62 such as silicon nitride formed by plasma deposition, is then formed on the inner walls of the via.
- the via is then filled with a metal 64 by evaporation so that the n and p contacts for attachment to the submount 60 are substantially planer.
- the contacts are then ultrasonically welded to gold pads on the submount 60.
- Solder or other bonding materials may be used instead of ultrasonic welding.
- a metal pattern on the submount 60 contains n and p contacts 66, 68 for bonding wires 70, 72 thereto.
- Other forms of electrical connection between the submount and the power supply may be used, such as making the submount a surface mount structure where the submount has metal pads on its bottom surface for direct bonding to pads on a circuit board.
- Fig. 12 is a self-explanatory flowchart containing steps 81-89 summarizing the above-described process.
- Figs. 13-15 illustrate another embodiment where metal vias through the porous n- GaP layer are obviated.
- the non-porous top n-GaP layer 95 (layer 24 in Fig. 1) is masked using photoresist portions 92 to expose portions of the top surface of the n-GaP layer 95.
- the exposed n-GaP regions 96 are then subjected to the electrochemical etch process of Fig. 3 (which only affects n-type material) to make those n-GaP regions 96 porous and light diffusing.
- Fig. 3 which only affects n-type material
- a dielectric layer 98 is then deposited and patterned to only cover the porous regions 96, where the dielectric serves as a reflector for light passing through the porous regions.
- the resist is then removed and the top surface is subjected to a p-type blanket doping 100, where the p-type dopant (e.g., Zn) diffuses into the exposed non-porous n-GaP layer 95 portions to convert those portions to p-type.
- the dielectric layer 98 is optional but has the benefit of blocking Zn diffusion into the porous portions 96 where it may increase optical absorption.
- the n-GaP layer 95 may be formed to be relatively thin (less than 20 microns) to achieve the p-type conversion through the entire thickness of the layer 95.
- a metal layer 102 is then formed over the top surface of the p-type regions and the dielectric layer 98, forming an ohmic contact to the nonporous p-type regions.
- the nonporous regions will be heavily doped from the diffusions and provide a low resistance current path. Since direct contact is made between the metal and the p-type regions, no current need flow through any porous layer to reach the active region so there is minimal increase in forward voltage drop.
- a 10% nonporous area 10 um thick would add approximately 20 meV to a typical forward voltage. Accordingly, no vias are required in this embodiment to electrically contact the p-GaP layer 22.
- the metal is reflective so that substantially all light is reflected or diffusively reflected back toward the active layer.
- a metal contact 104 may be formed on the GaP substrate 26 for electrically contacting the n-AlInGaP layer 16, or a flip chip contact to the layer 16 may be formed. As in the previous embodiment, the LED chip is mounted on a submount.
- Fig. 15 where there are non-porous semiconductor current channels between the porous portions, a thinner porous layer is particularly desirable since the electrochemical etch to form the pores is isotropic.
- the optimal thickness of the porous layer depends on the particular LED formed and may be determined empirically.
- Fig. 16 illustrates another embodiment.
- n-AlInGaP layer 108 is grown on a GaAs growth substrate (not shown), followed by an active layer 110, a p-AlInGaP layer 111, and a p-type GaP layer 112.
- the growth substrate is then replaced with an n-type GaP substrate 114, using wafer bonding, directly contacting the n-AlInGaP layer 108.
- the GaP substrate 114 is then subjected to an electrochemical etch process similar to Fig. 3 (a voltage is applied to the GaP substrate 114) to form pores through a certain thickness of the GaP substrate 114.
- the GaP substrate 114 may be reduced in thickness by any known means (mechanical, chemical) prior to the electrochemical etch process so that the pores may extend completely through the substrate.
- Metal- filled vias 116 are then formed through the porous layer to directly contact the n-AlInGaP layer 108 (or directly contact a non-porous material) so that there will be no forward voltage drop across the porous layer.
- a metal layer 118 over the porous layer contacts the vias to form the cathode electrode.
- a metal contact 122 is formed over the p-GaP layer 112. The LED is then mounted on a submount 48.
- Fig. 17 illustrates another embodiment.
- One or more p-AlInGaP cladding layers 124 are grown over the GaAs substrate 126 followed by growing an active layer 128, an n- AlInGaP cladding layer 130, and a top n-GaP layer 132.
- the n-GaP layer 132 is then made porous using the electrochemical etch process of Fig. 3.
- Metal-filled vias 134 are then formed through the porous layer so that no current flows through the high-resistance porous layer, and a metal layer 136 is formed over the porous layer to contact the vias and act as a reflector.
- the GaAs substrate 126 is removed to allow light to exit through the top of the p- AlInGaP layer 124.
- a metal electrical contact 138 is made to the p-layer.
- the LED is then mounted on a submount 48.
- Fig. 18 is similar to Fig. 17 except that the LED is a flip chip.
- the flip chip electrical contact structure and submount were described with respect to Fig. 11.
- Fig. 19 is similar to Fig. 11 except that the GaAs growth substrate 14 is removed by etching after the LED die is mounted on the submount 60, resulting in a very thin LED structure.
- An array of LED dies may be mounted on a single submount wafer to simplify processing and handling.
- Various processes may be performed while the LED dies are mounted on the submount wafer, such as depositing a phosphor coating over each die, roughening the top surface of each die to increase light extraction, removing the growth substrate, encapsulating each LED die, molding lenses over each LED die, or other process.
- the submount wafer is sawed to singulate the LED structures.
- the submounts may later be mounted on printed circuit boards.
- a first layer said to be overlying or underlying a second layer may actually have intermediate layers between the first and second layers.
- an anti-reflection coating may be combined with the porous layer to great advantage.
- an anti- reflection coating provides no significant improvement in extraction efficiency.
- a buried porous layer randomizes the photons, reduces internal loss, and preserves a planar surface. Therefore, the reduction of the Fresnel reflection improves the extraction efficiency in almost direct proportion to the improvement in single pass transmission.
- EQE initial external quantum efficiency
- GaP gallium phosphide
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Led Devices (AREA)
Abstract
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020097022387A KR101431247B1 (ko) | 2007-03-27 | 2008-03-27 | 다공성 확산 반사체를 갖는 led |
JP2010500416A JP5258872B2 (ja) | 2007-03-27 | 2008-03-27 | 多孔質拡散反射器を有するled |
CN200880010085.4A CN101681957B (zh) | 2007-03-27 | 2008-03-27 | 具有多孔漫反射器的led |
EP20080737640 EP2132790B1 (fr) | 2007-03-27 | 2008-03-27 | Diode électroluminescente à réflecteur diffuseur poreux |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/692,132 US7601989B2 (en) | 2007-03-27 | 2007-03-27 | LED with porous diffusing reflector |
US11/692,132 | 2007-03-27 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2008117255A1 true WO2008117255A1 (fr) | 2008-10-02 |
Family
ID=39592805
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/IB2008/051157 WO2008117255A1 (fr) | 2007-03-27 | 2008-03-27 | Diode électroluminescente à réflecteur à diffusion poreux |
Country Status (7)
Country | Link |
---|---|
US (1) | US7601989B2 (fr) |
EP (1) | EP2132790B1 (fr) |
JP (2) | JP5258872B2 (fr) |
KR (1) | KR101431247B1 (fr) |
CN (1) | CN101681957B (fr) |
TW (1) | TWI479673B (fr) |
WO (1) | WO2008117255A1 (fr) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP2590235A1 (fr) * | 2011-11-07 | 2013-05-08 | LG Innotek Co., Ltd. | Dispositif électroluminescent |
Families Citing this family (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8216362B2 (en) * | 2006-05-19 | 2012-07-10 | Memc Electronic Materials, Inc. | Controlling agglomerated point defect and oxygen cluster formation induced by the lateral surface of a silicon single crystal during CZ growth |
KR101427076B1 (ko) * | 2008-07-22 | 2014-08-07 | 삼성전자주식회사 | 반도체 발광소자 |
US10147843B2 (en) | 2008-07-24 | 2018-12-04 | Lumileds Llc | Semiconductor light emitting device including a window layer and a light-directing structure |
US20100279437A1 (en) * | 2009-05-01 | 2010-11-04 | Koninklijke Philips Electronics N.V. | Controlling edge emission in package-free led die |
US8008683B2 (en) | 2008-10-22 | 2011-08-30 | Samsung Led Co., Ltd. | Semiconductor light emitting device |
DE102009006177A1 (de) * | 2008-11-28 | 2010-06-02 | Osram Opto Semiconductors Gmbh | Strahlungsemittierender Halbleiterchip |
DE102009033287A1 (de) * | 2009-07-15 | 2011-01-20 | Osram Opto Semiconductors Gmbh | Leuchtdiode und Verfahren zur Herstellung einer Leuchtdiode |
US8400064B2 (en) * | 2009-09-09 | 2013-03-19 | Koninklijke Philips Electronics N.V. | Zener diode protection network in submount for LEDs connected in series |
WO2011125311A1 (fr) * | 2010-04-01 | 2011-10-13 | パナソニック株式会社 | Élément de diode électroluminescente et dispositif de diode électroluminescente |
US9070851B2 (en) | 2010-09-24 | 2015-06-30 | Seoul Semiconductor Co., Ltd. | Wafer-level light emitting diode package and method of fabricating the same |
CN102623579A (zh) * | 2011-01-28 | 2012-08-01 | 展晶科技(深圳)有限公司 | 半导体发光芯片制造方法 |
DE112011104913T5 (de) * | 2011-02-18 | 2013-12-24 | Epistar Corp. | Optoelektronische Vorrichtung und Verfahren zum Herstellen derselben |
JP2013074245A (ja) * | 2011-09-29 | 2013-04-22 | Oki Electric Ind Co Ltd | 発光ダイオードの製造方法及び発光ダイオード |
KR101967836B1 (ko) * | 2012-12-14 | 2019-04-10 | 삼성전자주식회사 | 3차원 발광 소자 및 그 제조방법 |
TW201424059A (zh) * | 2012-12-14 | 2014-06-16 | Epistar Corp | 光電元件及其製造方法 |
KR102061563B1 (ko) | 2013-08-06 | 2020-01-02 | 삼성전자주식회사 | 반도체 발광소자 |
CN205944139U (zh) | 2016-03-30 | 2017-02-08 | 首尔伟傲世有限公司 | 紫外线发光二极管封装件以及包含此的发光二极管模块 |
US10193018B2 (en) * | 2016-12-29 | 2019-01-29 | Intel Corporation | Compact low power head-mounted display with light emitting diodes that exhibit a desired beam angle |
KR102435409B1 (ko) * | 2018-01-04 | 2022-08-24 | 엘지전자 주식회사 | 반도체 발광소자를 이용한 디스플레이 장치 |
GB2597109B (en) * | 2020-07-16 | 2023-05-10 | Plessey Semiconductors Ltd | Strain relaxation layer |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050161696A1 (en) * | 2004-01-28 | 2005-07-28 | Matsushita Electric Industrial Co., Ltd. | Semiconductor light-emitting device and method for fabricating the same |
US20060255358A1 (en) * | 2006-05-19 | 2006-11-16 | Shum Frank T | Electrode structures for LEDs with increased active area |
US20070284607A1 (en) * | 2006-06-09 | 2007-12-13 | Philips Lumileds Lighting Company, Llc | Semiconductor Light Emitting Device Including Porous Layer |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2005005727A (ja) * | 2001-11-19 | 2005-01-06 | Sanyo Electric Co Ltd | 化合物半導体発光素子 |
US6784462B2 (en) * | 2001-12-13 | 2004-08-31 | Rensselaer Polytechnic Institute | Light-emitting diode with planar omni-directional reflector |
JP2005244201A (ja) * | 2004-01-28 | 2005-09-08 | Matsushita Electric Ind Co Ltd | 半導体発光素子及びその製造方法 |
JP2006147787A (ja) * | 2004-11-18 | 2006-06-08 | Sony Corp | 発光素子及びその製造方法 |
CN100566490C (zh) * | 2005-03-14 | 2009-12-02 | 皇家飞利浦电子股份有限公司 | 多晶陶瓷结构中的磷光体和包括该磷光体的发光元件 |
JP4766966B2 (ja) * | 2005-09-07 | 2011-09-07 | 京セラ株式会社 | 発光素子 |
US7626210B2 (en) * | 2006-06-09 | 2009-12-01 | Philips Lumileds Lighting Company, Llc | Low profile side emitting LED |
-
2007
- 2007-03-27 US US11/692,132 patent/US7601989B2/en active Active
-
2008
- 2008-03-27 JP JP2010500416A patent/JP5258872B2/ja active Active
- 2008-03-27 CN CN200880010085.4A patent/CN101681957B/zh active Active
- 2008-03-27 KR KR1020097022387A patent/KR101431247B1/ko active IP Right Grant
- 2008-03-27 EP EP20080737640 patent/EP2132790B1/fr active Active
- 2008-03-27 TW TW097111121A patent/TWI479673B/zh active
- 2008-03-27 WO PCT/IB2008/051157 patent/WO2008117255A1/fr active Application Filing
-
2013
- 2013-02-28 JP JP2013039169A patent/JP5456193B2/ja active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050161696A1 (en) * | 2004-01-28 | 2005-07-28 | Matsushita Electric Industrial Co., Ltd. | Semiconductor light-emitting device and method for fabricating the same |
US20060255358A1 (en) * | 2006-05-19 | 2006-11-16 | Shum Frank T | Electrode structures for LEDs with increased active area |
US20070284607A1 (en) * | 2006-06-09 | 2007-12-13 | Philips Lumileds Lighting Company, Llc | Semiconductor Light Emitting Device Including Porous Layer |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP2590235A1 (fr) * | 2011-11-07 | 2013-05-08 | LG Innotek Co., Ltd. | Dispositif électroluminescent |
US8969897B2 (en) | 2011-11-07 | 2015-03-03 | Lg Innotek Co., Ltd. | Light emitting device |
Also Published As
Publication number | Publication date |
---|---|
TWI479673B (zh) | 2015-04-01 |
TW200903861A (en) | 2009-01-16 |
CN101681957B (zh) | 2012-05-30 |
CN101681957A (zh) | 2010-03-24 |
US20080237619A1 (en) | 2008-10-02 |
JP2013102239A (ja) | 2013-05-23 |
US7601989B2 (en) | 2009-10-13 |
KR101431247B1 (ko) | 2014-08-20 |
JP2010522984A (ja) | 2010-07-08 |
JP5258872B2 (ja) | 2013-08-07 |
EP2132790A1 (fr) | 2009-12-16 |
EP2132790B1 (fr) | 2015-05-13 |
JP5456193B2 (ja) | 2014-03-26 |
KR20090125202A (ko) | 2009-12-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7601989B2 (en) | LED with porous diffusing reflector | |
US8174025B2 (en) | Semiconductor light emitting device including porous layer | |
US7563625B2 (en) | Method of making light-emitting diodes (LEDs) with improved light extraction by roughening | |
US7524686B2 (en) | Method of making light emitting diodes (LEDs) with improved light extraction by roughening | |
JP5496104B2 (ja) | 半導体発光デバイス用コンタクト | |
US7993943B2 (en) | GaN based LED with improved light extraction efficiency and method for making the same | |
US6191436B1 (en) | Optical semiconductor device | |
US20040084682A1 (en) | Semiconductor chip for optoelectronics and method for production thereof | |
JP2009524918A (ja) | 光電式半導体チップ | |
KR20200123126A (ko) | 발광 다이오드 및 그 제조방법 | |
EP1403933B1 (fr) | Diode éléctroluminescente à semiconducteurs | |
JP2947155B2 (ja) | 半導体発光素子及びその製造方法 | |
KR101805301B1 (ko) | 광추출효율 향상을 위한 p-형 오믹 접합 전극 패턴을 구비한 자외선 발광 다이오드 소자 | |
TW202347822A (zh) | 微型led結構和微型顯示面板 | |
TW202339322A (zh) | 微型led結構和微型顯示面板 | |
CN117995950A (zh) | 发光二极管及其制备方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200880010085.4 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 08737640 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2008737640 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: 2010500416 Country of ref document: JP Kind code of ref document: A |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
ENP | Entry into the national phase |
Ref document number: 20097022387 Country of ref document: KR Kind code of ref document: A |