WO1996015605A1 - Led array interface - Google Patents

Led array interface Download PDF

Info

Publication number
WO1996015605A1
WO1996015605A1 PCT/US1995/013355 US9513355W WO9615605A1 WO 1996015605 A1 WO1996015605 A1 WO 1996015605A1 US 9513355 W US9513355 W US 9513355W WO 9615605 A1 WO9615605 A1 WO 9615605A1
Authority
WO
WIPO (PCT)
Prior art keywords
status
source
buffers
repeater
coupled
Prior art date
Application number
PCT/US1995/013355
Other languages
English (en)
French (fr)
Inventor
William Lo
Stephen Mcrobert
Original Assignee
Advanced Micro Devices, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices, Inc. filed Critical Advanced Micro Devices, Inc.
Priority to DE69533841T priority Critical patent/DE69533841T2/de
Priority to EP95938265A priority patent/EP0791258B1/en
Priority to JP8516060A priority patent/JPH10508956A/ja
Publication of WO1996015605A1 publication Critical patent/WO1996015605A1/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L43/00Arrangements for monitoring or testing data switching networks
    • H04L43/08Monitoring or testing based on specific metrics, e.g. QoS, energy consumption or environmental parameters
    • H04L43/0805Monitoring or testing based on specific metrics, e.g. QoS, energy consumption or environmental parameters by checking availability
    • H04L43/0817Monitoring or testing based on specific metrics, e.g. QoS, energy consumption or environmental parameters by checking availability by checking functioning
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/04Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of a single character by selection from a plurality of characters, or by composing the character by combination of individual elements, e.g. segments using a combination of such display devices for composing words, rows or the like, in a frame with fixed character positions
    • G09G3/06Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of a single character by selection from a plurality of characters, or by composing the character by combination of individual elements, e.g. segments using a combination of such display devices for composing words, rows or the like, in a frame with fixed character positions using controlled light sources
    • G09G3/12Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of a single character by selection from a plurality of characters, or by composing the character by combination of individual elements, e.g. segments using a combination of such display devices for composing words, rows or the like, in a frame with fixed character positions using controlled light sources using electroluminescent elements
    • G09G3/14Semiconductor devices, e.g. diodes

Definitions

  • the present invention relates generally to computer network management, and more specifically, to manually managed computer networks having an array of indicators to convey repeater status information.
  • Networks of computers are commonly used in today's business environment.
  • One common network system structure uses one or more repeaters.
  • a repeater will correct timing and amplitude errors of data packets transmitted in the network.
  • a repeater typically includes several ports.
  • a data packet received at one port is retransmitted from the other ports of the repeater.
  • every data packet passes through each repeater. Therefore, a network administrator may conveniently use each repeater as a management device from which to gather information concerning the operation of the network. This information assists the administrator in network management.
  • Network management has evolved into two broad classes of methodology.
  • One class provides for automatic management of a repeater, with the other class providing for unmanaged repeaters.
  • a managed repeater has an interface to a management unit, and provides repeater status information to the management unit. The management unit will process the status information, and automatically take corrective action if required.
  • An unmanaged repeater does not make use of a management unit. Rather, the repeater provides an interface for an array of indicators, such as light emitting diodes (LEOs) , that are activated in response to status information from the repeater.
  • LEOs light emitting diodes
  • the network administrator is required to manually monitor the LEOs for an indication of a condition for the network. If the LEDs indicate a condition re-quiring corrective action, the network administrator adjusts the network as necessary in response to the indications from the LEDs.
  • the unmanaged repeater is a less expensive solution.
  • An unmanaged network's cost may be reduced by limiting interface components, particularly those that relate to passing status information via the indicator array. For example, a repeater that includes sixteen ports, and that has five status conditions monitored by the indicator, requires eighty indicators.
  • an inelegant solution would be to provide one pin for each indicator of the array, plus a ground pin. Such a solution would be too expensive to implement. For example, the configuration described would require 81 extra pins.
  • the interface and external components to selectively activate each of these indicators can contribute significantly to the final cost of an unmanaged repeater.
  • the present invention provides apparatus and method for simply, efficiently and economically driving an array indicator with status values.
  • the preferred embodiment activates individual indicators with a low duty cycle.
  • the interface includes a pulse modifier for those status values that change fast enough to be otherwise difficult, or impossible, to observe.
  • An advantage of the preferred embodiment is that a greatly reduced pin count is required for output of the various status conditions.
  • each column of the array indicator identifies a particular port of a repeater.
  • Each group of source buffers is responsive to a buffer select signal to enable the source buffers in the group to drive a source current.
  • Each group of source buffers receives a plurality of status lines, each line having a plurality of time-division multiplexed status values indicating particular status conditions.
  • One source buffer from each group is coupled to each status line.
  • Individual source buffers are activated in response to assertions of status values.
  • a plurality of sink buffers are attached to each row of the indicator array.
  • a status enable signal associated with a specific status indication enables the sink buffer to sink a current from the row it is attached to.
  • An LEO is illuminated only when the source buffer coupled to its anode is in an enabled group and the source buffer receives an asserted status value and the sink buffer coupled to its cathode is enabled.
  • a pulse modifier extends the apparent duration of the status indication to allow the LED indication to be observed.
  • Fig. 1 is a block schematic diagram of a computer network implementing a star topology, having an unmanaged repeater at each hub of the network;
  • Fig. 2 is a is block diagram of a sixteen port unmanaged repeater connected to an indicator array
  • Fig. 3 is a block diagram of the indicator array
  • Fig. 4 is a schematic diagram of a driver circuit for the indicator array
  • Fig. 5 is a timing diagram for signals on status bus 65, and values for status enable signals CRS, COLX, PART, LINK and POL, and BSEL;
  • Fig. 6 is a state machine diagram of a pulse stretcher according to the preferred embodiment
  • Fig. 7 is a schematic diagram of a pulse stretcher circuit
  • Fig. 8 is a schematic diagram of a preferred embodiment for a first portion of an indicator array interface circuit
  • Fig. 9 is a detailed schematic diagram of a second portion of the indicator array interface illustrating one of several multiplexing circuits for driving selected status signals to the indicator array.
  • Fig. 1 is a block schematic diagram of a network 10 of a plurality of end stations 15 (e.g., personal computers) implementing a star topology, network 10 includes an unmanaged repeater 20 at each hub.
  • the preferred embodiment is implemented using a carrier sense multiple access with collision detection (CSMA/CD) compliant network.
  • Repeater 20 conforms to IEEE Standard 802.3, hereby expressly incorporated by reference for all purposes.
  • network 10 passes a data packet from one personal computer 15, through one or more repeaters 20, to another personal computer 15.
  • Repeater 20 receives the data packet at one port, and broadcasts the data packet from other ports.
  • Fig. 2 is a is block diagram of repeater 20 connected to an indicator array 25.
  • Repeater 20 is sfctown with sixteen ports, although the present invention may be implemented with repeaters having a different number of ports. Associated with each of the ports are a number of various status conditions. Repeater 20 provides an indication of these status conditions, per port, by sending status information to array indicator 25. There are many different types of status conditions that may be displayed using the preferred embodiment. Though the preferred embodiment implements the invention using five particular status conditions, other designs and configurations may use other numbers of conditions, or different status types.
  • Fig. 3 is a block diagram of indicator array 25.
  • Array indicator 25 includes an array of indicators 30 i#j , one column for each of m ports (for a total of sixteen columns in the preferred embodiment) , and a row for each status. There are a total of eighty indicators (30 ⁇ (i ⁇ 1 to 16, j - 1 to 5)) for array indicator 25.
  • the preferred embodiment monitors and displays five conditions for each port: carrier sense (CRS) , collision (COL) , partition (PART) , link status (LINK) , and polarity
  • Fig. 4 is a schematic diagram of a driver circuit 50 for indicator array 25.
  • each indicator 30 i * shown in Fig. 3 is a light emitting diode (LED) .
  • An LED will illuminate to indicate the status value of a particular status condition for a particular port.
  • Driver circuit 50 includes a first buffer unit 55 x and a second buffer unit 55 2 .
  • Each buffer unit 55 includes a plurality of source buffers (not shown) that provide a source current on an output line 60 ⁇ where i ranges from 1 to m (with m being the number of ports) .
  • the source current is sufficient to activate one LED.
  • the total number of source buffers is equal to the number of columns of array indicator 25, one source buffer coupled to each column.
  • Each buffer unit 55 is responsive to a BUFFER SELECT (BSEL) signal to enable its source buffers to source current. BSEL is active LOW, enabling a buffer unit when deasserted, though other configurations are possible.
  • a status bus 65 p , p » 1 to m/2 in the preferred embodiment, provides status signals to each buffer unit 55. In general, p multiplied by the number of buffer groups equals m, so multiplexing could be done by three buffer groups with p « m/3. In some implementations, status conditions could be multiplexed as well as, or instead of, port status signals.
  • Each buffer unit 55 is coupled to one-half (in the preferred embodiment) of the LEDs.
  • Status bus 65 includes one status line 65 p for each source buffer in each buffer unit 55, with eight source buffers per buffer unit 55, for a total of eight status lines in status bus 65, and eight output lines 60 ⁇
  • Driver circuit 50 includes a sink buffer 70 i for each row of indicator' array 25.
  • Each sink buffer 70 i is implemented in the preferred embodiment as an inverter coupled to a lead line 15 L .
  • Sink buffer 10 L is capable of sinking a sink current.
  • Sink buffer 70 i is sized to accommodate a sink current at least equal to the number of source buffers in each buffer unit multiplied by the magnitude of the source current provided by one source buffer. In the preferred embodiment, the sink current could be eight times as great as the source current, depending upon various status indications. Sinking of a sink current by any particular sink buffer 70 i is enabled by assertion of a status enable signal.
  • each sink buffer 70 i corresponds to one status row of indicator array 25.
  • Each LED of array indicator 25 includes an anode and a cathode. The anodes of LEDs in a column x, that is indicators 30 x * , are each coupled to a common lead line 60 x .
  • Fig. 5 is a timing diagram for signals on each status bus 65 p , and values for enable signals BSEL, CRS, COLX, PART, LINK and POL. As shown, status bus 65 includes the eight status lines 65 p as indicated above. BSEL alternately enables one buffer unit 55 and then the other buffer unit.
  • status bus 65 carries time multiplexed status information for eight of the sixteen ports. Depending upon the value of BSEL, status bus 65 will carry status signals for ports 1-8 (BSEL LOW) and ports 9-16 (BSEL HIGH) . Thus, the eight signal streams shown at the top of Fig. 5 first correspond to ports 9-16 (BSEL is HIGH) , and correspond to ports 1-8 (BSEL is LOW) .
  • the status values presented on status bus 65 at any particular time is determined by the particular combination of BSEL and the status enable signals CRS, COLX, PART, LINK, and POL.
  • the enable signals and BSEL together periodically cycle through ten different states. While BSEL is HIGH, each of the status enable signals gets asserted. Then, while BSEL is LOW, each of the status enable signals are asserted again. The process repeats itself continuously as long as status information is to be displayed.
  • repeater 20 shown in Fig. 2 will determine various status values for ports 1-16.
  • BSEL When BSEL is first HIGH, CRS is asserted. Therefore, status bus 65 provides status value signals for the CRS status to buffer unit 55-i and to buffer 55 2 . Only buffer unit 55 2 is enabled by BSEL, so those source buffers in buffer unit 55 2 receiving an asserted CRS status value will be able to provide a source current on corresponding ones of lead lines 60 9 -60 16 . Buffer unit 55 2 will not provide source current to any of lead lines 60 1 -60 ⁇ . This means that only those LEDs corresponding to indicators 30 9f -30 16#j will be enabled.
  • sink buffer 70 2 enables a sink current on lead line 75 2 .
  • sink buffer 70 2 enables a sink current on lead line 75 2 .
  • the CRS status enable signal is deasserted and the COLX status enable signal is asserted (with BSEL remaining HIGH) .
  • Asserting the COLX status enable signal enables sink buffer 70 2 to sink current from lead line 75 2 .
  • LEDs corresponding to indicators 30 9r -30 ⁇ 6>2 are enabled.
  • the data on status bus 65 changes to drive COLX status for ports 9-16. This process continues for the PART status enable signal, the LINK status enable signal, and the POL status enable signal. After cycling through all of the status enable signals with BSEL HIGH, BSEL is LOW. Setting BSEL LOW enables buffer unit 55 a and disables buffer unit 55 2 . Thus, LEDs corresponding to indicators 30 1 1 -30 8>5 are enabled, depending upon values presented on status bus 65.
  • the status enable signals are asserted in turn, cycling through CRS, COLX, PART, LINK and POL. The process repeats, continually matching status information signals to the proper buffer unit and status signal class.
  • each status enable signal defines a duty cycle for LEDs of indicator array 25.
  • each LED will be driven 10% of the time.
  • each status enable signal has a pulse width of about 6.4 microseconds, other values can be used. If the value is too short, the LED may not turn on, and if it is too long, an LED will appear to flicker due to the 10% duty cycle.
  • a single pulse of 6.4 microseconds for the LED is far too short to be perceived by a human observer.
  • the LED To be visible, the LED must be activated in sequence by a series of pulses. This series of pulses is typically in the millisecond range.
  • the invention as described is sufficient to activate indicators 30 lfj of array indicator 25 to display repeater status information.
  • the preferred embodiment uses a pulse modifier for these 'stealth' indications having a low observable condition.
  • the present embodiment uses a pulse stretcher as the pulse modifier to ensure that a status indication will be displayed long enough to be observed by an observer, other types of indicators may require different pulse modification, depending upon the particular reason an observer may not observe it.
  • the pulse stretcher actually extends a duration of a status value to a sufficiently long duration that it will be visible.
  • the amount of extension determines how responsive an indicator is to changes in the status value. If the extension is too short, the indicator will appear dim. An extension that is too long masks changes in the status value, suggesting to an observer that the status condition is on longer than is actually the case.
  • Fig. 6 is a state transition diagram of a state machine 100 for a pulse stretcher according to the present invention.
  • State transition diagram 100 includes three states for an indicator: an OFF state 105, an 0N_1 state 110, and an 0N_2 state 115.
  • the pulse stretcher responds to a STATUS signal, and to a PULSE signal.
  • the STATUS signal is the status value that is to receive an extension. STATUS is asserted (i.e., HIGH) to indicate that the status is active.
  • the PULSE signal is an output from a freerunning pulse counter that periodically issues the PULSE signal. In the preferred embodiment, the period of the pulse counter is in the milliseconds range. While this value is predetermined in the preferred embodiment, it is possible to provide for a programmable (i.e., changeable) pulse period as well known in the art.
  • the pulse stretcher is in OFF state 105.
  • STATUS remains deasserted (i.e., LOW)
  • the pulse stretcher remains in OFF state 105.
  • Assertion of STATUS transitions the pulse stretcher to ON_l state 110.
  • STATUS remains asserted OR PULSE is deasserted
  • state machine 100 remains in ON_l state 110.
  • PULSE is asserted AND STATUS is deasserted
  • state machine 100 transitions to ON_2 state 115.
  • State machine 100 remains in 0N_2 state 115 as long as PULSE is deasserted AND STATUS is deasserted.
  • the precise amount of extension provided to a STATUS indication is variable. There is a minimum extension and a maximum extension using the preferred embodiment for the status modifier. The minimum is about equal to one period of the pulse counter, and the maximum is about two periods of the pulse counter. For the pulse counter having a period of four milliseconds, the extension ranges from about four milliseconds to about eight milliseconds.
  • Fig. 7 is a schematic diagram of a preferred embodiment of a pulse stretcher 200.
  • Pulse stretcher 200 includes an inverter Gl, two dual-input AND gates (G2 and G3) , a triple-input AND gate G4, a dual-input OR gate G5, a triple- input OR gate G6, and two D flip-flops (FF1 and FF2) .
  • Pulse stretcher 200 implements state machine 100 described above with respect to Fig. 6.
  • the PULSE signal is coupled to an input of inverter Gl.
  • An output of inverter Gl is coupled to one input of AND gate G2 and to one input of AND gate G4.
  • An output of AND gate G2 is coupled to one input of OR gate G6, and an output of AND gate G4 is coupled to one input of OR gate G5.
  • the STATUS signal is coupled to another input of OR gate G5 and to another input of OR gate G6.
  • An output of OR crate G5 is coupled to a data inDUt of fliD-floD FFl.
  • FliD- flop FFl has an output coupled to another input of AND gate G4 and to an input of AND gate G3.
  • An output of OR gate G6 is coupled to a D-input of FF2, with an output of flip-flop FF2 providing an output OUT.
  • the output of flip-flop FF2 is coupled to another input of AND gate G2, another input of AND gate G3, and another input of AND gate G4.
  • An output of AND gate G3 is coupled to another input of OR gate G6.
  • FIG. 8 is a schematic diagram of a preferred embodiment for a first part 300 of an indicator array interface circuit implementing the present invention.
  • First part 300 is integrated into repeater 20.
  • First part 300 includes two 6-bit binary counters (305 and 310) and a 4-bit decade counter 315.
  • a decoder 320 is coupled to an output of counter 315.
  • Each counter includes a carry in (C IN ) and a carry out (C ou ⁇ ) port.
  • C IN of counter 305 is coupled to v ⁇ .
  • a ten megahertz clock is coupled to CLK of counter 305, counter 310 and counter 315.
  • C Q - Q of counter 305 is coupled to C IN of counter 315.
  • a tap coupled to C o ⁇ of counter 305 provides a LATCH signal output. LATCH pulses about once every 6.4 microseconds.
  • C o ⁇ of counter 315 is coupled to C ZN of counter 310.
  • C o ⁇ of counter 310 provides the PULSE signal used in pulse stretcher 200 shown in Fig. 7.
  • Decoder 320 asserts the status enable signals CRS,
  • COLX, PART, LINK and POL as well as the BSEL signal.
  • various ones of the signals are asserted.
  • BSEL is HIGH.
  • Table I below shows the status enable signal that is asserted for different values for counter 315. Each of the enable signals is asserted for about 6.4 microseconds, according to the period of CLK.
  • Fig. 9 is a detailed schematic diagram of a second part 350 of the array indicator interface circuit.
  • Second part 350 is representative of one of several types of multiplexing circuits that could be used for driving selected status signals to indicator array 25 via status bus 65.
  • the configuration shown in Fig. 9 is replicated so that there are a total of eight circuits of the type shown, one circuit for each pair of ports as there are two groups of source buffers (55 ⁇ and 55 2 ) .
  • second part 350 shown in Fig. 9 is used for both port 1 and port 9. Others are used for port 2 and port 10, etc.
  • one group of source buffers drives status indications for one of the ports
  • the other group of source buffers drives indications for the other port.
  • Second part 350 includes twelve dual-input AND gates (G10, Gil, G12, G13, G14, G15, G16, G17, G18, G19, G20, and G21) , two five-input OR gates (G22 and G23), a dual input OR gate G24, an inverter G25 and two flip-flops (FF3 and FF4) .
  • AND gates G10-G14 each respectively receive one status enable signal from decoder 320 shown in Fig. 8 at one input.
  • the other input of AND gates G10-G14 each respectively receive a status value from repeater 20 corresponding to the with the status enable signal on the other input.
  • AND gate G10 receives the CRS status enable signal at one input, and the carrier sense status value from repeater 20 on the other input.
  • AND gates G15-G19 each respectively receive one status enable signal from decoder 320 shown in Fig. 8 at one input.
  • the other input of AND gates G15-G19 each respectively receive a status value from repeater 20 corresponding to the particular status condition of port 9, and associated with the status enable signal on the other input.
  • AND gate G15 receives the CRS status enable signal at one input, and the carrier sense status value from repeater 20 on the other input.
  • certain ones of the status values from repeater 20 require pulse stretching for optimum performance.
  • CRSSTAT carrier sense status
  • COLXSTAT collision status
  • CRSSTAT for port l and for port 9 each require one pulse stretcher 200.
  • CRSSTAT[X] where X designates a particular port number, is stretched and becomes CRSS[X].
  • COLXSTAT[X] becomes COLXS[X].
  • the outputs of the pulse stretchers are coupled to appropriate ones of AND gates G10-G19 that receive the related states enable signal.
  • each AND gate G10-G19 provides a logical product of a status condition and the appropriate status enabling signal. Thus, only those status values corresponding to the particular status enabling signal asserted by decoder 320 are passed to the outputs of AND gates G10-G19. At any time, only one status enabling signal is asserted, therefore, only two status values are output from AND gates G10-G19, one from AND gates G10-G14, and another from AND gates G15-G19.
  • OR gate G22 receives all of the outputs of AND gates G10-G14 and asserts an output signal when the enabled status value for the particular port X (here, X - 1) is asserted.
  • OR gate G23 receives all of the outputs of AND gates G15-G19 and asserts an output signal when the enabled status value for the particular port X+8 is asserted.
  • the output of OR gate G22 is coupled to an input of AND gate G20.
  • the output of OR gate G23 is coupled to an input of AND gate G21.
  • the other input of AND gate G21 receives the BSEL signal.
  • BSEL is also coupled to an input of inverter G25.
  • the output of inverter G25 is coupled to the other input of AND gate G20.
  • OR gate G24 The outputs of AND gate G20 and AND gate G21 are coupled to the inputs of OR gate G24.
  • BSEL operates to select one of the status values output from OR gate G22 and OR gate G23. When BSEL is HIGH, the output of OR gate G23 is passed to one input of OR gate G24. Similarly, when BSEL is LOW, the status value output from OR gate G22 is passed to the other input of OR gate G24. In this fashion, only one of the status values is provided to OR gate G24 at any one time.
  • An output of OR gate G24 provides data input to a data terminal of flip-flop FF3.
  • the LATCH signal provided from counter 305 in Fig. 8 is input to a data terminal of flip-flop FF4.
  • CLK (a 10 MHz periodic signal) is input to a clock terminal of FF4.
  • An output of FF4 is coupled to a clock input of FF3.
  • Assertions of LATCH are latched into FF4 and clock the status value output from OR gate G24 by use of flip-flip FF3 so the status value is presented at an output of flip-flop FF3.
  • the output of flip-flop FF3 is one status line 65 x of status bus 65 shown in the figures described above.
  • the combination of outputs of flip-flop FF3 for each of the eight second portions 350 makes up status bus 65.
  • the present invention provides a simple, efficient solution to a problem of inexpensively and discretely driving each indicator of an indicator array.
  • the preferred embodiment divides the indicators into two groups and multiplexes status values for various status indications.
  • the pulse modifier may be implemented differently to shape status signals for a different type of indicator than the preferably used LED. Therefore, the above description should not be taken as limiting the scope of the invention which is defined by the appended claims.

Landscapes

  • Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Environmental & Geological Engineering (AREA)
  • Theoretical Computer Science (AREA)
  • Small-Scale Networks (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)
  • Led Devices (AREA)
  • Illuminated Signs And Luminous Advertising (AREA)
  • Control Of El Displays (AREA)
PCT/US1995/013355 1994-11-10 1995-10-11 Led array interface WO1996015605A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
DE69533841T DE69533841T2 (de) 1994-11-10 1995-10-11 Led-matrixschnittstelle
EP95938265A EP0791258B1 (en) 1994-11-10 1995-10-11 Led array interface
JP8516060A JPH10508956A (ja) 1994-11-10 1995-10-11 Led配列インタフェース

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/337,633 US5598418A (en) 1994-11-10 1994-11-10 Repeater status LED array interface
US08/337,633 1994-11-10

Publications (1)

Publication Number Publication Date
WO1996015605A1 true WO1996015605A1 (en) 1996-05-23

Family

ID=23321342

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1995/013355 WO1996015605A1 (en) 1994-11-10 1995-10-11 Led array interface

Country Status (7)

Country Link
US (1) US5598418A (ko)
EP (1) EP0791258B1 (ko)
JP (1) JPH10508956A (ko)
KR (1) KR100417838B1 (ko)
DE (1) DE69533841T2 (ko)
TW (1) TW259913B (ko)
WO (1) WO1996015605A1 (ko)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0848519A2 (en) * 1996-12-05 1998-06-17 Advanced Micro Devices, Inc. Network activity level monitor and visual display
GB2330740A (en) * 1997-08-29 1999-04-28 3Com Technologies Ltd Network monitoring display

Families Citing this family (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1997027540A1 (de) * 1996-01-25 1997-07-31 Siemens Aktiengesellschaft Graphische bedienoberfläche zur programmierung von speicherprogrammierbaren steuerungen
US6750091B1 (en) 1996-03-01 2004-06-15 Micron Technology Diode formation method
DE69737019T2 (de) 1996-06-03 2007-05-31 Scientific-Atlanta, Inc. Gerät zum automatischen detektieren der leitungsverstärkerkonfiguration zur zustandsüberwachung
US6094429A (en) * 1998-03-02 2000-07-25 Motorola, Inc. Method for accessing and providing access to a packet channel
US6483849B1 (en) * 1998-04-17 2002-11-19 Advanced Micro Devices, Inc. Network transceiver having a LED interface operable in parallel and serial modes
JP3277901B2 (ja) * 1998-10-13 2002-04-22 ヤマハ株式会社 通信装置
US6700898B1 (en) * 2000-02-03 2004-03-02 Agere Systems Inc. Multiplexed output of status signals in ethernet transceiver
US6564161B1 (en) * 2000-12-01 2003-05-13 Advanced Micro Devices, Inc. Arrangement for testing light emitting diode interface of an integrated network device
US7466668B2 (en) * 2001-08-24 2008-12-16 Hewlett-Packard Development Company, L.P. Reduced pin-count system interface for gigabit ethernet physical layer devices
US6978962B1 (en) 2002-03-01 2005-12-27 X-Spooler, Inc. Wire winding machine with arcuate moveable traverse and wire directional control device
US6796523B1 (en) 2002-03-01 2004-09-28 X-Spooler, Inc. Wire winding machine with wire clamping and cutting assembly
US6882898B2 (en) 2002-03-01 2005-04-19 X-Spooler, Inc. Wire winding machine with remote pedestal control station and remote programming capability
US6851641B1 (en) 2002-03-01 2005-02-08 X-Spooler, Inc. Dual head wire winding machine with single wire transfer arm
WO2003074403A1 (en) * 2002-03-01 2003-09-12 X-Spooler Single-arm, dual-mandrel wire winding apparatus and method
TW575828B (en) * 2002-05-07 2004-02-11 Giga Byte Tech Co Ltd Method for directly displaying signal intensity and the device thereof
US7808380B1 (en) * 2003-08-29 2010-10-05 Marvell Israel (M.I.S.L) Ltd. Indicator processor
US8428054B2 (en) * 2005-11-14 2013-04-23 Lantronix, Inc. Daisy chaining device servers via ethernet
CN101686405A (zh) * 2008-09-25 2010-03-31 深圳Tcl新技术有限公司 一种提供商用电视机诊断信息的方法和系统
CN101546004B (zh) * 2009-04-30 2012-10-24 苏州大学 一种彩色滤光片

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3976995A (en) * 1975-05-22 1976-08-24 Sanders Associates, Inc. Precessing display pager
JPH01295300A (ja) * 1988-05-24 1989-11-28 Ricoh Co Ltd 表示装置
EP0495575A1 (en) * 1991-01-18 1992-07-22 National Semiconductor Corporation Repeater interface controller

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4125830A (en) * 1974-02-02 1978-11-14 Texas Instruments Incorporated Alphanumeric display system
DE2455055C3 (de) * 1974-11-20 1978-11-23 Siemens Ag, 1000 Berlin Und 8000 Muenchen Anordnung zur Abfrage, Übertragung und Anzeige von Signalzuständen
US4203011A (en) * 1978-01-17 1980-05-13 Tie/Communications, Inc. Computer controlled key telephone station set
US4308615A (en) * 1979-09-17 1981-12-29 Honeywell Information Systems Inc. Microprocessor based maintenance system
US5084875A (en) * 1989-12-13 1992-01-28 Joseph Weinberger System for automatically monitoring copiers from a remote location

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3976995A (en) * 1975-05-22 1976-08-24 Sanders Associates, Inc. Precessing display pager
JPH01295300A (ja) * 1988-05-24 1989-11-28 Ricoh Co Ltd 表示装置
EP0495575A1 (en) * 1991-01-18 1992-07-22 National Semiconductor Corporation Repeater interface controller

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
GÜNTER KATHOLING: "MOS-Festwertspeicher (MOS-ROM) GDR 101", SIEMENS-BAUTEILE-INFORMATIONEN, vol. 10, no. 1, pages 15 - 17 *
PATENT ABSTRACTS OF JAPAN vol. 14, no. 84 (P - 1007) 16 February 1990 (1990-02-16) *

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0848519A2 (en) * 1996-12-05 1998-06-17 Advanced Micro Devices, Inc. Network activity level monitor and visual display
EP0848519A3 (en) * 1996-12-05 1999-07-14 Advanced Micro Devices, Inc. Network activity level monitor and visual display
GB2330740A (en) * 1997-08-29 1999-04-28 3Com Technologies Ltd Network monitoring display
GB2330740B (en) * 1997-08-29 2000-01-26 3Com Technologies Ltd Network hub activity display
US6256318B1 (en) 1997-08-29 2001-07-03 3Com Corporation Network hub activity display

Also Published As

Publication number Publication date
EP0791258A1 (en) 1997-08-27
KR100417838B1 (ko) 2004-06-12
EP0791258B1 (en) 2004-12-08
US5598418A (en) 1997-01-28
JPH10508956A (ja) 1998-09-02
KR980700753A (ko) 1998-03-30
DE69533841T2 (de) 2005-06-16
DE69533841D1 (de) 2005-01-13
TW259913B (en) 1995-10-11

Similar Documents

Publication Publication Date Title
US5598418A (en) Repeater status LED array interface
US8922539B2 (en) Display device and clock embedding method
EP1694099A2 (en) LED driver device
US10311772B2 (en) Signal supply circuit and display device
CN114898700B (zh) Led灯
US5874930A (en) Serial display drive for electronic systems
US6700898B1 (en) Multiplexed output of status signals in ethernet transceiver
US11107385B2 (en) Display device
US6486791B1 (en) Driving a visual indicator array in an electronic signaling system
US10319289B2 (en) Method for generating dimming signal of light emitting diode display device
US7911340B2 (en) Indicator processor
US6693550B1 (en) Visually displaying status information in an electronic signaling system
US5666129A (en) Electrical display elements for displaying multiple different conditions
KR101103252B1 (ko) 2개의 신호선을 사용하는 데이터 전송 장치
CN215577629U (zh) 冗余显示的led灯板及其所应用的led显示模块
US11978411B2 (en) System architecture for high density mini/micro LED backlight application
KR100235247B1 (ko) 101 원소 디스플레이 소자를 포함하는 led들의 구동방법
KR100662749B1 (ko) 발광소자를 이용한 입출력 표시장치
CN115410517A (zh) 发光二极管显示系统及其运作方法
CN115249449A (zh) 发光模块、显示装置及其驱动方法
JP2008197184A (ja) グラフィックパネル制御システム
US9501980B2 (en) Display panel and display panel system
EP0238557A1 (en) Multi-coloured illuminated dynamic display
KR20130039141A (ko) 대형 led 전광판용 디밍데이터 생성장치
CN117577016A (zh) 显示模块、显示系统及扫描方法

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): JP KR

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 1995938265

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 1019970702932

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 1995938265

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1019970702932

Country of ref document: KR

WWG Wipo information: grant in national office

Ref document number: 1019970702932

Country of ref document: KR

WWG Wipo information: grant in national office

Ref document number: 1995938265

Country of ref document: EP