US6352898B2 - Method of manufacturing a semiconductor memory device incorporating a capacitor therein - Google Patents
Method of manufacturing a semiconductor memory device incorporating a capacitor therein Download PDFInfo
- Publication number
- US6352898B2 US6352898B2 US09/746,928 US74692800A US6352898B2 US 6352898 B2 US6352898 B2 US 6352898B2 US 74692800 A US74692800 A US 74692800A US 6352898 B2 US6352898 B2 US 6352898B2
- Authority
- US
- United States
- Prior art keywords
- approximately
- layer
- forming
- insulating layer
- recited
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000003990 capacitor Substances 0.000 title claims abstract description 41
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 13
- 239000004065 semiconductor Substances 0.000 title description 4
- 238000000034 method Methods 0.000 claims abstract description 38
- 239000010409 thin film Substances 0.000 claims abstract description 21
- 238000009792 diffusion process Methods 0.000 claims abstract description 19
- 238000000137 annealing Methods 0.000 claims abstract description 16
- 238000004151 rapid thermal annealing Methods 0.000 claims abstract description 15
- 238000000059 patterning Methods 0.000 claims abstract description 9
- 238000011084 recovery Methods 0.000 claims abstract description 9
- 239000011159 matrix material Substances 0.000 claims abstract description 7
- 238000002955 isolation Methods 0.000 claims abstract description 4
- 230000004888 barrier function Effects 0.000 claims description 11
- 239000000463 material Substances 0.000 claims description 9
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 7
- 229910052451 lead zirconate titanate Inorganic materials 0.000 claims description 5
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 claims description 4
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 claims description 4
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 claims description 4
- 239000001301 oxygen Substances 0.000 claims description 4
- 229910052760 oxygen Inorganic materials 0.000 claims description 4
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 3
- 239000010936 titanium Substances 0.000 claims description 3
- VRZFDJOWKAFVOO-UHFFFAOYSA-N [O-][Si]([O-])([O-])O.[B+3].P Chemical compound [O-][Si]([O-])([O-])O.[B+3].P VRZFDJOWKAFVOO-UHFFFAOYSA-N 0.000 claims description 2
- HTXDPTMKBJXEOW-UHFFFAOYSA-N dioxoiridium Chemical compound O=[Ir]=O HTXDPTMKBJXEOW-UHFFFAOYSA-N 0.000 claims description 2
- 229910052741 iridium Inorganic materials 0.000 claims description 2
- GKOZUEZYRPOHIO-UHFFFAOYSA-N iridium atom Chemical compound [Ir] GKOZUEZYRPOHIO-UHFFFAOYSA-N 0.000 claims description 2
- 229910000457 iridium oxide Inorganic materials 0.000 claims description 2
- VRIVJOXICYMTAG-IYEMJOQQSA-L iron(ii) gluconate Chemical compound [Fe+2].OC[C@@H](O)[C@@H](O)[C@H](O)[C@@H](O)C([O-])=O.OC[C@@H](O)[C@@H](O)[C@H](O)[C@@H](O)C([O-])=O VRIVJOXICYMTAG-IYEMJOQQSA-L 0.000 claims description 2
- HFGPZNIAWCZYJU-UHFFFAOYSA-N lead zirconate titanate Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ti+4].[Zr+4].[Pb+2] HFGPZNIAWCZYJU-UHFFFAOYSA-N 0.000 claims description 2
- 229910052757 nitrogen Inorganic materials 0.000 claims description 2
- 239000005368 silicate glass Substances 0.000 claims description 2
- YTAHJIFKAKIKAV-XNMGPUDCSA-N [(1R)-3-morpholin-4-yl-1-phenylpropyl] N-[(3S)-2-oxo-5-phenyl-1,3-dihydro-1,4-benzodiazepin-3-yl]carbamate Chemical compound O=C1[C@H](N=C(C2=C(N1)C=CC=C2)C1=CC=CC=C1)NC(O[C@H](CCN1CCOCC1)C1=CC=CC=C1)=O YTAHJIFKAKIKAV-XNMGPUDCSA-N 0.000 claims 1
- 239000010410 layer Substances 0.000 description 49
- 230000010287 polarization Effects 0.000 description 17
- 238000007669 thermal treatment Methods 0.000 description 7
- 239000010408 film Substances 0.000 description 5
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 3
- 238000007796 conventional method Methods 0.000 description 3
- 239000001257 hydrogen Substances 0.000 description 3
- 229910052739 hydrogen Inorganic materials 0.000 description 3
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 2
- VNSWULZVUKFJHK-UHFFFAOYSA-N [Sr].[Bi] Chemical compound [Sr].[Bi] VNSWULZVUKFJHK-UHFFFAOYSA-N 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 229910052681 coesite Inorganic materials 0.000 description 2
- 229910052906 cristobalite Inorganic materials 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 230000005684 electric field Effects 0.000 description 2
- 230000001939 inductive effect Effects 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- 229910052682 stishovite Inorganic materials 0.000 description 2
- 229910052905 tridymite Inorganic materials 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical group [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 229910003087 TiOx Inorganic materials 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 238000010420 art technique Methods 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 150000002431 hydrogen Chemical class 0.000 description 1
- 230000002401 inhibitory effect Effects 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 150000003058 platinum compounds Chemical class 0.000 description 1
- 238000002360 preparation method Methods 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
- HLLICFJUWSZHRJ-UHFFFAOYSA-N tioxidazole Chemical compound CCCOC1=CC=C2N=C(NC(=O)OC)SC2=C1 HLLICFJUWSZHRJ-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B53/00—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors
- H10B53/30—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors characterised by the memory core region
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/105—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B53/00—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
- H01L28/55—Capacitors with a dielectric comprising a perovskite structure material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
- H01L28/60—Electrodes
Definitions
- the present invention relates to a method for manufacturing a semiconductor memory device and, more particularly, to a method for manufacturing a capacitor for use in a ferroelectric random access memory (FeRAM) device with a high polarization value and improved short failure and leakage current characteristics.
- FeRAM ferroelectric random access memory
- This nonvolatile memory cell is a high-speed rewritable nonvolatile memory cell utilizing the high-speed polarization/inversion and the residual polarization of the ferroelectric capacitor thin film.
- a capacitor thin film with ferroelectric properties such as strontium bismuth tantalate (SBT) and lead zirconate titanate (PZT) is increasingly used in place of a conventional silicon oxide film or a silicon nitride film, because it assures a low-voltage and high-speed performance, and further, does not require periodic refresh to prevent loss of information during standby intervals like a dynamic random access memory (DRAM).
- SBT strontium bismuth tantalate
- PZT lead zirconate titanate
- a ferroelectric material Since a ferroelectric material has a dielectric constant having a value ranging from hundreds to thousands, and stabilized residual polarization property at room temperature, such material is being applied to the non-volatile memory device as the capacitor thin film.
- information data are stored by polarization of dipoles when an electric field is applied thereto. Even if the electric field is removed, the residual polarization still remains so that the information data, i.e., 0 or 1, can be stored.
- a short failure should not occur; second, the ferroelectric capacitor should have a high polarization value; and third, leakage current should be minimized.
- the short failure and the leakage current problems may occur mainly because the ferroelectric capacitor thin film of the capacitor structure has vacancies therein or does not have a uniform thickness.
- the ferroelectric capacitor thin film has a portion which is relatively thinner than another portion thereof, a short failure and/or leakage current may occur around the thinner portion.
- the larger the grain size of the ferroelectric capacitor thin film the higher the polarization value of the capacitor thin film.
- this annealing step includes a rapid thermal annealing (RTA) for producing nuclei in the ferroelectric capacitor thin film and a thermal annealing step in a furnace for growing up the grains of the ferroelectric.
- RTA rapid thermal annealing
- the second annealing step is a post thermal treatment including a first thermal treatment for recovering the ferroelectric property that has been degraded during formation of the capacitor structure by a selective etching step, and a second thermal treatment for planarizing an interlayer insulating layer formed on the capacitor structure.
- the ferroelectric capacitor thin film has a smooth surface after the RTA step.
- the thermal annealing step in the furnace i.e., after the grains are grown up to a predetermined size
- the ferroelectric capacitor thin film has a rough surface incorporating therein vacancies.
- the first method includes the steps of carrying out the RTA step for producing the nuclei, annealing in the furnace, and forming the top electrode on the ferroelectric capacitor thin film.
- the ferroelectric film does not have a uniform thickness, such that vacancies may exist in the ferroelectric. Therefore, while this method has an advantage of a high polarization value when forming the top electrode on the ferroelectric capacitor thin film, short failure and leakage current may occur due to the vacancies and the varying thickness of the ferroelectric.
- the second method is performed by carrying out the RTA step, forming the top electrode on the ferroelectric capacitor thin film, and carrying out the recovery step and annealing step. While this second method has a good property against the short failure and the leakage current, it has a limited capacity to grow up the grains, thereby inducing a low polarization value.
- SBT or SBTN Sr x Bi y (Ta i Nb j ) 2 O 9
- the post-thermal treatment for inducing a grain growth should be carried out at approximately 700° C. for a long time. But, this high temperature thermal treatment may also create a problem by producing the vacancies and shrinkages in the top electrode of the ferroelectric capacitor.
- an object of the present invention to provide a method for manufacturing a ferroelectric random access memory (FeRAM) device with enhanced polarization, and improved short failure and leakage current characteristics by employing supplementary thermal treatment.
- FeRAM ferroelectric random access memory
- a method for use with a FeRAM device comprising the steps of a) preparing an active matrix provided with a transistor, diffusion regions, an isolation region, a bit line, a first insulating layer and a second insulating layer; b) forming a first conductive layer and then a dielectric layer on the active matrix; c) carrying out a rapid thermal annealing (RTA) for producing nuclei in the dielectric layer; d) forming a second conductive layer on top of the dielectric layer; e) carrying out a thermal annealing in a furnace; f) forming a capacitor Structure provided with a top electrode, a capacitor thin film and a bottom electrode by patterning the second conductive, the dielectric and the first conductive layers into a first predetermined configuration; g) carrying out a first recovery; h) forming a third insulating layer on the capacitor structure and the second insulating layer; i) patterning the third insulating layer
- FIGS. 1A to 1 F are cross sectional views setting forth a method for manufacturing a ferroelectric random access (FeRAM) device in accordance with a preferred embodiment of the present invention.
- FIGS. 2A to 2 C are graphs of polarization, short failure ratio and leakage current of the FeRAM device of the present invention in comparison with those of the prior art.
- FIGS. 1A to 1 F cross sectional views setting forth a method for manufacturing a ferroelectric random access memory (FeRAM) device in accordance with a preferred embodiment of the present invention.
- FeRAM ferroelectric random access memory
- the process for manufacturing the FeRAM device begins with the preparation of an active matrix 100 including a semiconductor substrate 110 , an isolation region 112 , diffusion regions 118 A, 118 B, a gate oxide 114 , a gate line 116 , a first insulating layer 120 , a bit line 122 , a second insulating layer 124 and an oxide layer 126 .
- One of the diffusion regions 118 A serves as a source and the other diffusion region 118 B serves as a drain.
- the first insulating layer 120 is made of a material such as boron-phosphor-silicate glass (BPSG) or the like.
- the bit line 122 is formed to be electrically connected to the drain of diffusion region 118 B after patterning the first insulating layer 120 into a first predetermined configuration. Subsequently, the second insulating layer 124 and the oxide layer 126 are formed on the bit line 122 and the first insulating layer 120 .
- a buffer layer 128 which may be made of Ti or TiO x , is formed on top of the oxide layer 126 .
- a first conductive layer 130 , a dielectric layer 132 and a second conductive layer 134 are then sequentally formed on top of the buffer layer 128 .
- the conductive layers 130 , 134 which may be made of platinum (Pt), platinum compound metal or the like, are each formed to a thickness of approximately 1,500 ⁇ .
- the dielectric layer 132 can be made of a ferroelectric material such as lead ziroconate titanate (PZT), strontium bismuth tantalate (SBT), SBTN (Sr x Bi y (Ta i Nb j ) 2 O 9 ), or the like.
- the dielectric layer 132 is formed to a thickness of approximately 1,600 ⁇ by using a method such as a spin coating, a chemical vapor deposition (CVD) or the like.
- CVD chemical vapor deposition
- RTA rapid thermal annealing
- a thermal annealing in a furnace is carried out at a temperature ranging from 775° C. to 825° C. for 30 to 90 minutes in oxygen rich ambient, for growing up grains.
- the second conductive layer 134 , the dielectric layer 132 , the first conductive layer 130 and the buffer layer 128 are patterned into a second predetermined configuration, thereby obtaining a capacitor structure 150 including a top electrode 134 A, a capacitor thin film 132 A, a bottom electrode 130 A and a buffer layer 128 A.
- a first recovery process is performed at a temperature ranging from 500° C. to 700° C. for 20 to 40 minutes to recover characteristics of the ferroelectric capacitor film 132 A which has been degraded during patterning of the capacitor structure 150 .
- a third insulating layer 136 which may be made of SiO 2 , BPSG, BPSG/SiO 2 or the like, is formed to a thickness of approximately 5,000 ⁇ on the capacitor structure 150 and the oxide layer 126 . Then, an annealing process is carried out, for planarizing the surface of the third insulating layer 136 , at approximately 800° C. for 20 to 40 minutes in a nitrogen rich ambient. Thereafter, the third insulating layer 136 is patterned into a third predetermined configuration, thereby obtaining a first opening 146 and a second opening 148 . A second recovery process is then carried out for recovering the characteristics of the ferroelectric capacitor thin film 132 A attacked by an etch step for forming the openings 146 , 148 .
- a first diffusion barrier layer 138 is formed on the top electrode 134 A in the first opening 146 , for inhibiting an inter-diffusion of silicon atoms along grain boundaries of the bottom electrode, which may be Pt.
- the first diffusion barrier layer 138 is made of a material such as titanium nitride (TiN), iridium/iridium oxide (Ir/IrO x ) or the like.
- a hydrogen diffusion barrier layer 140 and a third conductive layer 142 are then formed on the entire surface, wherein the hydrogen barrier layer 140 is made of TiN/Ti and the third conductive layer 142 is made of aluminum (Al) in the embodiment.
- the third conductive layer 142 and the hydrogen barrier layer 140 are patterned into a fourth predetermined configuration, thereby obtaining a local interconnection to electrically connect the source of diffusion region 118 A and the top electrode 134 A.
- the “X” designator represents a first FeRAM device manufactured by a first conventional method, wherein the manufacturing steps have been carried out by RTA process; thermal annealing in the furnace; and formation of the top electrode.
- the “Y” designator represents a second FeRAM device manufactured by a second conventional method, wherein the manufacturing steps have been carried out by RTA process; formation of the top electrode; and thermal annealing in the furnace.
- the “Z” designator represents a third device manufactured by the inventive method.
- the method “X” represents a strong polarization characteristic but weak short failure and leakage current characteristics.
- the method “Y” has good properties for the short failure and the leakage current, but has the drawback of a low polarization value.
- the inventive method “Z” provides a high polarization value close to that of the method “X”, along with enhanced properties for the short failure ratio and the leakage current which are comparable to the results achieved with method “Y”. That is, the inventive method shows enhanced properties for polarization, the short failure ratio and the leakage current.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
Claims (10)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019990063826A KR100353804B1 (en) | 1999-12-28 | 1999-12-28 | A method for forming ferroelectric capacitor in semiconductor device |
KR1999-63826 | 1999-12-28 | ||
KR11-63826 | 1999-12-28 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010023103A1 US20010023103A1 (en) | 2001-09-20 |
US6352898B2 true US6352898B2 (en) | 2002-03-05 |
Family
ID=19631146
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/746,928 Expired - Lifetime US6352898B2 (en) | 1999-12-28 | 2000-12-26 | Method of manufacturing a semiconductor memory device incorporating a capacitor therein |
Country Status (4)
Country | Link |
---|---|
US (1) | US6352898B2 (en) |
JP (1) | JP2001189433A (en) |
KR (1) | KR100353804B1 (en) |
CN (1) | CN1167120C (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020127867A1 (en) * | 2001-03-12 | 2002-09-12 | Samsung Electronics Co., Ltd. | Semiconductor devices having a hydrogen diffusion barrier layer and methods of fabricating the same |
US6599807B2 (en) * | 2001-08-14 | 2003-07-29 | Samsung Electronics, Co., Ltd | Method for manufacturing capacitor of semiconductor device having improved leakage current characteristics |
US20030216028A1 (en) * | 2002-05-18 | 2003-11-20 | Dong-Soo Yoon | Hydrogen barrier layer and method for fabricating semiconductor device having the same |
US20050077557A1 (en) * | 2003-10-08 | 2005-04-14 | Min-Hsiung Chiang | Method of forming one-transistor memory cell and structure formed thereby |
US20060220083A1 (en) * | 2005-01-26 | 2006-10-05 | Oki Electric Industry Co., Ltd. | Semiconductor device |
US20070228431A1 (en) * | 2006-03-29 | 2007-10-04 | Fujitsu Limited | Semiconductor device and its manufacturing method |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6376259B1 (en) * | 2001-03-21 | 2002-04-23 | Ramtron International Corporation | Method for manufacturing a ferroelectric memory cell including co-annealing |
JP2003152165A (en) * | 2001-11-15 | 2003-05-23 | Fujitsu Ltd | Semiconductor device and manufacturing method thereof |
JP3931113B2 (en) * | 2002-06-10 | 2007-06-13 | 松下電器産業株式会社 | Semiconductor device and manufacturing method thereof |
KR100570586B1 (en) * | 2002-12-17 | 2006-04-13 | (주)아이블포토닉스 | Method for fabricating film structure comprising ferroelectric single crystal layer |
JP4141861B2 (en) * | 2003-03-03 | 2008-08-27 | 富士通株式会社 | Semiconductor device and manufacturing method thereof |
JP2006278550A (en) | 2005-03-28 | 2006-10-12 | Fujitsu Ltd | Manufacturing method of semiconductor device |
JP4567026B2 (en) * | 2007-05-24 | 2010-10-20 | 富士通セミコンダクター株式会社 | Manufacturing method of semiconductor device |
JP2015179727A (en) * | 2014-03-19 | 2015-10-08 | ルネサスエレクトロニクス株式会社 | Semiconductor integrated circuit device and manufacturing method thereof |
US10727401B2 (en) * | 2017-11-10 | 2020-07-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Magnetic random access memory |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5374578A (en) * | 1992-02-25 | 1994-12-20 | Ramtron International Corporation | Ozone gas processing for ferroelectric memory circuits |
US20010013614A1 (en) * | 1999-02-16 | 2001-08-16 | Vikram Joshi | Iridium oxide diffusion barrier between local interconnect layer and thin film of layered superlattice material |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2666549B2 (en) * | 1990-09-27 | 1997-10-22 | 日本電気株式会社 | Semiconductor memory device and method of manufacturing the same |
US5434102A (en) * | 1991-02-25 | 1995-07-18 | Symetrix Corporation | Process for fabricating layered superlattice materials and making electronic devices including same |
US5719416A (en) * | 1991-12-13 | 1998-02-17 | Symetrix Corporation | Integrated circuit with layered superlattice material compound |
JP3343055B2 (en) * | 1996-07-09 | 2002-11-11 | 株式会社東芝 | Semiconductor device manufacturing method and semiconductor device |
JP2926050B2 (en) * | 1997-07-24 | 1999-07-28 | 松下電子工業株式会社 | Semiconductor device and manufacturing method thereof |
JP3305627B2 (en) * | 1997-08-06 | 2002-07-24 | 富士通株式会社 | Semiconductor device and manufacturing method thereof |
JP3098474B2 (en) * | 1997-10-31 | 2000-10-16 | 日本電気株式会社 | Method for manufacturing semiconductor device |
-
1999
- 1999-12-28 KR KR1019990063826A patent/KR100353804B1/en not_active IP Right Cessation
-
2000
- 2000-12-26 US US09/746,928 patent/US6352898B2/en not_active Expired - Lifetime
- 2000-12-27 JP JP2000399633A patent/JP2001189433A/en active Pending
- 2000-12-28 CN CNB001376268A patent/CN1167120C/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5374578A (en) * | 1992-02-25 | 1994-12-20 | Ramtron International Corporation | Ozone gas processing for ferroelectric memory circuits |
US20010013614A1 (en) * | 1999-02-16 | 2001-08-16 | Vikram Joshi | Iridium oxide diffusion barrier between local interconnect layer and thin film of layered superlattice material |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020127867A1 (en) * | 2001-03-12 | 2002-09-12 | Samsung Electronics Co., Ltd. | Semiconductor devices having a hydrogen diffusion barrier layer and methods of fabricating the same |
US6599807B2 (en) * | 2001-08-14 | 2003-07-29 | Samsung Electronics, Co., Ltd | Method for manufacturing capacitor of semiconductor device having improved leakage current characteristics |
US20030216028A1 (en) * | 2002-05-18 | 2003-11-20 | Dong-Soo Yoon | Hydrogen barrier layer and method for fabricating semiconductor device having the same |
US6900095B2 (en) * | 2002-05-18 | 2005-05-31 | Hynix Semiconductor Inc. | Hydrogen barrier layer and method for fabricating semiconductor device having the same |
US20050077557A1 (en) * | 2003-10-08 | 2005-04-14 | Min-Hsiung Chiang | Method of forming one-transistor memory cell and structure formed thereby |
US7238566B2 (en) * | 2003-10-08 | 2007-07-03 | Taiwan Semiconductor Manufacturing Company | Method of forming one-transistor memory cell and structure formed thereby |
US20060220083A1 (en) * | 2005-01-26 | 2006-10-05 | Oki Electric Industry Co., Ltd. | Semiconductor device |
US7646050B2 (en) * | 2005-01-26 | 2010-01-12 | Oki Semiconductor Co., Ltd. | Ferroelectric type semiconductor device having a barrier TiO and TiON type dielectric film |
US20070228431A1 (en) * | 2006-03-29 | 2007-10-04 | Fujitsu Limited | Semiconductor device and its manufacturing method |
Also Published As
Publication number | Publication date |
---|---|
US20010023103A1 (en) | 2001-09-20 |
CN1167120C (en) | 2004-09-15 |
KR20010061333A (en) | 2001-07-07 |
CN1304173A (en) | 2001-07-18 |
KR100353804B1 (en) | 2002-09-26 |
JP2001189433A (en) | 2001-07-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6649957B2 (en) | Thin film polycrystalline memory structure | |
US6352898B2 (en) | Method of manufacturing a semiconductor memory device incorporating a capacitor therein | |
JPH11126883A (en) | Semiconductor memory element | |
US6410344B1 (en) | Ferroelectric random access memory device and method for the manufacture thereof | |
US6727156B2 (en) | Semiconductor device including ferroelectric capacitor and method of manufacturing the same | |
JP2002151656A (en) | Semiconductor device and manufacturing method therefor | |
KR20030004082A (en) | Diffusion Prevention Film, Fabrication Method Therefor, Semiconductor Storage Device and Fabricating Method Therefor | |
US6495412B1 (en) | Semiconductor device having a ferroelectric capacitor and a fabrication process thereof | |
JP2003218325A (en) | Ferroelectric film forming method and semiconductor device manufacturing method | |
US20050070043A1 (en) | Semiconductor device and method for manufacturing the same | |
US20010051381A1 (en) | Method for manufacturing a ferroelectric memory | |
JP2000040799A (en) | Semiconductor device and manufacture thereof | |
WO2005036612A2 (en) | Ferroelectric capacitor with a complex-oxide hard-mask top electrode and method for manufacturing the same | |
JP4296375B2 (en) | Ferroelectric memory device manufacturing method and ferroelectric memory device | |
KR100403957B1 (en) | Method for fabricating ferroelectric memory device | |
US6849468B2 (en) | Method for manufacturing ferroelectric random access memory capacitor | |
US6391660B2 (en) | Method for fabricating semiconductor memory device having ferroelectric layer | |
JP4289843B2 (en) | Capacitor manufacturing method for semiconductor device | |
JP3604253B2 (en) | Semiconductor storage device | |
US20070158715A1 (en) | Ferroelectric capacitor and method for fabricating the same | |
KR100324587B1 (en) | Method for forming ferroelectric capacitor capable of preventing degradation of electrode during high temperature annealing | |
KR100545702B1 (en) | Capacitor diffusion barrier film formation of ferroelectric memory device | |
KR100517907B1 (en) | Fabricating method of ferroelectric capacitor in semiconductor device | |
US20020001859A1 (en) | Method for forming a ferroelectric memory device | |
KR100772707B1 (en) | Capacitor in ferroelectric semiconductor memory device and Method of fabricating the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: HYUNDAI ELECTRONICS INDUSTRIES CO., LTD., KOREA, R Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YANG, WOO-SEOK;RYUN, DEUK-SOO;REEL/FRAME:011729/0487 Effective date: 20010420 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 12 |