US20080023831A1 - Semiconductor device and manufacturing method for the same - Google Patents

Semiconductor device and manufacturing method for the same Download PDF

Info

Publication number
US20080023831A1
US20080023831A1 US11/643,836 US64383606A US2008023831A1 US 20080023831 A1 US20080023831 A1 US 20080023831A1 US 64383606 A US64383606 A US 64383606A US 2008023831 A1 US2008023831 A1 US 2008023831A1
Authority
US
United States
Prior art keywords
wire
electrode
bump
bonding
semiconductor chip
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/643,836
Inventor
Takao Nishimura
Yoshiaki Narisawa
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Semiconductor Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Assigned to FUJITSU LIMITED reassignment FUJITSU LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NARISAWA, YOSHIAKI, NISHIMURA, TAKAO
Publication of US20080023831A1 publication Critical patent/US20080023831A1/en
Assigned to FUJITSU MICROELECTRONICS LIMITED reassignment FUJITSU MICROELECTRONICS LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FUJITSU LIMITED
Priority to US12/557,986 priority Critical patent/US8134240B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • H01L23/3128Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49517Additional leads
    • H01L23/4952Additional leads the additional leads being a bump or a wire
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49575Assemblies of semiconductor devices on lead frames
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05553Shape in top view being rectangular
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05617Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05624Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05647Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/2919Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/4501Shape
    • H01L2224/45012Cross-sectional shape
    • H01L2224/45015Cross-sectional shape being circular
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/45124Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45139Silver (Ag) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45147Copper (Cu) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/4813Connecting within a semiconductor or solid-state body, i.e. fly wire, bridge wire
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/48145Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48465Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/4847Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
    • H01L2224/48471Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area being a ball bond, i.e. wedge-to-ball, reverse stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48475Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48475Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball
    • H01L2224/48476Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area
    • H01L2224/48477Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding)
    • H01L2224/48478Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding) the connecting portion being a wedge bond, i.e. wedge on pre-ball
    • H01L2224/48479Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding) the connecting portion being a wedge bond, i.e. wedge on pre-ball on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48475Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball
    • H01L2224/48476Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area
    • H01L2224/48477Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding)
    • H01L2224/48481Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding) the connecting portion being a ball bond, i.e. ball on pre-ball
    • H01L2224/48482Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding) the connecting portion being a ball bond, i.e. ball on pre-ball on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48475Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball
    • H01L2224/48476Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area
    • H01L2224/48477Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding)
    • H01L2224/48484Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding) being a plurality of pre-balls disposed side-to-side
    • H01L2224/48485Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding) being a plurality of pre-balls disposed side-to-side the connecting portion being a wedge bond, i.e. wedge on pre-ball
    • H01L2224/48487Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding) being a plurality of pre-balls disposed side-to-side the connecting portion being a wedge bond, i.e. wedge on pre-ball outside the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48475Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball
    • H01L2224/48499Material of the auxiliary connecting means
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48599Principal constituent of the connecting portion of the wire connector being Gold (Au)
    • H01L2224/486Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/48617Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950 °C
    • H01L2224/48624Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48599Principal constituent of the connecting portion of the wire connector being Gold (Au)
    • H01L2224/486Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/48638Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/48647Copper (Cu) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48699Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
    • H01L2224/487Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/48717Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950 °C
    • H01L2224/48724Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48699Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
    • H01L2224/487Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/48738Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/48747Copper (Cu) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48799Principal constituent of the connecting portion of the wire connector being Copper (Cu)
    • H01L2224/488Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/48817Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950 °C
    • H01L2224/48824Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48799Principal constituent of the connecting portion of the wire connector being Copper (Cu)
    • H01L2224/488Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/48838Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/48847Copper (Cu) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4899Auxiliary members for wire connectors, e.g. flow-barriers, reinforcing structures, spacers, alignment aids
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4899Auxiliary members for wire connectors, e.g. flow-barriers, reinforcing structures, spacers, alignment aids
    • H01L2224/48991Auxiliary members for wire connectors, e.g. flow-barriers, reinforcing structures, spacers, alignment aids being formed on the semiconductor or solid-state body to be connected
    • H01L2224/48992Reinforcing structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4911Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4911Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
    • H01L2224/49112Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain the connectors connecting a common bonding area on the semiconductor or solid-state body to different bonding areas outside the body, e.g. diverging wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/4917Crossed wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/494Connecting portions
    • H01L2224/4941Connecting portions the connecting portions being stacked
    • H01L2224/49425Wedge bonds
    • H01L2224/49426Wedge bonds on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/494Connecting portions
    • H01L2224/4941Connecting portions the connecting portions being stacked
    • H01L2224/49429Wedge and ball bonds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/494Connecting portions
    • H01L2224/4945Wire connectors having connecting portions of different types on the semiconductor or solid-state body, e.g. regular and reverse stitches
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
    • H01L2224/78Apparatus for connecting with wire connectors
    • H01L2224/7825Means for applying energy, e.g. heating means
    • H01L2224/783Means for applying energy, e.g. heating means by means of pressure
    • H01L2224/78301Capillary
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85009Pre-treatment of the connector or the bonding area
    • H01L2224/8503Reshaping, e.g. forming the ball or the wedge of the wire connector
    • H01L2224/85035Reshaping, e.g. forming the ball or the wedge of the wire connector by heating means, e.g. "free-air-ball"
    • H01L2224/85045Reshaping, e.g. forming the ball or the wedge of the wire connector by heating means, e.g. "free-air-ball" using a corona discharge, e.g. electronic flame off [EFO]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85009Pre-treatment of the connector or the bonding area
    • H01L2224/85051Forming additional members, e.g. for "wedge-on-ball", "ball-on-wedge", "ball-on-ball" connections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8512Aligning
    • H01L2224/85148Aligning involving movement of a part of the bonding apparatus
    • H01L2224/85169Aligning involving movement of a part of the bonding apparatus being the upper part of the bonding apparatus, i.e. bonding head, e.g. capillary or wedge
    • H01L2224/8518Translational movements
    • H01L2224/85186Translational movements connecting first outside the semiconductor or solid-state body, i.e. off-chip, reverse stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8512Aligning
    • H01L2224/85148Aligning involving movement of a part of the bonding apparatus
    • H01L2224/85169Aligning involving movement of a part of the bonding apparatus being the upper part of the bonding apparatus, i.e. bonding head, e.g. capillary or wedge
    • H01L2224/8518Translational movements
    • H01L2224/85191Translational movements connecting first both on and outside the semiconductor or solid-state body, i.e. regular and reverse stitches
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/852Applying energy for connecting
    • H01L2224/85201Compression bonding
    • H01L2224/85205Ultrasonic bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/852Applying energy for connecting
    • H01L2224/85201Compression bonding
    • H01L2224/85205Ultrasonic bonding
    • H01L2224/85206Direction of oscillation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85909Post-treatment of the connector or wire bonding area
    • H01L2224/85951Forming additional members, e.g. for reinforcing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85986Specific sequence of steps, e.g. repetition of manufacturing steps, time sequence
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/922Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
    • H01L2224/9222Sequential connecting processes
    • H01L2224/92242Sequential connecting processes the first connecting process involving a layer connector
    • H01L2224/92247Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06506Wire or wire-like electrical connections between devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/0651Wire or wire-like electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06527Special adaptation of electrical connections, e.g. rewiring, engineering changes, pressure contacts, layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • H01L2225/06562Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking at least one device in the stack being rotated or offset
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06572Auxiliary carrier between devices, the carrier having an electrical connection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies
    • H01L24/78Apparatus for connecting with wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01015Phosphorus [P]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01031Gallium [Ga]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01083Bismuth [Bi]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/10251Elemental semiconductors, i.e. Group IV
    • H01L2924/10253Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/1026Compound semiconductors
    • H01L2924/1032III-V
    • H01L2924/10329Gallium arsenide [GaAs]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12041LED
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19107Disposition of discrete passive components off-chip wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/20Parameters
    • H01L2924/207Diameter ranges
    • H01L2924/20751Diameter ranges larger or equal to 10 microns less than 20 microns
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/20Parameters
    • H01L2924/207Diameter ranges
    • H01L2924/20752Diameter ranges larger or equal to 20 microns less than 30 microns
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/20Parameters
    • H01L2924/207Diameter ranges
    • H01L2924/20753Diameter ranges larger or equal to 30 microns less than 40 microns
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30105Capacitance

Definitions

  • the present invention relates to a semiconductor device and a manufacturing method for the same. More specifically, the present invention relates to a semiconductor device in which contact between adjacent wires is prevented for increased flexibility in designing a wiring layout, and to an efficient method for manufacturing the same.
  • electrical connecting between adjacent electrodes in a semiconductor device sometimes involves connection of a plurality of wires to one electrode formed on a semiconductor chip, or a semiconductor element (e.g., see Japanese Patent Application Laid-Open UP-A) Nos. 04-142073, 06-37250, 11-204720, 2000-114452, 2000-307057, 2002-110898, 2003-243436, and 2003-243442).
  • a semiconductor element e.g., see Japanese Patent Application Laid-Open UP-A
  • JP-A Nos. 04-142073, 06-37250, 11-204720, 2000-114452, 2000-307057, 2002-110898, 2003-243436, and 2003-243442 disclose a semiconductor device in which a plurality of semiconductor chips is stacked on top of each other and connected to each other with wires.
  • Such a semiconductor device has a plurality of semiconductor chips therein and thus can offer high performance and multifunctionality.
  • the semiconductor device is mounted on a system board or the like, it is possible in the system board to reduce the area occupied by the semiconductor device since the semiconductor chips are stacked on top of each other.
  • an electrode pad of one semiconductor chip is connected to an electrode pad of another by means of a wire, and one of the electrode pads connected together is further connected to an electrode pad of another semiconductor chip, a bonding pad of a wiring board or a bonding lead of a lead frame using another wire.
  • the semiconductor device with such a configuration is advantageous over a semiconductor device where electrode pads of individual semiconductor chips are connected to bonding pads of a wiring board or bonding leads of a lead frame using different wires.
  • Too long wires result in difficulty in controlling the formation of stable wire loops and, therefore, adjacent wires may be brought in contact with each other upon wiring, undesirably reducing production yields.
  • miniaturization (slimming down) of the semiconductor device cannot be achieved due to increased wire loop height.
  • the wires are susceptible to deformation. For this reason, when the wires are to be encapsulated in resin, flowing resin causes adjacent wires to contact each other, resulting in malfunction of the resulting semiconductor device.
  • JP-A Nos. 04-142073, 06-37250 and 11-204720 fail to disclose a specific wiring layout (i.e., the loop shape and method of forming wires) and it appears that the likelihood that adjacent wires contact upon wire formation is high.
  • JP-A Nos. 2000-307057 and 2004-221264 disclose a method of bonding two wires—first and second wires—to one electrode pad.
  • a bump is previously arranged on an electrode pad of a semiconductor chip, where the two wires are to be bonded.
  • First bonding is performed on an electrode pad of another semiconductor chip, a bonding pad of a wiring board or a bonding lead of a lead frame, followed by second bonding on the bump to form the first wire.
  • first bonding is performed on an electrode pad of another semiconductor chip, a bonding pad of the wiring board or a bonding lead of the lead frame, followed by second bonding on the bump to form the second wire.
  • General wire bonding operations for the first bonding adopt so-called ball bonding (also referred to as “nail head bonding”) in which a ball is formed by sparking one end of a wire and the resulting ball is bonded to an electrode pad or the like by application of load and ultrasonic vibration through a bonding capillary.
  • the second bonding is performed by means of so-called stitch bonding in which a wire is pressed against an electrode pad or the like at the tip (face) of a bonding capillary.
  • JP-A Nos. 2000-114452, 2000-307057, 2002-110898, 2003-243436 and 2003-243442 also disclose a method of bonding two wires on one electrode pad.
  • a bump is previously arranged on an electrode pad of a semiconductor chip, where two wires are to be bonded.
  • First bonding is then performed on an electrode pad of another semiconductor chip, a bonding pad of a wiring board or a bonding lead of a lead frame, followed by second bonding on the bump to form a first wire.
  • first bonding is performed on an electrode pad of another semiconductor chip, a bonding pad of the wiring board or a bonding lead of the lead frame, followed by second bonding on the bump to form a second wire.
  • ball bonding is generally adopted for the first bonding
  • stitch bonding is adopted for the second bonding, as described above.
  • the shape of a wire loop formed as a result of this general bonding operation is such that it rises upwardly from the first bonding end at the first bonding side, lies horizontally at the second bonding side and gradually rises toward the first bonding end.
  • wire loop height is high at the first bonding side, whereas it is low at the second bonding side.
  • similar loop-shaped wires result continuously in a staircase pattern.
  • wires When wires are to be encapsulated in sealing resin, it is necessary to arrange the wires so that two adjacent ones intersect, depending on the arrangements of electrode pads on semiconductor chips, bonding pads on the wiring board, and bonding leads on the lead frame. This sometimes makes wire-bonding operations difficult. In addition, if adjacent wires intersect, there will be a problem that the resulting semiconductor device may not operate normally due to contacting wires. For example, as shown in FIG. 1A of JP-A No. 04-142073, short-circuits may occur at wire intersections when similar loop wires are formed continuously in a staircase manner.
  • a technology has not yet been provided that prevents, upon electrical connection between adjacent electrodes in a semiconductor device by wire bonding, wires from contacting each other for greater flexibility in designing a wiring layout; therefore, a further development is expected to be made.
  • the semiconductor device of the present invention includes: a substrate having an electrode arranged on a surface thereof; and a first semiconductor element which has an electrode arranged on a surface thereof and which is supported by the substrate, wherein a first wire is connected through a first bump to at least one of the electrodes over the substrate and first semiconductor element, and a second wire is connected through a second bump to a bonding portion of the first wire.
  • the first and second wires are connected to at least one of the electrodes over the substrate and first semiconductor element, with the second bump being provided between the first and second wires, thereby preventing deterioration of the bonding portion of the first wire.
  • the semiconductor device of the present invention includes: a first semiconductor element which has electrodes arranged on a surface thereof; and a base which has electrodes arranged on a surface thereof and which is supported by the first semiconductor element, wherein a first wire is connected through a first bump to at least one of the electrodes arranged on at least one of the base and the first semiconductor element, and a second wire is connected through a second bump to a bonding portion of the first wire.
  • the first and second wires are connected to at least one of the electrodes over the base and first semiconductor element, with the second bump being provided between the first and second wires, thereby not only preventing deterioration of the bonding portion of the first wire, but also preventing adjacent wires from contacting each other.
  • increased flexibility can be achieved upon designing of a wiring layout.
  • the method of the present invention for manufacturing a semiconductor device includes: providing a semiconductor element over a substrate, the semiconductor element having electrodes arranged on a surface thereof, the substrate having electrodes arranged on a surface thereof; connecting, through a first bump, a first wire to at least one of the electrodes arranged on at least one of the substrate and the semiconductor element; and connecting, through a second bump, a second wire to a bonding portion of the first wire.
  • the semiconductor element having the electrode on its surface is first provided on the substrate having the electrode on its surface.
  • the first wire is then connected through the first bump to at least one of the electrodes over the substrate and semiconductor element.
  • FIG. 1 is a vertical cross-sectional view showing First Example of a semiconductor device of the present invention.
  • FIG. 2 is a vertical cross-sectional view showing a modification of First Example of the semiconductor device of the present invention.
  • FIG. 3 is a vertical cross-sectional view showing another modification of First Example of the semiconductor device of the present invention.
  • FIG. 4 is a vertical cross-sectional view showing Second Example of the semiconductor device of the present invention.
  • FIG. 5 is a vertical cross-sectional view showing Third Example of the semiconductor device of the present invention.
  • FIG. 6 is a vertical cross-sectional view showing Fourth Example of the semiconductor device of the present invention.
  • FIG. 7 is a vertical cross-sectional view showing Fifth Example of the semiconductor device of the present invention.
  • FIG. 8 is a vertical cross-sectional view showing a modification of Fifth Example of the semiconductor device of the present invention.
  • FIG. 9 is a vertical cross-sectional view showing Sixth Example of the semiconductor device of the present invention.
  • FIG. 10 is a vertical cross-sectional view showing Seventh Example of the semiconductor device of the present invention.
  • FIG. 11 is a vertical cross-sectional view showing Eighth Example of the semiconductor device of the present invention.
  • FIG. 12A is a cross-sectional view showing the first step of forming a first bump on an electrode in a method of the present invention for manufacturing a semiconductor device.
  • FIG. 12B is a cross-sectional view showing the second step of forming a first bump on an electrode in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 12C is a cross-sectional view showing the third step of forming a first bump on an electrode in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 13A is a cross-sectional view showing the first step of connecting a first wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 13B is a cross-sectional view showing the second step of connecting a first wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 13C is a cross-sectional view showing the third step of connecting a first wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 13D is a cross-sectional view showing the fourth step of connecting a first wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 13E is a cross-sectional view showing the fifth step of connecting a first wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 13F is a cross-sectional view showing the sixth step of connecting a first wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 14A is a cross-sectional view showing the first step of forming a second bump on the stitch-bonding portion in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 14B is a cross-sectional view showing the second step of forming a second bump on the stitch-bonding portion in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 14C is a cross-sectional view showing the third step of forming a second bump on the stitch-bonding portion in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 15A is a cross-sectional view showing the first step of connecting a second wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 15B is a cross-sectional view showing the second step of connecting a second wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 15C is a cross-sectional view showing the third step of connecting a second wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 15D is a cross-sectional view showing the fourth step of connecting a second wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 15E is a cross-sectional view showing the fifth step of connecting a second wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 15F is a cross-sectional view showing the sixth step of connecting a second wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 16A shows an example of a wiring layout.
  • FIG. 16B is a top view and a side view of the wiring layout shown in FIG. 16A , where wires are connected in accordance with the present invention.
  • FIG. 16C is a top view and a side view, each showing a problem occurred in the wiring layout shown in FIG. 16A where wires are not connected in accordance with the present invention.
  • FIG. 16D is a top view and a side view, each showing a problem occurred in the wiring layout shown in FIG. 16A where wires are not connected in accordance with the present invention.
  • FIG. 17A shows another example of the wiring layout.
  • FIG. 17B is a top view and a side view of the wiring layout shown in FIG. 17A , where wires are connected in accordance with the present invention.
  • FIG. 17C is a side view showing a problem occurred in the wiring layout shown in FIG. 17A where wires are not connected in accordance with the present invention.
  • FIG. 17D is a side view showing a problem occurred in the wiring layout shown in FIG. 17A where wires are not connected in accordance with the present invention.
  • FIG. 1 shows First Example of the semiconductor device of the present invention.
  • a semiconductor device 100 in this Example is a so-called ball grid array (BGA) semiconductor device.
  • BGA ball grid array
  • This semiconductor device 100 has two stacked semiconductor chips (semiconductor elements) 11 A and 11 B arranged on the upper surface of a substrate; the semiconductor chip 11 A is bonded to the substrate with an adhesive 12 A, and the semiconductor chip 11 B is bonded to the semiconductor chip 11 A with an adhesive 12 B.
  • This multi-chip stacked package is used to allow a semiconductor device to offer multifunctionality achieved by the combined use of different semiconductor chips, high performance achieved by an increased memory storage capacity, etc.
  • Electrodes (also referred to as “electrode pads”) 21 formed by so-called photo-etching, selective plating or the like are selectively arranged over the upper surface of the substrate 10 at positions close to the semiconductor chip 11 A.
  • a plurality of electrodes (electrode pads) 22 formed through the so-called wafer process is also arranged over the upper surface of the semiconductor chip 11 A, the surface provided with an electric circuit.
  • a plurality of electrodes (electrode pads) 23 formed through the so-called wafer process is arranged over the upper surface of the semiconductor chip 11 B, the surface provided with an electric circuit.
  • the electrode 21 selected on the substrate 10 and the electrode 22 selected on the semiconductor chip 11 A are connected together with a bonding wire (connection line, connection lead; hereinafter referred to as “wire”) 41 .
  • the electrode 22 selected on the semiconductor chip 11 A and the electrode 23 selected on the semiconductor chip 11 B are connected together with a wire 42 .
  • the upper surface of the substrate 10 and semiconductor chips 11 A and 11 B are sealed with sealing resin 13 while encapsulating the wires 41 and 42 therein.
  • the substrate 10 has a plurality of solder balls arranged on the other surface (lower surface) that serve as external connection terminals 14 .
  • FIG. 1 a plurality of electrodes is, of course, formed on the substrate 10 and semiconductor chips 11 A and 11 B, though only one of each of the electrodes 21 , 22 and 23 is shown in this drawing because the semiconductor device is seen from the direction perpendicular to the direction in which the semiconductor chips 11 A and 11 B are stacked.
  • Example two wires are connected to the electrode 22 on the semiconductor chip 11 A.
  • the illustrated electrode 22 shows one or more of the electrodes formed on the semiconductor chip 11 A, and receives the same voltage or electric signals as the electrode 23 on the semiconductor chip 11 B.
  • a bump 31 is formed on the electrode 22 on the semiconductor chip 11 A.
  • One end of the wire 41 is allowed to have a ball-shaped portion B and connected to the electrode 21 on the substrate 10 by means of so-called ball bonding, and the other end is connected to the bump 31 by means of so-called stitch bonding, which is formed on the electrode 22 on the semiconductor chip 11 A.
  • a characteristic configuration of this Example is that there is a bump 32 provided on a stitch-bonding portion S of the wire 41 .
  • One end of the wire 42 is allowed to have a ball-shaped portion B and connected to the electrode 23 on the substrate 10 by means of so-called ball bonding, and the other end is connected to the bump 32 by means of stitch bonding.
  • the wire 41 is stitch-bonded to the bump 31 formed on the electrode 22
  • the bump 32 is formed on the stitch-bonding portion S of the wire 41
  • the wire 42 is stitch-bonded to the bump 32 .
  • the stitch-bonding portions S of the wires 41 and 42 are stacked over the electrode 22 on the semiconductor chip 11 A and connected together through the bump 32 .
  • wires 41 and 42 are connected is not limited to that described above; it is, of course, possible to stitch-bond the wire 42 to the bump 31 , provide the bump 31 to the resulting stitch-bonding portion S, and stitch-bond the wire 41 to the bump 32 .
  • the substrate 10 is made of organic insulating material such as glass epoxy, glass BT or polyimide, or inorganic insulating material such as ceramics or glass.
  • An interconnection layer made of copper or the like is arranged on the surface or inside of the substrate 10 . Where necessary, such interconnection layers may be stacked on top of each other, with an insulating layer interposed between each of them, thereby allowing the substrate 10 to have a so-called multilayered interconnection structure.
  • the electrode 21 is also made of the same material as the interconnection layer.
  • the electrodes 22 arranged on the semiconductor chip 11 A and the electrodes 23 arranged on the semiconductor chip 11 B are also referred to as electrode pads, which are formed by processing, for example, an aluminum (Al) alloy or a copper (Cu) alloy in the so-called wafer process.
  • the semiconductor chips 11 A and 11 B are made of semiconductor material such as silicon (Si) or gallium arsenide (GaAs), and through the so-called wafer process, an electric circuit including active elements and passive elements is formed on one surface thereof.
  • the electrodes 22 and 23 are respectively arranged on the semiconductor chips 11 A and 11 B while providing an insulating layer or a multilayered interconnection layer on their surfaces where the electric circuit is formed.
  • the active elements, passive elements, and electrodes are respectively connected together with the interconnection layer.
  • the materials of the wires 41 and 42 linear materials made of gold (Au), aluminum (Au), copper (Cu) or alloys thereof are used and among them, those that are about 18 ⁇ m to 30 ⁇ m in diameter are selected.
  • insulating resin adhesives such as epoxy resin adhesives, polyimide resin adhesives, and acrylic resin adhesives can be used.
  • Epoxy resins may be used for the sealing resin 13 .
  • the so-called stitch bonding method is used to connect each wire to the electrode 22 to which a plurality of wires is to be connected.
  • This configuration allows reduction in the heights of loops formed by the connected wires (wires 41 and 42 ) around the electrode 22 .
  • the bump 31 is arranged on the electrode 22 , and the wire 41 is connected to the bump 31 by means of stitch bonding. Thereafter, the bump 32 is arranged over the bump 31 that includes fie stitch-bonding portion S of the wire 41 .
  • the bump 32 is arranged over the bump 31 that includes the stitch-bonding portion S of the wire 41 , and the wire 42 is connected to the bump 32 by means of stitch bonding.
  • the stitch-bonding portion S of the wire 42 is separated from the stitch-bonding portion S of the wire 41 , whereby the wire 42 is stitch-bonded to the bump 32 without affecting the stitch-bonding portion S of the wire 41 .
  • the presence of the bump 32 increases the number of directions in which the wire 42 can extend for bonding.
  • the directions in which the wires 41 and 42 extend for bonding are not limited.
  • a so-called lead frame structure may be adopted in stead of the substrate 10 .
  • a semiconductor device 150 there are stacked semiconductor chips 11 A and 11 B provided on a die pad 15 A of a lead frame 15 .
  • the die pad 15 A, an inner lead 15 B of the lead frame 15 , and the semiconductor chips 11 A and 11 B are sealed with sealing resin 13 while encapsulating wires 41 and 42 .
  • one end of the wire 41 is allowed to have a ball-shaped portion B and connected to the inner lead 15 B of the lead frame 15 by means of so-called ball bonding, and the other end is connected to a bump 31 by means of stitch bonding, which is arranged on the electrode 22 selected on the semiconductor chip 11 A.
  • a bump 32 is then arranged on the stitch-bonding portion S of the wire 41 .
  • One end of the wire 42 is also allowed to have a ball-shaped portion B and connected to the electrode 23 selected on the semiconductor chip 11 B by means of so-called ball bonding, and the other end is connected to the bump 32 by means of stitch bonding.
  • This configuration can also provide an effect similar to that described in Example 1.
  • FIG. 3 shows a semiconductor device configuration where two wires (i.e., the wires 41 and 42 ) are connected to the electrode 22 in reverse order to the order in which they are connected in the semiconductor device 100 of Example 1.
  • the electrode 22 arranged on the semiconductor chip 11 A is first connected to the electrode 23 arranged on the semiconductor chip 11 B. Thereafter, using the wire 41 , the electrode 21 arranged on the substrate 10 is connected to the electrode 22 arranged on the semiconductor chip 11 A.
  • the other end of the wire 42 is first stitch-bonded to the bump 31 arranged on the electrode 22 , the bump 32 is arranged on the resulting stitch-bonding portion S, and the other end of the wire 41 is stitch-bonded to the bump 32 .
  • One end of the wire 42 is connected to the electrode 23 by means of ball bonding, which is arranged on the semiconductor chip 11 B.
  • One end of the wire 41 is connected to the electrode 21 by means of ball bonding, which is arranged on the substrate 10 .
  • FIG. 4 shows Second Example of the semiconductor device of the present invention.
  • a semiconductor device 200 of this Example is identical to that of Second Modification of Example 1 except that two stacked bumps 33 are provided between bumps 31 and 32 .
  • the distance between the wires 41 and 42 is increased. This allows more secure stitch bonding of the wire 41 without affecting the wire 42 .
  • the provision of the bumps 33 increases the height of the stitch-bonding portion S of the wire 41 at the electrode 22 , thereby increasing the loop height of the wire 4 l.
  • the number of the bumps 33 is 2 in this particular Example, the number is not particularly limited to 2. It goes without saying that the number may be 1, or may be 3 or more.
  • FIG. 5 shows Third Example of the semiconductor device of the present invention.
  • an additional bump 34 is arranged on the stitch-bonding portion S of the wire 42 that has been connected to the bump 32 by means of stitch bonding, the bump 32 being provided over the bump 31 at the electrode 22 .
  • FIG. 6 shows Fourth Example of the semiconductor device of the present invention.
  • two electrodes 21 A and 22 B that are selectively arranged over the upper surface of the substrate 10 are connected to an electrode 22 arranged on a semiconductor chip 11 A by means of wires 41 A and 41 B, respectively.
  • an electrode 23 on a semiconductor chip 11 B provided on the semiconductor chip 11 A is connected to the electrode 22 of the semiconductor chip 11 A by means of the wire 42 .
  • three wires are connected to one electrode 22 in the semiconductor device 400 .
  • one end of the wire 41 A is allowed to have a ball-shaped portion B and connected to the electrode 21 A on the substrate 10 by means of so-called ball bonding, and the other end is connected to a bump 31 by means of so-called stitch bonding, which is formed on the electrode 22 of the semiconductor chip 11 A.
  • a bump 32 is then arranged on the stitch-bonding portion S of the wire 41 A.
  • One end of the wire 42 is also allowed to have a ball-shaped portion B and connected to the electrode 23 on the semiconductor chip 11 B by means of so-called ball bonding, and the other end is connected to the bump 32 by means of stitch bonding.
  • a bump 34 is then arranged on the stitch-bonding portion S of the wire 41 B.
  • one end of the wire 41 B is allowed to have a ball-shaped portion D and connected to the electrode 21 B on the substrate 10 by means of so-called ball bonding, and the other end is connected to the bump 34 by means of stitch bonding.
  • Example 4 When multiple wires are to be connected to one electrode (electrode 22 ), in Example 4, a bump is arranged between adjacent bonding portions of the wires, thereby allowing the wires to be connected together without affecting their bonding portions. Thus flexibility in designing a wiring layout increases.
  • FIG. 7 shows Fifth Example of the semiconductor device of the present invention.
  • a semiconductor chip 11 B is arranged on a semiconductor chip 11 A at a position away from an electrode 22 of the semiconductor chip 11 A, and a relay member 50 is placed between the semiconductor chip 11 B and the electrode 22 .
  • the relay member 50 is fixed to the semiconductor chip 11 A with an adhesive 12 .
  • the relay member 50 includes a relay electrode 52 which is selectively arranged on its base 51 formed of a plate-shaped semiconductor member or a plate-shaped insulating member.
  • a bump 31 is arranged on the electrode 52 .
  • the electrode 22 on the semiconductor chip 11 A and the electrode 52 on the relay member 50 are connected together with a wire 41 .
  • the electrode 52 on the relay member 50 and the electrode 23 on the semiconductor chip 11 B are connected together with a wire 42 .
  • one end of the wire 41 is allowed to have a ball-shaped portion B and connected to the electrode 22 on the semiconductor chip 11 A by means of so-called ball bonding, and the other end is connected to the bump 31 on the electrode 52 of the relay member 50 by means of stitch bonding.
  • a bump 32 is then arranged on the stitch-bonding portion S of the wire 41 .
  • One end of the wire 42 is allowed to have a ball-shaped portion B and connected to the electrode 23 on the semiconductor chip 11 B by means of so-called ball bonding, and the other end is connected to the bump 32 by means of stitch bonding.
  • wires 41 and 42 are connected is not limited to that described above; it is, of course, possible to stitch-bond the other end (terminal) of the wire 42 to the bump 31 , provide the bump 32 to the resulting stitch-bonding portion S, and then stitch-bond the other end to the bump 32 .
  • the relay member 50 is made of, for example, silicon (Si), glass epoxy, glass BT or polyimide.
  • silicon Si
  • the so-called wafer process is used as used for the semiconductor chip, whereby small electrodes (electrode pads) can be formed on a silicon substrate with high precision.
  • the relay member 50 can be manufactured using equipment similar to that for the semiconductor chip 11 B.
  • the relay member 50 be as thick as the semiconductor chip 11 B; for example, the relay member 50 is preferably 50 ⁇ m to 200 ⁇ m in thickness.
  • a plurality of electrodes may be provided on the relay member 50 as needed, and interconnection layer(s) that mutually connect the electrodes may also be provided.
  • Example 5 the relay member 50 that includes the electrode 52 on its surface is arranged on the semiconductor chip 11 A. The relay member 50 then relays wires between the semiconductor chips 11 A and 11 B.
  • the electrode 22 on the semiconductor chip 11 A and the electrode 23 on the semiconductor chip 11 B can be connected together using two short wires rather than using a single long wire. For this reason, contact between adjacent wires, which is caused due to deformation of the loops of long wires, can be avoided, and thus short-circuits due to wire contact can also be avoided.
  • the relay member 50 may be rendered plate shape with a large area and interposed between the semiconductor chips 11 A and 11 B.
  • the semiconductor chip 11 A, the plate-shaped relay member 50 , and the semiconductor chip 11 B are sequentially stacked over the upper surface of the substrate 10 using adhesives 12 A, 12 B and 12 C, respectively.
  • the electrode 52 on the relay member 50 is arranged at a position that allows wires from the electrodes over the semiconductor chips 11 A and 11 B to be connected to the electrode 52 .
  • the position of the electrode 52 is selected such that it is located equidistant from the electrodes over the semiconductor chips 11 A and 11 B.
  • This configuration can also provide an effect similar to that described in Example 5, and wires can be relayed by means of the relay member 50 .
  • wires can be relayed by means of the relay member 50 .
  • the bump 32 is arranged on the stitch-bonding portion S of the wire 42 , and the end of the wire 41 extending from the electrode 22 on the semiconductor 11 A is stitch-bonded to the bump 32 .
  • FIG. 9 shows Sixth Example of the semiconductor device of the present invention.
  • a semiconductor device 600 of this Example three semiconductor chips (semiconductor elements) 11 A, 11 B and 11 C are stacked over the upper surface of a substrate 10 using adhesives 12 A, 12 B and 12 C, respectively.
  • Electrodes 21 are selectively arranged over the upper surface of the substrate 10 at positions close to the semiconductor chip 11 A.
  • a plurality of electrodes (electrode pads) 22 formed through the so-called wafer process is arranged over the upper surface of the semiconductor chip 11 A, the surface being provided with an electric circuit.
  • a plurality of electrodes (electrode pads) 23 and 24 formed through the so-called wafer process is arranged over the upper surface of each of the semiconductor chips 11 B and 11 C, respectively.
  • the electrode 21 selected on the substrate 10 and the electrode 22 selected on the semiconductor chip 11 A are connected together with the wire 41
  • the electrode 22 on the semiconductor chip 11 A and the electrode 23 selected on the semiconductor chip 11 B are connected together with the wire 42
  • the electrode 23 on the semiconductor chip 11 B and the electrode 24 selected on the semiconductor chip 11 C are connected together with the wire 43 .
  • a plurality of electrodes is, of course, formed on the substrate 10 and semiconductor chips 11 A, 11 B, and 11 C, though only one of each of the electrodes 21 , 22 , 23 and 24 is shown in this drawing because the semiconductor device is seen from a direction perpendicular to the direction in which the semiconductor chips 11 A, 11 B and 11 C are stacked.
  • a bump 31 a is arranged on the electrode 22 of the semiconductor chip 11 A, and a bump 31 b is arranged on the electrode 23 of the semiconductor chip 11 B.
  • One end of the wire 41 is allowed to have a ball-shaped portion B and connected to the electrode 21 on the substrate 10 by means of so-called ball bonding, and the other end is connected to the bump 31 a by means of so-called stitch bonding, which is formed on the electrode 22 of the semiconductor chip 11 A.
  • One end of the wire 42 is allowed to have a ball-shaped portion B and connected to the bump 31 a on the electrode 22 by means of so-called ball bonding, the bump 31 a including the stitch-bonding portion S of the wire 41 .
  • the other end of the wire 42 is connected to the bump 31 b by means of so-called stitch bonding, which is formed on the electrode 23 of the semiconductor chip 11 B.
  • a bump 32 is arranged on the stitch-bonding portion S of the wire 42 .
  • one end of the wire 43 is also allowed to have a bail-shaped portion B and connected to the electrode 24 on the semiconductor chip 11 C by means of ball bonding, and the other end is connected to the bump 32 by means of so-called stitch bonding, which is formed on the electrode 23 of the semiconductor chip 11 B.
  • Example 6 the bump 31 a is arranged on the electrode 22 of the semiconductor chip 11 A and the wire 41 is stitch-bonded to the bump 31 a , wherein one end of the wire 42 is connected to the stitch-bonding portion S by means of ball bonding.
  • the electrodes on the semiconductor chip 11 B serve to relay wires that connect the semiconductor chips 11 A and 11 C together.
  • FIG. 10 shows Seventh Example of the semiconductor device of the present invention.
  • a semiconductor chip (semiconductor element) 11 A is fixed to the upper surface of a substrate 10 using an adhesive 12 A.
  • Electrodes are selectively arranged over the upper surface of the substrate 10 at positions close to the semiconductor chip 11 A, and a plurality of electrodes 22 is arranged over the upper surface of the semiconductor chip 11 A, the surface provided with an electric circuit. Electrodes 21 A and 21 B, selected from the electrodes arranged over the substrate 10 , are both connected to the electrode 22 on the semiconductor chip 11 A via wires 41 A and 41 B, respectively.
  • a bump 31 is arranged on the electrode 22 of the semiconductor chip 11 A.
  • one end of the wire 41 A is allowed to have a ball-shaped portion B and connected to the electrode 21 A of the substrate 10 by means of so-called ball bonding, and the other end is connected to the bump 31 by means of stitch bonding, which is arranged on the electrode 22 of the semiconductor chip 11 A.
  • a bump 32 is then arranged on the stitch-bonding portion S of the wire 41 A.
  • one end of the wire 41 B is also allowed to have a ball-shaped portion B and connected to the electrode 21 B of the substrate 10 by means of ball bonding, and the other end is connected to the bump 32 by means of stitch bonding.
  • this wiring layout enables electric power to be supplied to the electrode 22 from multiple electrodes formed on the substrate 10 , thereby constituting a semiconductor device with enhanced power source.
  • the number of electrodes on the substrate 10 can be readily increased where necessary.
  • an additional bump is formed on the stitch-bonding portion of the wire previously connected to the bump 22 , and then another wire is stitch-bonded to the bump.
  • FIG. 11 shows Eighth Example of the semiconductor device of the present invention.
  • a semiconductor device 800 of this Example two semiconductor chips (semiconductor elements) 11 A and 11 B are stacked over the upper surface of a substrate 10 using adhesives 12 A and 12 B, respectively.
  • a plurality of electrodes is selectively arranged over the upper surface of the substrate 10 at positions close to the semiconductor chip 11 A.
  • a plurality of electrodes is also arranged over the upper surface of each of the semiconductor chips 11 A and 11 B, where an electric circuit is formed.
  • Electrodes 21 A and 21 B are selected from the electrodes 10 arranged over the upper surface of the substrate 10 , and an electrode 22 is selected from the electrodes arranged over the upper surface of the semiconductor chip 11 A.
  • the electrode 21 A selected on the substrate 10 and the electrode 22 selected on the semiconductor chip 11 A are connected together with a wire 44 .
  • the electrode 21 B selected on the substrate 10 and the electrode 23 B selected on the semiconductor chip 11 B are connected together with a wire 45
  • the electrodes 23 A and 23 B selected on the semiconductor chip 11 B are connected together with a wire 46 .
  • a bump 31 is then arranged on the electrode 23 .
  • one end of the wire 44 is allowed to have a ball-shaped portion B and connected to the electrode 22 on the semiconductor chip 11 A by means of ball bonding, and the other end is connected to the electrode 21 A on the substrate 10 by means of stitch bonding.
  • one end of the wire 46 is also allowed to have a ball-shaped portion B and connected to the electrode 23 A on the semiconductor chip 11 B by means of ball bonding, the electrode 23 A being arranged near the center of the semiconductor chip 11 B.
  • the other end of the wire 46 is connected to the bump 31 on the electrode 23 B of the semiconductor chip 11 B by means of stitch bonding.
  • a bump 32 is then arranged on the stitch-bonding portion S of the wire 46 .
  • one end of the wire 45 is also allowed to have a ball-shaped portion B and connected to the electrode 21 B on the substrate 10 by means of so-called ball bonding, and the other end is connected to the bump 32 by means of stitch bonding.
  • the configuration of the wire 44 may be, of course, similar to that described in Example 1, i.e., one end of the wire 44 may be connected to the electrode 21 A on the substrate 10 by means of ball bonding, and the other end thereof may be connected to the electrode 22 of the semiconductor chip 11 A by means of stitch bonding.
  • connection of the wire 45 follows connection of the wire 44 .
  • this wiring layout can readily achieve a configuration that directly supplies electric power to the electrode 23 B arranged at the center of the electric circuit of the semiconductor chip 11 B. It is therefore possible to stabilize the operation of the semiconductor chip 11 B.
  • semiconductor elements 11 A and 11 B are sequentially stacked over the upper surface of the substrate 10 using adhesives 12 A and 12 B, respectively.
  • Electrodes (also referred to as “electrode pads”) 21 formed by so-called photo-etching, selective plating or the like are selectively arranged over the upper surface of the substrate 10 at positions close to the semiconductor chip 11 A.
  • a plurality of electrodes (electrode pads) 22 formed through the so-called wafer process is arranged over the upper surface of the semiconductor chip 11 A, the surface provided with an electric circuit.
  • a plurality of electrodes (electrode pads) 23 formed through the so-called wafer process is arranged over the upper surface of the semiconductor chip 11 B.
  • the substrate 10 is first placed on a bonding stage (not shown), which the substrate 10 includes the semiconductor chips 10 A and 10 B stacked over its upper surface, with adhesives 12 A and 12 B respectively provided below them. Thereafter, the semiconductor chips 11 A and 11 B and the substrate 10 are heated to 70° C. to 200° C.
  • the following procedure is carried out to connect together the electrodes on the substrate 10 and semiconductor chips 11 A and 11 B by wire bonding.
  • the tip of a Au (gold) wire extending out of the tip of a bonding capillary 61 is melted by high-voltage sparking using a torch electrode (not shown), forming a ball-shaped portion 30 (see FIG. 12A ).
  • the ball-shaped portion 30 is then allowed to abut on the electrode 22 of the semiconductor chip 11 A, followed by application of load on the ball-shaped portion 30 by means of the bonding capillary 61 and application of ultrasonic vibration in a direction perpendicular to the load application direction, thereby bonding the ball-shaped portion 30 to the electrode 22 (see FIG. 12B ).
  • the application of ultrasonic vibration is effective to ensure reliable bonding of the ball-shaped portion 30 to the electrode 22 by removing an oxide film or dusts present on the surface of the electrode (electrode pad) 22 .
  • the Au wire breaks, thereby forming a Au bump 31 on the electrode 22 (see FIG. 12C ).
  • the top of the bump 31 may be planarized.
  • the tip of the Au wire (wire 41 ) extending out of the bonding capillary 61 is melted, forming a ball-shaped portion B (see FIG. 13A ).
  • High-voltage sparking using a torch electrode described above can be adopted for the ball formation.
  • the ball-shaped portion 30 is then allowed to abut on the electrode 21 , followed by application of load on the ball-shaped portion 30 by means of the bonding capillary 61 and application of ultrasonic vibration in a direction perpendicular to the load application direction, thereby bonding the ball-shaped portion 30 to the electrode 21 (see FIG. 13B ).
  • the bonding capillary 61 is then lifted in a direction perpendicular to the surface of the electrode 21 (see FIG. 13C ).
  • the bonding capillary 61 is moved above the bump 31 formed on the electrode 22 of the semiconductor chip 11 A for the bonding of the wire 41 thereto (see FIG. 13D ).
  • the end of the Au wire 41 is pressed against the Au bump 31 , stitch-bonding the Au wire 41 thereto (see FIG. 13E ).
  • the end (terminal) of the Au wire 41 is stitch-bonded to the Au bump 31 to form a stitch-bonding portion S (see FIG. 13F ).
  • a Au bump 32 is formed on the Au bump 31 that includes the stitch-bonding portion S of the Au wire 41 .
  • another Au ball-shaped portion 30 is formed at the tip of the Au wire extending out of the bonding capillary 61 (see FIG. 14A ).
  • High-voltage sparking using a torch electrode is adopted for the ball formation, as described above.
  • the ball-shaped portion 30 thus formed is then allowed to abut on the Au bump 31 having the stitch-bonding portion S, and load is applied to bond it to the Au bump 31 (see FIG. 14B ).
  • the bonding capillary 61 is then lifted to break the Au wire, forming a Au bump 32 on the Au bump 31 (see FIG. 14C ).
  • the top of the Au bump 32 may be planarized where necessary.
  • the electrode 23 on the semiconductor chip 11 B and the electrode 22 on the semiconductor chip 11 A are connected together with a Au wire 42 .
  • the bonding capillary 61 is moved above the electrode 23 , and another Au ball-shaped portion 30 is formed at the tip of the Au wire 42 extending out of the bonding capillary 61 (see FIG. 15A ).
  • the ball-shaped portion 30 thus formed is then allowed to abut on the electrode 23 , followed by application of load on the ball-shaped portion 30 by means of the bonding capillary 61 and application of ultrasonic vibration in a direction perpendicular to the load application direction, thereby bonding the ball-shaped portion 30 to the electrode 23 (see FIG. 15B ).
  • the bonding capillary 61 is then lifted in a direction perpendicular to the surface of the electrode 23 (see FIG. 15C ).
  • the bonding capillary 61 is moved above the bump 32 formed on the electrode 22 of the semiconductor chip 11 A for the bonding of the wire 42 thereto (see FIG. 15D ).
  • the end of the Au wire 42 is then pressed against the Au bump 32 , stitch-bonding the Au wire 42 thereto (see FIG. 15E ).
  • the end (terminal) of the Au wire 42 is stitch-bonded to the Au bump 32 to form a stitch-bonding portion S (see FIG. 15F ).
  • the laminate thus formed is then sealed with sealing resin 13 , followed by formation solder balls 14 on the backside of the substrate 10 .
  • the foregoing semiconductor device 100 is fabricated in this way.
  • the bump 32 is stacked over the bump 31 and thus the stitch-bonding portion S of the wire 41 at the bump 31 can be reinforced by the bump 32 .
  • the stitch-bonding portion S of the wire 42 is connected to the electrode 22 through the bump 32 . This allows the stitch-bonding portion S of the wire 42 to be separated from the wire 41 , thereby achieving stitch bonding of the wire 42 without interfering with the wire 41 .
  • the wires used to connect them together may intersect in some cases.
  • This Example shows a wiring layout including the foregoing bump arrangement, the wiring layout being designed using a wire bonding method that involves wire intersections.
  • FIG. 16A shows an example of a wiring layout for connecting together the electrodes arranged on the substrate 10 and semiconductor chips 11 A and 11 B
  • FIG. 16B shows a state where these electrodes are connected together with intersecting wires in this wiring layout.
  • FIG. 16B-i is a top view showing the wiring layout
  • FIG. 16B-ii is a side view thereof seen from a direction perpendicular to the direction in which the semiconductor chips 11 A and 11 B are stacked, i.e., the direction of the arrow P of FIG. 16B-i .
  • the semiconductor chips 11 A and 11 B are sequentially stacked over the upper surface of the substrate 10 .
  • electrodes 21 A, 21 B and 21 C are illustrated.
  • electrodes 22 A and 22 B are illustrated.
  • electrodes 23 A and 23 B are illustrated.
  • the electrodes 22 A and 22 B on the semiconductor chip 11 A are located near its edge, and the electrodes 23 A and 23 B on the semiconductor chip 11 B are located near its edge.
  • the electrode 21 A selected on the substrate 10 and the electrode 22 B selected on the semiconductor chip 11 A are connected together with a Au wire 101
  • the electrode 21 B selected on the substrate 10 and the electrode 23 B selected on the semiconductor chip 11 B are connected together with a Au wire 102 .
  • the electrode 21 C selected on the substrate 10 and the electrode 22 A selected on the semiconductor chip 11 A are connected together with a Au wire 103
  • the electrode 22 A selected on the semiconductor chip 11 A and the electrode 23 A selected on the semiconductor chip 11 B are connected together with a Au wire 104 .
  • the wire 101 intersects with wires 102 and 103 above the substrate 10 , whereas the wire 102 intersects with the wire 104 above the semiconductor chip 11 A, forming intersections X 1 to X 3 .
  • FIG. 16B shows a state where the wiring layout and wiring process of the present invention have been applied to connect together the electrodes on the substrate 10 and semiconductor chips 11 A and 11 B shown in FIG. 16A .
  • two wires are connected to the electrode 22 A on the semiconductor chip 11 A.
  • a bump 31 is arranged on the electrode 22 A of the semiconductor chip 11 A, and another bump 31 is arranged on the electrode 23 B of the semiconductor chip 11 B.
  • One end of the wire 101 is allowed to have a ball-shaped portion B and connected to the electrode 22 B on the semiconductor chip 11 A by means of ball bonding, and the other end is connected to the electrode 21 A on the substrate 10 by means of stitch bonding.
  • One end of the wire 102 is allowed to have a ball-shaped portion B and connected to the electrode 21 B on the substrate 10 by means of ball bonding, and the other end is connected to the bump 31 on the electrode 23 B on the semiconductor chip 11 B by means of stitch bonding.
  • One end of the wire 103 is allowed to have a ball-shaped portion B and connected to the electrode 21 C on the substrate 10 by means of ball bonding, and the other end is connected to the bump 31 on the electrode 22 A on the semiconductor chip 11 A by means of stitch bonding.
  • a bump 32 is arranged on the stitch-bonding portion S of the wire 103 .
  • one end of the wire 104 is also allowed to have a ball-shaped portion B and connected to the electrode 23 A on the semiconductor chip 11 B by means of ball bonding, and the other end is connected to the bump 32 by means of stitch bonding, which is arranged on the bump 31 formed on the electrode 22 A on the semiconductor chip 11 A.
  • each of multiple wires to be connected to the electrode 22 A on the semiconductor chip 11 A is connected by means of stitch bonding.
  • a bump 31 is first arranged on the electrode 22 A on the semiconductor chip 11 A, and another bump 31 is arranged on the electrode 23 B on the semiconductor chip 11 B.
  • One end of the wire 103 is then connected to the electrode 21 C on the substrate 10 by means of ball bonding, and the other end is connected to the bump 31 on the electrode 22 A on the semiconductor chip 11 A by means of stitch bonding. Thereafter, a bump 32 is arranged on the stitch-bonding portion S of the wire 103 .
  • one end of the wire 101 is connected to the electrode 22 B on the semiconductor chip 11 A by means of ball bonding, and the other end is connected to the electrode 21 A on the substrate 10 by means of stitch bonding.
  • the wires 101 and 103 differ in the direction in which they extend, so too do the heights of the tops of the resulting loops. For this reason, the wires 101 and 103 are prevented from being in contact with each other at the intersection X 1 shown in FIG. 16A .
  • One end of the wire 102 is then-connected to the electrode 21 B on the substrate 10 by means of ball bonding, and the other end is connected to the electrode 23 B on the semiconductor chip 11 B by means of stitch bonding.
  • the wires 101 and 102 also differ in the direction in which they extend, so too do the heights of the tops of the resulting loops. For this reason, the wires 101 and 102 are prevented from being in contact with each other at the intersection X 2 shown in FIG. 16A .
  • One end of the wire 104 is connected to the electrode 23 A on the semiconductor chip 11 B by means of ball bonding, and the other end is connected to the bump 32 on the electrode 22 A on the semiconductor chip 11 A by means of stitch bonding.
  • the wires 102 and 104 extend in different directions and thus the heights of the tops of resulting loops differ. For this reason, the wires 102 and 104 are also prevented from being in contact with each other even at the intersection X 3 shown in FIG. 16A .
  • FIG. 16C-i is a top view showing the wiring layout
  • FIG. 16C-ii is a side view seen from a direction perpendicular to the direction in which the semiconductor chips 11 A and 11 B are stacked, i.e., the direction of the arrow P of FIG. 16C-i .
  • FIG. 16D-i is a top view showing the wiring layout
  • FIG. 16D-ii is a side view seen from a direction perpendicular to the direction in which the semiconductor chips 11 A and 11 B are stacked, i.e., the direction of the arrow P of FIG. 16D-i .
  • the wiring layouts shown in FIG. 16C and 16B differ in the direction in which the wire 103 extends for bonding.
  • one end of the wire 103 is connected to the bump 31 on the electrode 22 A on the semiconductor chip 11 A by means of ball bonding, and the other end is connected to the electrode 21 C on the substrate 10 by means of stitch bonding.
  • the wires 101 and 103 extend in the same direction and thus the tops of the resulting wire loops are at nearly the same height, which undesirably causes the wires 101 and 103 to contact each other at the intersection X 1 shown in FIG. 16A .
  • the wiring layouts shown in FIG. 16D and 16B differ in the direction in which the wire 104 extends for bonding. 10 That is, one end of the wire 104 is connected to the bump 31 on the electrode 22 A on the semiconductor chip 11 A by means of ball bonding, and the other end is connected to the bump 31 on the electrode 23 A on the semiconductor chip 11 B by means of stitch bonding.
  • the tops of the resulting wire loops are at nearly the same height, which undesirably causes the wires 102 and 104 to contact each other at the intersection X 3 shown in FIG. 16A .
  • the wires used to connect them together may intersect in some cases.
  • This Example shows a wiring layout including the foregoing bump arrangement having semiconductor electrodes provided at the center of the semiconductor chips, the wiring layout being designed using a wire bonding method that involves wire intersections.
  • FIG. 17A shows an example of a wiring layout to connect together the electrodes of the substrate 10 and semiconductor chips 11 A and 11 B
  • FIG. 17B shows a state where the electrodes on the semiconductor chips 11 A and 11 B are connected together with intersecting wires.
  • FIG.17B-i is a top view showing the wiring layout
  • FIG. 17B-ii is a side view seen from a direction perpendicular to the direction in which the semiconductor chips 11 A and 11 B are stacked, i.e., the direction of the arrow P of FIG. 17B-i .
  • the electrodes 22 A and 22 B on the semiconductor chip 11 A are arranged near the edge of the semiconductor chip 11 A, thereby causing them to be located close to the electrodes 21 A and 21 B arranged on the substrate 10 .
  • the electrodes 23 A and 23 B on the semiconductor chip 11 B are arranged nearly at the center of the semiconductor chip 11 B.
  • the electrode 21 A selected on the substrate 10 and the electrode 22 A selected on the semiconductor chip 11 A are connected together with a wire 111 .
  • the electrode 22 A selected on the semiconductor chip 11 A and the electrode 23 B selected on the semiconductor chip 11 B are connected together with a wire 112 .
  • the electrode 21 B selected on the substrate 10 and the electrode 22 B selected on the semiconductor chip 11 A are connected together with a wire 113 .
  • the electrode 22 B selected on the semiconductor chip 11 A and the electrode 23 A selected on the semiconductor chip 11 B are connected together with a wire 114 .
  • FIG. 17B shows a state where the wiring layout and wiring process of the present invention have been applied to connect together the electrodes on the substrate 10 and semiconductor chips 11 A and 11 B shown in FIG. 17A .
  • two wires are connected to each of the electrodes 22 A and 22 B on the semiconductor chip 11 A.
  • a bump 31 is arranged both on the electrodes 22 A and 22 B of the semiconductor chip 11 A, and another bump 31 is arranged on the electrode 23 A of the semiconductor chip 11 B.
  • a bump 31 is arranged on the electrode 22 A of the semiconductor chip 11 A, and another bump 31 is arranged on the electrode 23 B of the semiconductor chip 11 B.
  • One end of the wire 111 is allowed to have a ball-shaped portion B and connected to the electrode 21 A on the substrate 10 by means of ball bonding, and the other end is connected to the bump 31 on the electrode 22 A on the semiconductor chip 11 A by means of stitch bonding.
  • the characteristic feature of this Example is that there are provided three bumps 33 between the bump 32 and the stitch-bonding portion S of the wire 111 at the bump 31 arranged on the electrode 22 A.
  • One end of the wire 112 is allowed to have a ball-shaped portion B and connected to the electrode 23 B on the semiconductor chip 11 B by means of ball bonding, and the other end is connected to the bump 32 by means of stitch bonding.
  • One end of the wire 113 is allowed to have a ball-shaped portion B and connected to the electrode 21 B on the substrate 10 by means of ball bonding, and the other end is connected to the bump 31 on the electrode 22 B on the semiconductor chip 11 A by means of stitch bonding.
  • one end of the wire 114 is allowed to have a ball-shaped portion B and connected to the bump 31 by means of ball bonding, which includes the stitch-bonding portion S of the wire 113 on the electrode 22 B, and the other end of the wire 114 is connected to the bump 31 by means of stitch bonding, which is arranged on the electrode 23 A on the semiconductor chip 11 B.
  • the semiconductor chips 11 A and 11 B are respectively connected to the wires 111 and 112 by means of so-called stitch bonding.
  • three bumps 33 are provided between the bumps 31 and 32 at the electrode 22 A.
  • the wire 112 is prevented from contacting the edge of the semiconductor chip 11 B.
  • a bump 31 is first arranged on each of the electrodes 22 A and 22 B on the semiconductor chip 11 A, and another bump 31 is also arranged on the electrode 23 A of the semiconductor chip 11 B.
  • wires 111 and 113 may be connected in reverse order.
  • a plurality of bumps 33 is then arranged on the stitch-bonding portion S of the wire 111 that has been connected to the bump 31 on the electrode 22 A.
  • three bumps 33 are arranged in a stacking manner.
  • a bump 32 is then arranged on the bump 33 that has been arranged on the bump 31 on the electrode 22 A.
  • the height of the bump 32 be as great as or greater than that of the surface of the semiconductor chip 11 B fixed to the semiconductor chip 11 A.
  • the number of the bumps 33 to be provided is selected so that the above-described relationship will be satisfied. It is not necessarily required to provide the bump 33 in a case where the bump 32 reaches the upper surface of the semiconductor chip 11 B in terms of height.
  • One end of the wire 112 is then connected to the electrode 23 B on the semiconductor chip 11 B by means of ball bonding, and the other end is connected to the bump 32 on the electrode 22 A by means of stitch bonding.
  • the wire 112 bonds to the electrode 22 A at a higher position as a result of the provision of the bump 32 (and bumps 33 ), the wire 112 is prevented from contacting the edge or the semiconductor chip 11 B.
  • one end of the wire 114 is connected to the electrode 23 B on the semiconductor chip 11 A by means of ball bonding, and the other end is connected to the bump 31 on the electrode 23 A by means of stitch bonding.
  • the wires 112 and 114 extend in different directions, forming wire loops whose tops are at different heights. For this reason, it is possible to prevent the wires 112 and 114 from contacting each other even at the intersection X shown in FIG. 17A .
  • the wiring layouts shown in FIG. 17C and 17B differ in the direction in which the wire 112 extends for bonding.
  • one end of the wire 112 is connected to the bump 31 on the electrode 23 B on the semiconductor chip 11 B by means of ball bonding, and the other end is connected, without providing the bump 32 (and bumps 33 ), to the bump 31 by means of stitch bonding, which the bump 31 includes the stitch-bonding portion S of the wire 111 .
  • the wire 114 contacts the edge of the semiconductor chip 11 B.
  • the wiring layouts shown in FIG. 17D and 17B differ in the directions in which the wires 112 and 114 extend for bonding.
  • one end of the wire 112 is connected to the bump 31 by means of ball bonding, which includes the stitch-bonding portion S of the wire 111 on the electrode 22 A on the semiconductor chip 11 A, and the other end thereof is connected to the bump 31 on the electrode 23 B on the semiconductor chip 11 B by means of stitch bonding.
  • one end of the wire 114 is connected to the bump 31 by means of ball bonding, which includes the stitch-bonding portion S of the wire 113 on the electrode 22 B on the semiconductor chip 11 A, and the other end thereof is connected to the bump 31 on the electrode 23 A on the semiconductor chip 11 B by means of stitch bonding.
  • the wires 112 and 114 extend in the same direction and thus the resulting wire loops are identical in shape.
  • the present invention it is possible to solve the conventional problems and to provide a small, high-performance semiconductor device in which contact between adjacent wires is prevented for increased flexibility in designing a wiring layout, and an efficient method for manufacturing the semiconductor device.
  • the semiconductor device of the present invention is a small, high-performance semiconductor device in which contact between adjacent wires is prevented for increased flexibility in designing a wiring layout.
  • the method of the present invention for manufacturing a semiconductor device it is possible to achieve high-density wiring by preventing adjacent wires from contacting each other even when they intersect one another, and thus to manufacture a small, high-performance semiconductor device efficiently.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Wire Bonding (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

To provide a small, high-performance semiconductor device in which contact between adjacent wires is prevented for increased flexibility in designing a wiring layout, and an efficient method for manufacturing the semiconductor device. The semiconductor device includes a substrate 10 having an electrode 21A arranged on its surface; and a first semiconductor element 11A which includes an electrode 22 arranged on its surface and which is supported by the substrate 10, wherein a first wire 41 is connected through a first bump 31 to at least one of the electrodes over the substrate 10 and semiconductor element 11A (i.e., at least one of the electrodes 21 and 22), and a second wire 42 is connected through a second bump 32 to a bonding portion of the wire 41.

Description

    CROSS-REFERENCE TO RELATED-APPLICATIONS
  • This application is based upon and claims the benefits of the priority from the prior Japanese Patent Application No. 2006-205381 filed on Jul. 27, 2006, the entire contents of which are incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a semiconductor device and a manufacturing method for the same. More specifically, the present invention relates to a semiconductor device in which contact between adjacent wires is prevented for increased flexibility in designing a wiring layout, and to an efficient method for manufacturing the same.
  • 2. Description of the Related Art
  • Conventionally, electrical connecting between adjacent electrodes in a semiconductor device sometimes involves connection of a plurality of wires to one electrode formed on a semiconductor chip, or a semiconductor element (e.g., see Japanese Patent Application Laid-Open UP-A) Nos. 04-142073, 06-37250, 11-204720, 2000-114452, 2000-307057, 2002-110898, 2003-243436, and 2003-243442).
  • In such a case it is possible to achieve miniaturization of a semiconductor chip by connecting a plurality of wires, e.g., two wires, to one electrode terminal on the semiconductor chip to reduce number of electrode terminals, which in turn results in semiconductor device size reductions.
  • JP-A Nos. 04-142073, 06-37250, 11-204720, 2000-114452, 2000-307057, 2002-110898, 2003-243436, and 2003-243442 disclose a semiconductor device in which a plurality of semiconductor chips is stacked on top of each other and connected to each other with wires.
  • Such a semiconductor device has a plurality of semiconductor chips therein and thus can offer high performance and multifunctionality. In addition, when the semiconductor device is mounted on a system board or the like, it is possible in the system board to reduce the area occupied by the semiconductor device since the semiconductor chips are stacked on top of each other.
  • Furthermore, in such a semiconductor device with multiple semiconductor chips, an electrode pad of one semiconductor chip is connected to an electrode pad of another by means of a wire, and one of the electrode pads connected together is further connected to an electrode pad of another semiconductor chip, a bonding pad of a wiring board or a bonding lead of a lead frame using another wire.
  • Because the use of too long wires can be avoided, the semiconductor device with such a configuration is advantageous over a semiconductor device where electrode pads of individual semiconductor chips are connected to bonding pads of a wiring board or bonding leads of a lead frame using different wires. Too long wires result in difficulty in controlling the formation of stable wire loops and, therefore, adjacent wires may be brought in contact with each other upon wiring, undesirably reducing production yields. Moreover, miniaturization (slimming down) of the semiconductor device cannot be achieved due to increased wire loop height. Furthermore, the wires are susceptible to deformation. For this reason, when the wires are to be encapsulated in resin, flowing resin causes adjacent wires to contact each other, resulting in malfunction of the resulting semiconductor device.
  • As described above, the foregoing configuration is suitable for reduced semiconductor device size. However, wire bonding used to achieve this configuration causes problems described below. Specifically, JP-A Nos. 04-142073, 06-37250 and 11-204720 fail to disclose a specific wiring layout (i.e., the loop shape and method of forming wires) and it appears that the likelihood that adjacent wires contact upon wire formation is high.
  • JP-A Nos. 2000-307057 and 2004-221264 disclose a method of bonding two wires—first and second wires—to one electrode pad. To be more specific, a bump is previously arranged on an electrode pad of a semiconductor chip, where the two wires are to be bonded. First bonding is performed on an electrode pad of another semiconductor chip, a bonding pad of a wiring board or a bonding lead of a lead frame, followed by second bonding on the bump to form the first wire. Subsequently, first bonding is performed on an electrode pad of another semiconductor chip, a bonding pad of the wiring board or a bonding lead of the lead frame, followed by second bonding on the bump to form the second wire.
  • General wire bonding operations for the first bonding adopt so-called ball bonding (also referred to as “nail head bonding”) in which a ball is formed by sparking one end of a wire and the resulting ball is bonded to an electrode pad or the like by application of load and ultrasonic vibration through a bonding capillary. The second bonding is performed by means of so-called stitch bonding in which a wire is pressed against an electrode pad or the like at the tip (face) of a bonding capillary. This strategy, however, has a problem that in a case where the second bonding end of the second wire is to be formed on or next to the second bonding end of the first wire on the bump, the bonding capillary undesirably touches the second bonding end of the first wire, which has been formed previously, upon second bonding of the second wire to thereby cause connection deterioration of the second bonding end of the first wire.
  • JP-A Nos. 2000-114452, 2000-307057, 2002-110898, 2003-243436 and 2003-243442 also disclose a method of bonding two wires on one electrode pad.
  • To be more specific, a bump is previously arranged on an electrode pad of a semiconductor chip, where two wires are to be bonded. First bonding is then performed on an electrode pad of another semiconductor chip, a bonding pad of a wiring board or a bonding lead of a lead frame, followed by second bonding on the bump to form a first wire. Subsequently, first bonding is performed on an electrode pad of another semiconductor chip, a bonding pad of the wiring board or a bonding lead of the lead frame, followed by second bonding on the bump to form a second wire. Note that so-called ball bonding is generally adopted for the first bonding, and so-called stitch bonding is adopted for the second bonding, as described above.
  • The shape of a wire loop formed as a result of this general bonding operation is such that it rises upwardly from the first bonding end at the first bonding side, lies horizontally at the second bonding side and gradually rises toward the first bonding end. Thus, wire loop height is high at the first bonding side, whereas it is low at the second bonding side. Thus, similar loop-shaped wires result continuously in a staircase pattern.
  • When wires are to be encapsulated in sealing resin, it is necessary to arrange the wires so that two adjacent ones intersect, depending on the arrangements of electrode pads on semiconductor chips, bonding pads on the wiring board, and bonding leads on the lead frame. This sometimes makes wire-bonding operations difficult. In addition, if adjacent wires intersect, there will be a problem that the resulting semiconductor device may not operate normally due to contacting wires. For example, as shown in FIG. 1A of JP-A No. 04-142073, short-circuits may occur at wire intersections when similar loop wires are formed continuously in a staircase manner.
  • A technology has not yet been provided that prevents, upon electrical connection between adjacent electrodes in a semiconductor device by wire bonding, wires from contacting each other for greater flexibility in designing a wiring layout; therefore, a further development is expected to be made.
  • It is an object of the present invention to solve the foregoing conventional problems and to achieve the object described below.
  • Specifically, it is an object of the present invention to provide a small, high-performance semiconductor device in which contact between adjacent wires is prevented for increased flexibility in designing a wiring layout, and an efficient method for manufacturing the semiconductor device.
  • SUMMARY OF THE INVENTION
  • The following is the means for solving the foregoing problems:
  • The semiconductor device of the present invention includes: a substrate having an electrode arranged on a surface thereof; and a first semiconductor element which has an electrode arranged on a surface thereof and which is supported by the substrate, wherein a first wire is connected through a first bump to at least one of the electrodes over the substrate and first semiconductor element, and a second wire is connected through a second bump to a bonding portion of the first wire.
  • In this semiconductor device the first and second wires are connected to at least one of the electrodes over the substrate and first semiconductor element, with the second bump being provided between the first and second wires, thereby preventing deterioration of the bonding portion of the first wire. In addition, it is made possible to prevent adjacent wires from contacting each other, particularly short-circuits due to contact in cases where they are arranged so as to intersect, thereby achieving increased flexibility in designing a wiring layout. Accordingly, high-density wiring can be realized and the resulting semiconductor device is small and of high performance.
  • The semiconductor device of the present invention includes: a first semiconductor element which has electrodes arranged on a surface thereof; and a base which has electrodes arranged on a surface thereof and which is supported by the first semiconductor element, wherein a first wire is connected through a first bump to at least one of the electrodes arranged on at least one of the base and the first semiconductor element, and a second wire is connected through a second bump to a bonding portion of the first wire.
  • Also in this semiconductor device, the first and second wires are connected to at least one of the electrodes over the base and first semiconductor element, with the second bump being provided between the first and second wires, thereby not only preventing deterioration of the bonding portion of the first wire, but also preventing adjacent wires from contacting each other. Thus, increased flexibility can be achieved upon designing of a wiring layout.
  • The method of the present invention for manufacturing a semiconductor device includes: providing a semiconductor element over a substrate, the semiconductor element having electrodes arranged on a surface thereof, the substrate having electrodes arranged on a surface thereof; connecting, through a first bump, a first wire to at least one of the electrodes arranged on at least one of the substrate and the semiconductor element; and connecting, through a second bump, a second wire to a bonding portion of the first wire.
  • In this method, the semiconductor element having the electrode on its surface is first provided on the substrate having the electrode on its surface. The first wire is then connected through the first bump to at least one of the electrodes over the substrate and semiconductor element. As a result, contact between adjacent wires is prevented to achieve increased flexibility in designing a wiring layout. In particular, short-circuits due to contact between adjacent wires can be prevented in cases where they are arranged so as to intersect. Thus, it is made possible to achieve efficient manufacture of a semiconductor device with high-density wiring.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a vertical cross-sectional view showing First Example of a semiconductor device of the present invention.
  • FIG. 2 is a vertical cross-sectional view showing a modification of First Example of the semiconductor device of the present invention.
  • FIG. 3 is a vertical cross-sectional view showing another modification of First Example of the semiconductor device of the present invention.
  • FIG. 4 is a vertical cross-sectional view showing Second Example of the semiconductor device of the present invention.
  • FIG. 5 is a vertical cross-sectional view showing Third Example of the semiconductor device of the present invention.
  • FIG. 6 is a vertical cross-sectional view showing Fourth Example of the semiconductor device of the present invention.
  • FIG. 7 is a vertical cross-sectional view showing Fifth Example of the semiconductor device of the present invention.
  • FIG. 8 is a vertical cross-sectional view showing a modification of Fifth Example of the semiconductor device of the present invention.
  • FIG. 9 is a vertical cross-sectional view showing Sixth Example of the semiconductor device of the present invention.
  • FIG. 10 is a vertical cross-sectional view showing Seventh Example of the semiconductor device of the present invention.
  • FIG. 11 is a vertical cross-sectional view showing Eighth Example of the semiconductor device of the present invention.
  • FIG. 12A is a cross-sectional view showing the first step of forming a first bump on an electrode in a method of the present invention for manufacturing a semiconductor device.
  • FIG. 12B is a cross-sectional view showing the second step of forming a first bump on an electrode in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 12C is a cross-sectional view showing the third step of forming a first bump on an electrode in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 13A is a cross-sectional view showing the first step of connecting a first wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 13B is a cross-sectional view showing the second step of connecting a first wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 13C is a cross-sectional view showing the third step of connecting a first wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 13D is a cross-sectional view showing the fourth step of connecting a first wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 13E is a cross-sectional view showing the fifth step of connecting a first wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 13F is a cross-sectional view showing the sixth step of connecting a first wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 14A is a cross-sectional view showing the first step of forming a second bump on the stitch-bonding portion in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 14B is a cross-sectional view showing the second step of forming a second bump on the stitch-bonding portion in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 14C is a cross-sectional view showing the third step of forming a second bump on the stitch-bonding portion in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 15A is a cross-sectional view showing the first step of connecting a second wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 15B is a cross-sectional view showing the second step of connecting a second wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 15C is a cross-sectional view showing the third step of connecting a second wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 15D is a cross-sectional view showing the fourth step of connecting a second wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 15E is a cross-sectional view showing the fifth step of connecting a second wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 15F is a cross-sectional view showing the sixth step of connecting a second wire in the method of the present invention for manufacturing a semiconductor device.
  • FIG. 16A shows an example of a wiring layout.
  • FIG. 16B is a top view and a side view of the wiring layout shown in FIG. 16A, where wires are connected in accordance with the present invention.
  • FIG. 16C is a top view and a side view, each showing a problem occurred in the wiring layout shown in FIG. 16A where wires are not connected in accordance with the present invention.
  • FIG. 16D is a top view and a side view, each showing a problem occurred in the wiring layout shown in FIG. 16A where wires are not connected in accordance with the present invention.
  • FIG. 17A shows another example of the wiring layout.
  • FIG. 17B is a top view and a side view of the wiring layout shown in FIG. 17A, where wires are connected in accordance with the present invention.
  • FIG. 17C is a side view showing a problem occurred in the wiring layout shown in FIG. 17A where wires are not connected in accordance with the present invention.
  • FIG. 17D is a side view showing a problem occurred in the wiring layout shown in FIG. 17A where wires are not connected in accordance with the present invention.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Hereinafter, the semiconductor device and method for described in detail with reference to Examples, which however shall not be construed as limiting the invention thereto.
  • EXAMPLE 1
  • FIG. 1 shows First Example of the semiconductor device of the present invention.
  • A semiconductor device 100 in this Example is a so-called ball grid array (BGA) semiconductor device.
  • This semiconductor device 100 has two stacked semiconductor chips (semiconductor elements) 11A and 11B arranged on the upper surface of a substrate; the semiconductor chip 11A is bonded to the substrate with an adhesive 12A, and the semiconductor chip 11B is bonded to the semiconductor chip 11A with an adhesive 12B.
  • This multi-chip stacked package is used to allow a semiconductor device to offer multifunctionality achieved by the combined use of different semiconductor chips, high performance achieved by an increased memory storage capacity, etc.
  • Electrodes (also referred to as “electrode pads”) 21 formed by so-called photo-etching, selective plating or the like are selectively arranged over the upper surface of the substrate 10 at positions close to the semiconductor chip 11A. A plurality of electrodes (electrode pads) 22 formed through the so-called wafer process is also arranged over the upper surface of the semiconductor chip 11A, the surface provided with an electric circuit. Similarly, a plurality of electrodes (electrode pads) 23 formed through the so-called wafer process is arranged over the upper surface of the semiconductor chip 11B, the surface provided with an electric circuit.
  • The electrode 21 selected on the substrate 10 and the electrode 22 selected on the semiconductor chip 11A are connected together with a bonding wire (connection line, connection lead; hereinafter referred to as “wire”) 41. The electrode 22 selected on the semiconductor chip 11A and the electrode 23 selected on the semiconductor chip 11B are connected together with a wire 42.
  • The upper surface of the substrate 10 and semiconductor chips 11A and 11B are sealed with sealing resin 13 while encapsulating the wires 41 and 42 therein. The substrate 10 has a plurality of solder balls arranged on the other surface (lower surface) that serve as external connection terminals 14.
  • It should be noted in FIG. 1 that a plurality of electrodes is, of course, formed on the substrate 10 and semiconductor chips 11A and 11B, though only one of each of the electrodes 21, 22 and 23 is shown in this drawing because the semiconductor device is seen from the direction perpendicular to the direction in which the semiconductor chips 11A and 11B are stacked.
  • In this illustrated Example two wires are connected to the electrode 22 on the semiconductor chip 11A.
  • The illustrated electrode 22 shows one or more of the electrodes formed on the semiconductor chip 11A, and receives the same voltage or electric signals as the electrode 23 on the semiconductor chip 11B.
  • A bump 31 is formed on the electrode 22 on the semiconductor chip 11A.
  • One end of the wire 41 is allowed to have a ball-shaped portion B and connected to the electrode 21 on the substrate 10 by means of so-called ball bonding, and the other end is connected to the bump 31 by means of so-called stitch bonding, which is formed on the electrode 22 on the semiconductor chip 11A.
  • A characteristic configuration of this Example is that there is a bump 32 provided on a stitch-bonding portion S of the wire 41.
  • One end of the wire 42 is allowed to have a ball-shaped portion B and connected to the electrode 23 on the substrate 10 by means of so-called ball bonding, and the other end is connected to the bump 32 by means of stitch bonding.
  • More specifically, at the electrode 22 selected on the semiconductor chip 11A, the wire 41 is stitch-bonded to the bump 31 formed on the electrode 22, the bump 32 is formed on the stitch-bonding portion S of the wire 41, and the wire 42 is stitch-bonded to the bump 32. The stitch-bonding portions S of the wires 41 and 42 are stacked over the electrode 22 on the semiconductor chip 11A and connected together through the bump 32.
  • Note that the order in which the wires 41 and 42 are connected is not limited to that described above; it is, of course, possible to stitch-bond the wire 42 to the bump 31, provide the bump 31 to the resulting stitch-bonding portion S, and stitch-bond the wire 41 to the bump 32.
  • In this configuration the substrate 10 is made of organic insulating material such as glass epoxy, glass BT or polyimide, or inorganic insulating material such as ceramics or glass. An interconnection layer made of copper or the like is arranged on the surface or inside of the substrate 10. Where necessary, such interconnection layers may be stacked on top of each other, with an insulating layer interposed between each of them, thereby allowing the substrate 10 to have a so-called multilayered interconnection structure.
  • The electrode 21 is also made of the same material as the interconnection layer.
  • The electrodes 22 arranged on the semiconductor chip 11A and the electrodes 23 arranged on the semiconductor chip 11B are also referred to as electrode pads, which are formed by processing, for example, an aluminum (Al) alloy or a copper (Cu) alloy in the so-called wafer process.
  • The semiconductor chips 11A and 11B are made of semiconductor material such as silicon (Si) or gallium arsenide (GaAs), and through the so-called wafer process, an electric circuit including active elements and passive elements is formed on one surface thereof. The electrodes 22 and 23 are respectively arranged on the semiconductor chips 11A and 11B while providing an insulating layer or a multilayered interconnection layer on their surfaces where the electric circuit is formed. The active elements, passive elements, and electrodes are respectively connected together with the interconnection layer.
  • As the materials of the wires 41 and 42, linear materials made of gold (Au), aluminum (Au), copper (Cu) or alloys thereof are used and among them, those that are about 18 μm to 30 μm in diameter are selected.
  • Materials that are similar to those used to form the wires 41 and 42 are used for the bumps 31 and 32, and the method of forming them can adopt the so-called ball bonding method.
  • For the adhesives 12A and 12B, insulating resin adhesives such as epoxy resin adhesives, polyimide resin adhesives, and acrylic resin adhesives can be used.
  • Epoxy resins may be used for the sealing resin 13.
  • As described above, in this Example 1, the so-called stitch bonding method is used to connect each wire to the electrode 22 to which a plurality of wires is to be connected.
  • This configuration allows reduction in the heights of loops formed by the connected wires (wires 41 and 42) around the electrode 22.
  • For this reason, it is possible to arrange another wire above the wires 41 and 42 without increasing its loop height more than necessary, resulting in increased flexibility in a wiring layout. This also realizes reduction in the height (thickness) of the sealing resin 13 and thus can achieve miniaturization of the semiconductor device.
  • In addition, upon connection of the wire 41 to the electrode 22, the bump 31 is arranged on the electrode 22, and the wire 41 is connected to the bump 31 by means of stitch bonding. Thereafter, the bump 32 is arranged over the bump 31 that includes fie stitch-bonding portion S of the wire 41.
  • With this configuration in which the bump 32 is stacked over the bump 31, the connection between the bump 31 and wire 41 can be reinforced.
  • In addition, when the wire 42 is connected to the electrode 22, the bump 32 is arranged over the bump 31 that includes the stitch-bonding portion S of the wire 41, and the wire 42 is connected to the bump 32 by means of stitch bonding.
  • Thus, the stitch-bonding portion S of the wire 42 is separated from the stitch-bonding portion S of the wire 41, whereby the wire 42 is stitch-bonded to the bump 32 without affecting the stitch-bonding portion S of the wire 41.
  • Furthermore, at this point, the presence of the bump 32 increases the number of directions in which the wire 42 can extend for bonding. Thus, there is no limitation as to the directions in which the wires 41 and 42 extend for bonding.
  • FIRST MODIFICATION OF EXAMPLE 1
  • The following modification can be made to the semiconductor device 100 of Example 1.
  • That is, a so-called lead frame structure may be adopted in stead of the substrate 10.
  • In a semiconductor device 150 there are stacked semiconductor chips 11A and 11B provided on a die pad 15A of a lead frame 15.
  • The die pad 15A, an inner lead 15B of the lead frame 15, and the semiconductor chips 11A and 11B are sealed with sealing resin 13 while encapsulating wires 41 and 42.
  • In this configuration one end of the wire 41 is allowed to have a ball-shaped portion B and connected to the inner lead 15B of the lead frame 15 by means of so-called ball bonding, and the other end is connected to a bump 31 by means of stitch bonding, which is arranged on the electrode 22 selected on the semiconductor chip 11A.
  • A bump 32 is then arranged on the stitch-bonding portion S of the wire 41.
  • One end of the wire 42 is also allowed to have a ball-shaped portion B and connected to the electrode 23 selected on the semiconductor chip 11B by means of so-called ball bonding, and the other end is connected to the bump 32 by means of stitch bonding.
  • This configuration can also provide an effect similar to that described in Example 1.
  • SECOND MODIFICATION OF EXAMPLE 1
  • FIG. 3 shows a semiconductor device configuration where two wires (i.e., the wires 41 and 42) are connected to the electrode 22 in reverse order to the order in which they are connected in the semiconductor device 100 of Example 1.
  • More specifically, using the wire 42, the electrode 22 arranged on the semiconductor chip 11A is first connected to the electrode 23 arranged on the semiconductor chip 11B. Thereafter, using the wire 41, the electrode 21 arranged on the substrate 10 is connected to the electrode 22 arranged on the semiconductor chip 11A.
  • In this procedure, the other end of the wire 42 is first stitch-bonded to the bump 31 arranged on the electrode 22, the bump 32 is arranged on the resulting stitch-bonding portion S, and the other end of the wire 41 is stitch-bonded to the bump 32.
  • One end of the wire 42 is connected to the electrode 23 by means of ball bonding, which is arranged on the semiconductor chip 11B. One end of the wire 41 is connected to the electrode 21 by means of ball bonding, which is arranged on the substrate 10.
  • This procedure can also provide an effect similar to that described in Example 1.
  • Note in FIG. 3 and subsequent drawings that illustrations and descriptions for both the sealing resin 13 and solder balls serving as external connection terminals 14 are omitted.
  • EXAMPLE 2
  • FIG. 4 shows Second Example of the semiconductor device of the present invention.
  • A semiconductor device 200 of this Example is identical to that of Second Modification of Example 1 except that two stacked bumps 33 are provided between bumps 31 and 32.
  • By providing such additional bumps 33 between the bumps 31 and 32, the distance between the wires 41 and 42 is increased. This allows more secure stitch bonding of the wire 41 without affecting the wire 42.
  • In addition, the provision of the bumps 33 increases the height of the stitch-bonding portion S of the wire 41 at the electrode 22, thereby increasing the loop height of the wire 4l.
  • It is thus made possible to provide addition wire(s) (not shown) under the looped wire 42 and to increase flexibility in designing a wiring layout.
  • Although the number of the bumps 33, or the number of the bump 33 stages, is 2 in this particular Example, the number is not particularly limited to 2. It goes without saying that the number may be 1, or may be 3 or more.
  • Even for the semiconductor device configuration of Example 1, it is, of course, possible to provide the bump 33 on the stitch-bonding portion S of the wire 41 on an as-needed basis.
  • EXAMPLE 3
  • FIG. 5 shows Third Example of the semiconductor device of the present invention.
  • In a semiconductor device 300 of this Example, an additional bump 34 is arranged on the stitch-bonding portion S of the wire 42 that has been connected to the bump 32 by means of stitch bonding, the bump 32 being provided over the bump 31 at the electrode 22.
  • The provision of the additional bump 34 on the stitch-bonding portion S of the wire 42 allows the stitch-bonding portion S to be firmly fixed to the bump 32.
  • Moreover, it is also made possible to bond an additional wire to the bump 34, whereby design flexibility can be increased.
  • EXAMPLE 4
  • FIG. 6 shows Fourth Example of the semiconductor device of the present invention.
  • In a semiconductor device 400 of this Example, two electrodes 21A and 22B that are selectively arranged over the upper surface of the substrate 10 are connected to an electrode 22 arranged on a semiconductor chip 11A by means of wires 41A and 41B, respectively.
  • In addition, an electrode 23 on a semiconductor chip 11B provided on the semiconductor chip 11A is connected to the electrode 22 of the semiconductor chip 11A by means of the wire 42.
  • To be more specific, three wires are connected to one electrode 22 in the semiconductor device 400.
  • To achieve this configuration, one end of the wire 41A is allowed to have a ball-shaped portion B and connected to the electrode 21A on the substrate 10 by means of so-called ball bonding, and the other end is connected to a bump 31 by means of so-called stitch bonding, which is formed on the electrode 22 of the semiconductor chip 11A.
  • A bump 32 is then arranged on the stitch-bonding portion S of the wire 41A.
  • One end of the wire 42 is also allowed to have a ball-shaped portion B and connected to the electrode 23 on the semiconductor chip 11B by means of so-called ball bonding, and the other end is connected to the bump 32 by means of stitch bonding.
  • A bump 34 is then arranged on the stitch-bonding portion S of the wire 41B.
  • Furthermore, one end of the wire 41B is allowed to have a ball-shaped portion D and connected to the electrode 21B on the substrate 10 by means of so-called ball bonding, and the other end is connected to the bump 34 by means of stitch bonding.
  • When multiple wires are to be connected to one electrode (electrode 22), in Example 4, a bump is arranged between adjacent bonding portions of the wires, thereby allowing the wires to be connected together without affecting their bonding portions. Thus flexibility in designing a wiring layout increases.
  • If power sources for the semiconductor chips 11A and 11B need to be enhanced, it is possible to provide a semiconductor device with enhanced power sources by allowing the electrodes 21A and 21B arranged on the substrate 10 to serve as power source terminals in this wiring layout of this Example.
  • EXAMPLE 5
  • FIG. 7 shows Fifth Example of the semiconductor device of the present invention.
  • In a semiconductor device 500 of this Example, a semiconductor chip 11B is arranged on a semiconductor chip 11A at a position away from an electrode 22 of the semiconductor chip 11A, and a relay member 50 is placed between the semiconductor chip 11B and the electrode 22. The relay member 50 is fixed to the semiconductor chip 11A with an adhesive 12.
  • The relay member 50 includes a relay electrode 52 which is selectively arranged on its base 51 formed of a plate-shaped semiconductor member or a plate-shaped insulating member. A bump 31 is arranged on the electrode 52.
  • In this configuration including the relay member 50, the electrode 22 on the semiconductor chip 11A and the electrode 52 on the relay member 50 are connected together with a wire 41. The electrode 52 on the relay member 50 and the electrode 23 on the semiconductor chip 11B are connected together with a wire 42.
  • In this Example one end of the wire 41 is allowed to have a ball-shaped portion B and connected to the electrode 22 on the semiconductor chip 11A by means of so-called ball bonding, and the other end is connected to the bump 31 on the electrode 52 of the relay member 50 by means of stitch bonding.
  • A bump 32 is then arranged on the stitch-bonding portion S of the wire 41.
  • One end of the wire 42 is allowed to have a ball-shaped portion B and connected to the electrode 23 on the semiconductor chip 11B by means of so-called ball bonding, and the other end is connected to the bump 32 by means of stitch bonding.
  • Note that the order in which the wires 41 and 42 are connected is not limited to that described above; it is, of course, possible to stitch-bond the other end (terminal) of the wire 42 to the bump 31, provide the bump 32 to the resulting stitch-bonding portion S, and then stitch-bond the other end to the bump 32.
  • In this configuration the relay member 50 is made of, for example, silicon (Si), glass epoxy, glass BT or polyimide. When silicon is used to form the relay member 50, the so-called wafer process is used as used for the semiconductor chip, whereby small electrodes (electrode pads) can be formed on a silicon substrate with high precision.
  • In this case the relay member 50 can be manufactured using equipment similar to that for the semiconductor chip 11B.
  • It is preferable that the relay member 50 be as thick as the semiconductor chip 11B; for example, the relay member 50 is preferably 50 μm to 200 μm in thickness.
  • Moreover, a plurality of electrodes may be provided on the relay member 50 as needed, and interconnection layer(s) that mutually connect the electrodes may also be provided.
  • As described above, in Example 5, the relay member 50 that includes the electrode 52 on its surface is arranged on the semiconductor chip 11A. The relay member 50 then relays wires between the semiconductor chips 11A and 11B.
  • It is thus made possible to increase flexibility in designing a wiring layout.
  • Moreover, the electrode 22 on the semiconductor chip 11A and the electrode 23 on the semiconductor chip 11B can be connected together using two short wires rather than using a single long wire. For this reason, contact between adjacent wires, which is caused due to deformation of the loops of long wires, can be avoided, and thus short-circuits due to wire contact can also be avoided.
  • MODIFICATION OF EXAMPLE 5
  • The following modification can be made to the semiconductor device 500 of Example 5.
  • That is, as shown in FIG. 8, the relay member 50 may be rendered plate shape with a large area and interposed between the semiconductor chips 11A and 11B.
  • In such a semiconductor device 550, the semiconductor chip 11A, the plate-shaped relay member 50, and the semiconductor chip 11B are sequentially stacked over the upper surface of the substrate 10 using adhesives 12A, 12B and 12C, respectively.
  • In this configuration the electrode 52 on the relay member 50 is arranged at a position that allows wires from the electrodes over the semiconductor chips 11A and 11B to be connected to the electrode 52. For example, the position of the electrode 52 is selected such that it is located equidistant from the electrodes over the semiconductor chips 11A and 11B.
  • This configuration can also provide an effect similar to that described in Example 5, and wires can be relayed by means of the relay member 50. Thus, it is possible to increase flexibility in designing a wiring layout and to prevent short circuits.
  • Note in this modification that the order in which the wires 41 and 42 are connected to the electrode 52 on the relay member 50 is the same as in the configuration shown in FIG. 3 (Second Modification of Example 1).
  • To be more specific, after connecting the electrode 23 arranged on the semiconductor 11B to the electrode 52 arranged on the relay member 50 using the wire 42, the bump 32 is arranged on the stitch-bonding portion S of the wire 42, and the end of the wire 41 extending from the electrode 22 on the semiconductor 11A is stitch-bonded to the bump 32.
  • It is, of course, possible to first connect the wire 41 and then connect the wire 42.
  • EXAMPLE 6
  • FIG. 9 shows Sixth Example of the semiconductor device of the present invention.
  • In a semiconductor device 600 of this Example, three semiconductor chips (semiconductor elements) 11A, 11B and 11C are stacked over the upper surface of a substrate 10 using adhesives 12A, 12B and 12C, respectively.
  • Electrodes 21 are selectively arranged over the upper surface of the substrate 10 at positions close to the semiconductor chip 11A. A plurality of electrodes (electrode pads) 22 formed through the so-called wafer process is arranged over the upper surface of the semiconductor chip 11A, the surface being provided with an electric circuit. Similarly, a plurality of electrodes (electrode pads) 23 and 24 formed through the so-called wafer process is arranged over the upper surface of each of the semiconductor chips 11B and 11C, respectively.
  • The electrode 21 selected on the substrate 10 and the electrode 22 selected on the semiconductor chip 11A are connected together with the wire 41, and the electrode 22 on the semiconductor chip 11A and the electrode 23 selected on the semiconductor chip 11B are connected together with the wire 42. Furthermore, the electrode 23 on the semiconductor chip 11B and the electrode 24 selected on the semiconductor chip 11C are connected together with the wire 43.
  • It should be noted in FIG. 9 that a plurality of electrodes is, of course, formed on the substrate 10 and semiconductor chips 11A, 11B, and 11C, though only one of each of the electrodes 21, 22, 23 and 24 is shown in this drawing because the semiconductor device is seen from a direction perpendicular to the direction in which the semiconductor chips 11A, 11B and 11C are stacked.
  • A bump 31 a is arranged on the electrode 22 of the semiconductor chip 11A, and a bump 31 b is arranged on the electrode 23 of the semiconductor chip 11B.
  • One end of the wire 41 is allowed to have a ball-shaped portion B and connected to the electrode 21 on the substrate 10 by means of so-called ball bonding, and the other end is connected to the bump 31 a by means of so-called stitch bonding, which is formed on the electrode 22 of the semiconductor chip 11A.
  • One end of the wire 42 is allowed to have a ball-shaped portion B and connected to the bump 31 a on the electrode 22 by means of so-called ball bonding, the bump 31 a including the stitch-bonding portion S of the wire 41. The other end of the wire 42 is connected to the bump 31 b by means of so-called stitch bonding, which is formed on the electrode 23 of the semiconductor chip 11B.
  • In addition, a bump 32 is arranged on the stitch-bonding portion S of the wire 42.
  • Meanwhile, one end of the wire 43 is also allowed to have a bail-shaped portion B and connected to the electrode 24 on the semiconductor chip 11C by means of ball bonding, and the other end is connected to the bump 32 by means of so-called stitch bonding, which is formed on the electrode 23 of the semiconductor chip 11B.
  • As described above, in Example 6, the bump 31 a is arranged on the electrode 22 of the semiconductor chip 11A and the wire 41 is stitch-bonded to the bump 31 a, wherein one end of the wire 42 is connected to the stitch-bonding portion S by means of ball bonding.
  • The electrodes on the semiconductor chip 11B serve to relay wires that connect the semiconductor chips 11A and 11C together.
  • Thus, it is possible to extend the range of choices in establishing a wiring layout upon connection of multiple semiconductor chips using wires.
  • EXAMPLE 7
  • FIG. 10 shows Seventh Example of the semiconductor device of the present invention.
  • In a semiconductor device 700 of this Example, a semiconductor chip (semiconductor element) 11A is fixed to the upper surface of a substrate 10 using an adhesive 12A.
  • Electrodes are selectively arranged over the upper surface of the substrate 10 at positions close to the semiconductor chip 11A, and a plurality of electrodes 22 is arranged over the upper surface of the semiconductor chip 11A, the surface provided with an electric circuit. Electrodes 21A and 21B, selected from the electrodes arranged over the substrate 10, are both connected to the electrode 22 on the semiconductor chip 11A via wires 41A and 41B, respectively.
  • A bump 31 is arranged on the electrode 22 of the semiconductor chip 11A.
  • In this configuration one end of the wire 41A is allowed to have a ball-shaped portion B and connected to the electrode 21A of the substrate 10 by means of so-called ball bonding, and the other end is connected to the bump 31 by means of stitch bonding, which is arranged on the electrode 22 of the semiconductor chip 11A.
  • A bump 32 is then arranged on the stitch-bonding portion S of the wire 41A.
  • Meanwhile, one end of the wire 41B is also allowed to have a ball-shaped portion B and connected to the electrode 21B of the substrate 10 by means of ball bonding, and the other end is connected to the bump 32 by means of stitch bonding.
  • When the electrode 22 serve as a power source terminal on the semiconductor chip 11A, this wiring layout enables electric power to be supplied to the electrode 22 from multiple electrodes formed on the substrate 10, thereby constituting a semiconductor device with enhanced power source.
  • In this case, the number of electrodes on the substrate 10 can be readily increased where necessary. At this point, an additional bump is formed on the stitch-bonding portion of the wire previously connected to the bump 22, and then another wire is stitch-bonded to the bump.
  • EXAMPLE 8
  • FIG. 11 shows Eighth Example of the semiconductor device of the present invention.
  • In a semiconductor device 800 of this Example, two semiconductor chips (semiconductor elements) 11A and 11B are stacked over the upper surface of a substrate 10 using adhesives 12A and 12B, respectively.
  • A plurality of electrodes is selectively arranged over the upper surface of the substrate 10 at positions close to the semiconductor chip 11A. A plurality of electrodes is also arranged over the upper surface of each of the semiconductor chips 11A and 11B, where an electric circuit is formed.
  • Electrodes 21A and 21B are selected from the electrodes 10 arranged over the upper surface of the substrate 10, and an electrode 22 is selected from the electrodes arranged over the upper surface of the semiconductor chip 11A. In addition, among the electrodes arranged over the upper surface of the semiconductor chip 11B, an electrode 23A—one arranged near the center of the semiconductor chip 11B—and an electrode 23B—one arranged near its edge—are selected.
  • At this point, the electrode 21A selected on the substrate 10 and the electrode 22 selected on the semiconductor chip 11A are connected together with a wire 44.
  • Meanwhile, the electrode 21B selected on the substrate 10 and the electrode 23B selected on the semiconductor chip 11B are connected together with a wire 45, and the electrodes 23A and 23B selected on the semiconductor chip 11B are connected together with a wire 46.
  • A bump 31 is then arranged on the electrode 23.
  • In this configuration one end of the wire 44 is allowed to have a ball-shaped portion B and connected to the electrode 22 on the semiconductor chip 11A by means of ball bonding, and the other end is connected to the electrode 21A on the substrate 10 by means of stitch bonding.
  • Meanwhile, one end of the wire 46 is also allowed to have a ball-shaped portion B and connected to the electrode 23A on the semiconductor chip 11B by means of ball bonding, the electrode 23A being arranged near the center of the semiconductor chip 11B. The other end of the wire 46 is connected to the bump 31 on the electrode 23B of the semiconductor chip 11B by means of stitch bonding.
  • A bump 32 is then arranged on the stitch-bonding portion S of the wire 46.
  • Meanwhile, one end of the wire 45 is also allowed to have a ball-shaped portion B and connected to the electrode 21B on the substrate 10 by means of so-called ball bonding, and the other end is connected to the bump 32 by means of stitch bonding.
  • It should be noted that the configuration of the wire 44 may be, of course, similar to that described in Example 1, i.e., one end of the wire 44 may be connected to the electrode 21A on the substrate 10 by means of ball bonding, and the other end thereof may be connected to the electrode 22 of the semiconductor chip 11A by means of stitch bonding.
  • In addition, connection of the wire 45 follows connection of the wire 44.
  • When the electrodes 23A and 23B arranged on the semiconductor chip 11B are intended to serve as common power source terminals, this wiring layout can readily achieve a configuration that directly supplies electric power to the electrode 23B arranged at the center of the electric circuit of the semiconductor chip 11B. It is therefore possible to stabilize the operation of the semiconductor chip 11B.
  • EXAMPLE 9
  • The method of the present invention for manufacturing a semiconductor device will be described with reference to the drawings by explaining the method for manufacturing the foregoing semiconductor device 100.
  • In the semiconductor device 100, two semiconductor elements (semiconductor chips) 11A and 11B are sequentially stacked over the upper surface of the substrate 10 using adhesives 12A and 12B, respectively.
  • Electrodes (also referred to as “electrode pads”) 21 formed by so-called photo-etching, selective plating or the like are selectively arranged over the upper surface of the substrate 10 at positions close to the semiconductor chip 11A. A plurality of electrodes (electrode pads) 22 formed through the so-called wafer process is arranged over the upper surface of the semiconductor chip 11A, the surface provided with an electric circuit. Similarly, a plurality of electrodes (electrode pads) 23 formed through the so-called wafer process is arranged over the upper surface of the semiconductor chip 11B.
  • To fabricate such a laminate consisting of a substrate and semiconductor chips, the substrate 10 is first placed on a bonding stage (not shown), which the substrate 10 includes the semiconductor chips 10A and 10B stacked over its upper surface, with adhesives 12A and 12B respectively provided below them. Thereafter, the semiconductor chips 11A and 11B and the substrate 10 are heated to 70° C. to 200° C.
  • The following procedure is carried out to connect together the electrodes on the substrate 10 and semiconductor chips 11A and 11B by wire bonding.
  • The tip of a Au (gold) wire extending out of the tip of a bonding capillary 61 is melted by high-voltage sparking using a torch electrode (not shown), forming a ball-shaped portion 30 (see FIG. 12A).
  • The ball-shaped portion 30 is then allowed to abut on the electrode 22 of the semiconductor chip 11A, followed by application of load on the ball-shaped portion 30 by means of the bonding capillary 61 and application of ultrasonic vibration in a direction perpendicular to the load application direction, thereby bonding the ball-shaped portion 30 to the electrode 22 (see FIG. 12B).
  • The application of ultrasonic vibration is effective to ensure reliable bonding of the ball-shaped portion 30 to the electrode 22 by removing an oxide film or dusts present on the surface of the electrode (electrode pad) 22.
  • By lifting the bonding capillary 61 vertically with respect to the surface of the electrode 22, the Au wire breaks, thereby forming a Au bump 31 on the electrode 22 (see FIG. 12C).
  • Prior to lifting of the bonding capillary 61 or after the formation of the bump 31, the top of the bump 31 may be planarized.
  • Above the electrode 21 of the substrate 10, the tip of the Au wire (wire 41) extending out of the bonding capillary 61 is melted, forming a ball-shaped portion B (see FIG. 13A).
  • High-voltage sparking using a torch electrode described above can be adopted for the ball formation.
  • The ball-shaped portion 30 is then allowed to abut on the electrode 21, followed by application of load on the ball-shaped portion 30 by means of the bonding capillary 61 and application of ultrasonic vibration in a direction perpendicular to the load application direction, thereby bonding the ball-shaped portion 30 to the electrode 21 (see FIG. 13B).
  • The bonding capillary 61 is then lifted in a direction perpendicular to the surface of the electrode 21 (see FIG. 13C).
  • Subsequently, while further pulling the Au wire 41 out of the bonding capillary 61, the bonding capillary 61 is moved above the bump 31 formed on the electrode 22 of the semiconductor chip 11A for the bonding of the wire 41 thereto (see FIG. 13D).
  • The end of the Au wire 41 is pressed against the Au bump 31, stitch-bonding the Au wire 41 thereto (see FIG. 13E).
  • Note that application of ultrasonic vibration is not required at this point because the same metallic materials are bonded together, i.e., gold-to-gold bonding is carried out.
  • As a consequence, the end (terminal) of the Au wire 41 is stitch-bonded to the Au bump 31 to form a stitch-bonding portion S (see FIG. 13F).
  • Next, as in the formation of the Au bump 31, a Au bump 32 is formed on the Au bump 31 that includes the stitch-bonding portion S of the Au wire 41.
  • To be more specific, another Au ball-shaped portion 30 is formed at the tip of the Au wire extending out of the bonding capillary 61 (see FIG. 14A).
  • High-voltage sparking using a torch electrode is adopted for the ball formation, as described above.
  • The ball-shaped portion 30 thus formed is then allowed to abut on the Au bump 31 having the stitch-bonding portion S, and load is applied to bond it to the Au bump 31 (see FIG. 14B).
  • The bonding capillary 61 is then lifted to break the Au wire, forming a Au bump 32 on the Au bump 31 (see FIG. 14C).
  • The top of the Au bump 32 may be planarized where necessary.
  • Next, the electrode 23 on the semiconductor chip 11B and the electrode 22 on the semiconductor chip 11A are connected together with a Au wire 42.
  • To be more specific, the bonding capillary 61 is moved above the electrode 23, and another Au ball-shaped portion 30 is formed at the tip of the Au wire 42 extending out of the bonding capillary 61 (see FIG. 15A).
  • The ball-shaped portion 30 thus formed is then allowed to abut on the electrode 23, followed by application of load on the ball-shaped portion 30 by means of the bonding capillary 61 and application of ultrasonic vibration in a direction perpendicular to the load application direction, thereby bonding the ball-shaped portion 30 to the electrode 23 (see FIG. 15B).
  • The bonding capillary 61 is then lifted in a direction perpendicular to the surface of the electrode 23 (see FIG. 15C).
  • Subsequently, while further pulling the Au wire 42 out of the bonding capillary 61, the bonding capillary 61 is moved above the bump 32 formed on the electrode 22 of the semiconductor chip 11A for the bonding of the wire 42 thereto (see FIG. 15D).
  • The end of the Au wire 42 is then pressed against the Au bump 32, stitch-bonding the Au wire 42 thereto (see FIG. 15E).
  • As a consequence, the end (terminal) of the Au wire 42 is stitch-bonded to the Au bump 32 to form a stitch-bonding portion S (see FIG. 15F).
  • In this way the electrodes of the substrate 10 and semiconductor chips 11A and 11B are connected together by wire bonding.
  • The laminate thus formed is then sealed with sealing resin 13, followed by formation solder balls 14 on the backside of the substrate 10. The foregoing semiconductor device 100 is fabricated in this way.
  • With this method of the present invention, the bump 32 is stacked over the bump 31 and thus the stitch-bonding portion S of the wire 41 at the bump 31 can be reinforced by the bump 32.
  • In addition, when the wire 42 is to be connected to the electrode 22, the stitch-bonding portion S of the wire 42 is connected to the electrode 22 through the bump 32. This allows the stitch-bonding portion S of the wire 42 to be separated from the wire 41, thereby achieving stitch bonding of the wire 42 without interfering with the wire 41. cl EXAMPLE 10
  • As described above, when the electrodes on the substrate 10 and semiconductor chips 11A and 11B are connected together by wire bonding, the wires used to connect them together may intersect in some cases.
  • This Example shows a wiring layout including the foregoing bump arrangement, the wiring layout being designed using a wire bonding method that involves wire intersections.
  • FIG. 16A shows an example of a wiring layout for connecting together the electrodes arranged on the substrate 10 and semiconductor chips 11A and 11B, and FIG. 16B shows a state where these electrodes are connected together with intersecting wires in this wiring layout.
  • In FIG. 16B, FIG. 16B-i is a top view showing the wiring layout, and FIG. 16B-ii is a side view thereof seen from a direction perpendicular to the direction in which the semiconductor chips 11A and 11B are stacked, i.e., the direction of the arrow P of FIG. 16B-i.
  • As shown in FIG. 16A, the semiconductor chips 11A and 11B are sequentially stacked over the upper surface of the substrate 10.
  • Among a plurality of electrodes (electrode pads) arranged over the substrate 10 at positions close to the semiconductor chip 11A, electrodes 21A, 21B and 21C are illustrated. Among a plurality of electrodes (electrode pads) arranged over the semiconductor chip 11A, electrodes 22A and 22B are illustrated. Among a plurality of electrodes (electrode pads) arranged over the semiconductor chip 11B, electrodes 23A and 23B are illustrated.
  • The electrodes 22A and 22B on the semiconductor chip 11A are located near its edge, and the electrodes 23A and 23B on the semiconductor chip 11B are located near its edge.
  • The electrode 21A selected on the substrate 10 and the electrode 22B selected on the semiconductor chip 11A are connected together with a Au wire 101, and the electrode 21B selected on the substrate 10 and the electrode 23B selected on the semiconductor chip 11B are connected together with a Au wire 102.
  • Meanwhile, the electrode 21C selected on the substrate 10 and the electrode 22A selected on the semiconductor chip 11A are connected together with a Au wire 103, and the electrode 22A selected on the semiconductor chip 11A and the electrode 23A selected on the semiconductor chip 11B are connected together with a Au wire 104.
  • In this wiring layout, the wire 101 intersects with wires 102 and 103 above the substrate 10, whereas the wire 102 intersects with the wire 104 above the semiconductor chip 11A, forming intersections X1 to X3.
  • Accordingly, it is required to provide a wiring layout that prevents these wires from contacting each other at their intersections.
  • FIG. 16B shows a state where the wiring layout and wiring process of the present invention have been applied to connect together the electrodes on the substrate 10 and semiconductor chips 11A and 11B shown in FIG. 16A.
  • In the illustrated embodiment, two wires are connected to the electrode 22A on the semiconductor chip 11A.
  • In this configuration a bump 31 is arranged on the electrode 22A of the semiconductor chip 11A, and another bump 31 is arranged on the electrode 23B of the semiconductor chip 11B.
  • One end of the wire 101 is allowed to have a ball-shaped portion B and connected to the electrode 22B on the semiconductor chip 11A by means of ball bonding, and the other end is connected to the electrode 21A on the substrate 10 by means of stitch bonding.
  • One end of the wire 102 is allowed to have a ball-shaped portion B and connected to the electrode 21B on the substrate 10 by means of ball bonding, and the other end is connected to the bump 31 on the electrode 23B on the semiconductor chip 11B by means of stitch bonding.
  • One end of the wire 103 is allowed to have a ball-shaped portion B and connected to the electrode 21C on the substrate 10 by means of ball bonding, and the other end is connected to the bump 31 on the electrode 22A on the semiconductor chip 11A by means of stitch bonding. In addition, a bump 32 is arranged on the stitch-bonding portion S of the wire 103.
  • Furthermore, one end of the wire 104 is also allowed to have a ball-shaped portion B and connected to the electrode 23A on the semiconductor chip 11B by means of ball bonding, and the other end is connected to the bump 32 by means of stitch bonding, which is arranged on the bump 31 formed on the electrode 22A on the semiconductor chip 11A.
  • As described above, in this Example, each of multiple wires to be connected to the electrode 22A on the semiconductor chip 11A is connected by means of stitch bonding.
  • It is thus possible to lower the heights of loops of the wires 103 and 104 near the electrode 22A.
  • This allows the wires 103 and 104 to be located at positions away from the wires 101 and 102 near the electrode 22A, thereby preventing the wires from contacting each other at any of the intersections X1 to X3 to cause electric shorting.
  • Accordingly, it is made possible to manufacture a semiconductor device with intersecting wires, thereby making the semiconductor device smaller in size.
  • The order in which the wires shown in FIG. 16B are connected to their corresponding electrodes will be described below.
  • A bump 31 is first arranged on the electrode 22A on the semiconductor chip 11A, and another bump 31 is arranged on the electrode 23B on the semiconductor chip 11B.
  • One end of the wire 103 is then connected to the electrode 21C on the substrate 10 by means of ball bonding, and the other end is connected to the bump 31 on the electrode 22A on the semiconductor chip 11A by means of stitch bonding. Thereafter, a bump 32 is arranged on the stitch-bonding portion S of the wire 103.
  • Subsequently, one end of the wire 101 is connected to the electrode 22B on the semiconductor chip 11A by means of ball bonding, and the other end is connected to the electrode 21A on the substrate 10 by means of stitch bonding.
  • At this point, the wires 101 and 103 differ in the direction in which they extend, so too do the heights of the tops of the resulting loops. For this reason, the wires 101 and 103 are prevented from being in contact with each other at the intersection X1 shown in FIG. 16A.
  • One end of the wire 102 is then-connected to the electrode 21B on the substrate 10 by means of ball bonding, and the other end is connected to the electrode 23B on the semiconductor chip 11B by means of stitch bonding.
  • At this point, the wires 101 and 102 also differ in the direction in which they extend, so too do the heights of the tops of the resulting loops. For this reason, the wires 101 and 102 are prevented from being in contact with each other at the intersection X2 shown in FIG. 16A.
  • One end of the wire 104 is connected to the electrode 23A on the semiconductor chip 11B by means of ball bonding, and the other end is connected to the bump 32 on the electrode 22A on the semiconductor chip 11A by means of stitch bonding.
  • As a consequence, the wires 102 and 104 extend in different directions and thus the heights of the tops of resulting loops differ. For this reason, the wires 102 and 104 are also prevented from being in contact with each other even at the intersection X3 shown in FIG. 16A.
  • That is, even when wires intersect one another upon connection of multiple electrodes that are closely spaced at different heights, selection of a proper wiring order will result in different heights of the tops of wire loops to prevent one wire from contacting another.
  • By doing so, it is also possible to prevent a bonding capillary from contacting the wires and thus to manufacture a semiconductor device efficiently.
  • If such a wiring procedure according to the present invention is not intended to be followed, it results in a higher likelihood of the occurrence of wire contact as shown in FIGS. 16C and 16D (presented for reference purpose only).
  • In FIG. 16C, FIG. 16C-i is a top view showing the wiring layout, and FIG. 16C-ii is a side view seen from a direction perpendicular to the direction in which the semiconductor chips 11A and 11B are stacked, i.e., the direction of the arrow P of FIG. 16C-i.
  • In FIG. 16D, FIG. 16D-i is a top view showing the wiring layout, and FIG. 16D-ii is a side view seen from a direction perpendicular to the direction in which the semiconductor chips 11A and 11B are stacked, i.e., the direction of the arrow P of FIG. 16D-i.
  • The wiring layouts shown in FIG. 16C and 16B differ in the direction in which the wire 103 extends for bonding.
  • That is, one end of the wire 103 is connected to the bump 31 on the electrode 22A on the semiconductor chip 11A by means of ball bonding, and the other end is connected to the electrode 21C on the substrate 10 by means of stitch bonding.
  • For this reason, the wires 101 and 103 extend in the same direction and thus the tops of the resulting wire loops are at nearly the same height, which undesirably causes the wires 101 and 103 to contact each other at the intersection X1 shown in FIG. 16A.
  • In addition, the wiring layouts shown in FIG. 16D and 16B differ in the direction in which the wire 104 extends for bonding. 10 That is, one end of the wire 104 is connected to the bump 31 on the electrode 22A on the semiconductor chip 11A by means of ball bonding, and the other end is connected to the bump 31 on the electrode 23A on the semiconductor chip 11B by means of stitch bonding.
  • For this reason, with respect to the wires 102 and 104, the tops of the resulting wire loops are at nearly the same height, which undesirably causes the wires 102 and 104 to contact each other at the intersection X3 shown in FIG. 16A.
  • Note in the side views of FIGS. 16B to 16D that components that seem to overlap are denoted by symbols in parentheses.
  • EXAMPLE 11
  • As described above, when the electrodes on the substrate 10 and semiconductor chips 11A and 11B are connected together by wire bonding, the wires used to connect them together may intersect in some cases.
  • This Example shows a wiring layout including the foregoing bump arrangement having semiconductor electrodes provided at the center of the semiconductor chips, the wiring layout being designed using a wire bonding method that involves wire intersections.
  • FIG. 17A shows an example of a wiring layout to connect together the electrodes of the substrate 10 and semiconductor chips 11A and 11B, and FIG. 17B shows a state where the electrodes on the semiconductor chips 11A and 11B are connected together with intersecting wires.
  • In FIG. 17B, FIG.17B-i is a top view showing the wiring layout, and FIG. 17B-ii is a side view seen from a direction perpendicular to the direction in which the semiconductor chips 11A and 11B are stacked, i.e., the direction of the arrow P of FIG. 17B-i.
  • In the configuration shown in FIG. 17A, the electrodes 22A and 22B on the semiconductor chip 11A are arranged near the edge of the semiconductor chip 11A, thereby causing them to be located close to the electrodes 21A and 21B arranged on the substrate 10.
  • The electrodes 23A and 23B on the semiconductor chip 11B, on the other hand, are arranged nearly at the center of the semiconductor chip 11B.
  • The electrode 21A selected on the substrate 10 and the electrode 22A selected on the semiconductor chip 11A are connected together with a wire 111. The electrode 22A selected on the semiconductor chip 11A and the electrode 23B selected on the semiconductor chip 11B are connected together with a wire 112.
  • Moreover, the electrode 21B selected on the substrate 10 and the electrode 22B selected on the semiconductor chip 11A are connected together with a wire 113. The electrode 22B selected on the semiconductor chip 11A and the electrode 23A selected on the semiconductor chip 11B are connected together with a wire 114.
  • FIG. 17B shows a state where the wiring layout and wiring process of the present invention have been applied to connect together the electrodes on the substrate 10 and semiconductor chips 11A and 11B shown in FIG. 17A.
  • In the illustrated embodiment, two wires are connected to each of the electrodes 22A and 22B on the semiconductor chip 11A.
  • In this configuration a bump 31 is arranged both on the electrodes 22A and 22B of the semiconductor chip 11A, and another bump 31 is arranged on the electrode 23A of the semiconductor chip 11B.
  • A bump 31 is arranged on the electrode 22A of the semiconductor chip 11A, and another bump 31 is arranged on the electrode 23B of the semiconductor chip 11B.
  • One end of the wire 111 is allowed to have a ball-shaped portion B and connected to the electrode 21A on the substrate 10 by means of ball bonding, and the other end is connected to the bump 31 on the electrode 22A on the semiconductor chip 11A by means of stitch bonding.
  • The characteristic feature of this Example is that there are provided three bumps 33 between the bump 32 and the stitch-bonding portion S of the wire 111 at the bump 31 arranged on the electrode 22A.
  • One end of the wire 112 is allowed to have a ball-shaped portion B and connected to the electrode 23B on the semiconductor chip 11B by means of ball bonding, and the other end is connected to the bump 32 by means of stitch bonding.
  • One end of the wire 113 is allowed to have a ball-shaped portion B and connected to the electrode 21B on the substrate 10 by means of ball bonding, and the other end is connected to the bump 31 on the electrode 22B on the semiconductor chip 11A by means of stitch bonding.
  • Furthermore, one end of the wire 114 is allowed to have a ball-shaped portion B and connected to the bump 31 by means of ball bonding, which includes the stitch-bonding portion S of the wire 113 on the electrode 22B, and the other end of the wire 114 is connected to the bump 31 by means of stitch bonding, which is arranged on the electrode 23A on the semiconductor chip 11B.
  • As described above, in this Example, the semiconductor chips 11A and 11B, each of which is to be connected to two wires, are respectively connected to the wires 111 and 112 by means of so-called stitch bonding. In addition, three bumps 33 are provided between the bumps 31 and 32 at the electrode 22A. Thus, the bonding positions of the wires 111 and 112 are separated by a long distance in the height direction (i.e., the direction in which the electrodes are stacked).
  • As a consequence, more reliable stitch bonding can be realized for the wire 112 without interfering with the wire 111.
  • In addition, since the height of the stitch-bonding portion S of the wire 112 essentially increases at the electrode 22A of the semiconductor chip 11A, the wire 112 is prevented from contacting the edge of the semiconductor chip 11B.
  • Moreover, since the heights of the tops of loops formed by the wires 102 and 104 differ, it is possible to prevent a short-circuit at the intersection X shown in FIG. 17A.
  • Accordingly, it is made possible to manufacture a semiconductor device with intersecting wires, thereby making the semiconductor device smaller in size.
  • Next, the order in which the wires shown in FIG. 17B are connected to their corresponding electrodes will be described below.
  • A bump 31 is first arranged on each of the electrodes 22A and 22B on the semiconductor chip 11A, and another bump 31 is also arranged on the electrode 23A of the semiconductor chip 11B.
  • After connecting one end of the wire 111 to the electrode 21A on the substrate 10 by means of ball bonding, the other end is connected to the bump 31 on the electrode 22A on the semiconductor chip 11A by means of stitch bonding.
  • Subsequently, after connecting one end (leader) of the wire 113 to the electrode 21B on the substrate 10 by means of bail bonding, the other end (terminal) thereof is connected to the bump 31 on the electrode 22B on the semiconductor chip 11A by means of stitch bonding.
  • Note that the wires 111 and 113 may be connected in reverse order.
  • A plurality of bumps 33 is then arranged on the stitch-bonding portion S of the wire 111 that has been connected to the bump 31 on the electrode 22A. Herein, three bumps 33 are arranged in a stacking manner.
  • A bump 32 is then arranged on the bump 33 that has been arranged on the bump 31 on the electrode 22A.
  • At this point, it is preferable that the height of the bump 32 be as great as or greater than that of the surface of the semiconductor chip 11B fixed to the semiconductor chip 11A.
  • The number of the bumps 33 to be provided is selected so that the above-described relationship will be satisfied. It is not necessarily required to provide the bump 33 in a case where the bump 32 reaches the upper surface of the semiconductor chip 11B in terms of height.
  • One end of the wire 112 is then connected to the electrode 23B on the semiconductor chip 11B by means of ball bonding, and the other end is connected to the bump 32 on the electrode 22A by means of stitch bonding.
  • Since the wire 112 bonds to the electrode 22A at a higher position as a result of the provision of the bump 32 (and bumps 33), the wire 112 is prevented from contacting the edge or the semiconductor chip 11B.
  • Subsequently, one end of the wire 114 is connected to the electrode 23B on the semiconductor chip 11A by means of ball bonding, and the other end is connected to the bump 31 on the electrode 23A by means of stitch bonding.
  • As a result, the wires 112 and 114 extend in different directions, forming wire loops whose tops are at different heights. For this reason, it is possible to prevent the wires 112 and 114 from contacting each other even at the intersection X shown in FIG. 17A.
  • That is, even when wires intersect one another upon connection of multiple electrodes that are closely spaced at different heights, selection of this wiring order will result in different heights of the tops of wire loops to prevent one wire from contacting another.
  • By doing so, it is also possible to prevent a bonding capillary from contacting the wires and thus to achieve efficient manufacture of a semiconductor device.
  • If such a wiring procedure according to the present invention is not intended to be followed, it results in a higher likelihood of the occurrence of wire contact as shown in FIGS. 17C and 17D (presented for reference purpose only).
  • The wiring layouts shown in FIG. 17C and 17B differ in the direction in which the wire 112 extends for bonding.
  • That is, one end of the wire 112 is connected to the bump 31 on the electrode 23B on the semiconductor chip 11B by means of ball bonding, and the other end is connected, without providing the bump 32 (and bumps 33), to the bump 31 by means of stitch bonding, which the bump 31 includes the stitch-bonding portion S of the wire 111.
  • This undesirably causes the wire 112 to contact the edge of the semiconductor chip 11B.
  • Similarly, when the electrode 23A on the semiconductor chip 11B and the bump 31 on the electrode 22B on the semiconductor chip 11A are connected together with the wire 114, the wire 114 contacts the edge of the semiconductor chip 11B.
  • The wiring layouts shown in FIG. 17D and 17B differ in the directions in which the wires 112 and 114 extend for bonding.
  • That is, one end of the wire 112 is connected to the bump 31 by means of ball bonding, which includes the stitch-bonding portion S of the wire 111 on the electrode 22A on the semiconductor chip 11A, and the other end thereof is connected to the bump 31 on the electrode 23B on the semiconductor chip 11B by means of stitch bonding.
  • Similarly, one end of the wire 114 is connected to the bump 31 by means of ball bonding, which includes the stitch-bonding portion S of the wire 113 on the electrode 22B on the semiconductor chip 11A, and the other end thereof is connected to the bump 31 on the electrode 23A on the semiconductor chip 11B by means of stitch bonding.
  • In such a wiring layout, the wires 112 and 114 extend in the same direction and thus the resulting wire loops are identical in shape.
  • As a result, the wires 112 and 114 contact each other at the intersection X shown in FIG. 17A.
  • Note in the side views of FIGS. 17B to 17D that components that seem to overlap are denoted by symbols in parentheses.
  • According to the present invention, it is possible to solve the conventional problems and to provide a small, high-performance semiconductor device in which contact between adjacent wires is prevented for increased flexibility in designing a wiring layout, and an efficient method for manufacturing the semiconductor device.
  • The semiconductor device of the present invention is a small, high-performance semiconductor device in which contact between adjacent wires is prevented for increased flexibility in designing a wiring layout.
  • According to the method of the present invention for manufacturing a semiconductor device, it is possible to achieve high-density wiring by preventing adjacent wires from contacting each other even when they intersect one another, and thus to manufacture a small, high-performance semiconductor device efficiently.

Claims (12)

1. A semiconductor device comprising:
a substrate having an electrode arranged on a surface thereof; and
a first semiconductor element which has an electrode arranged on a surface thereof and which is supported by the substrate,
wherein a first wire is connected through a first bump to at least one of the electrodes over the substrate and first semiconductor element, and a second wire is connected through a second bump to a bonding portion of the first wire.
2. The semiconductor device according to claim 1, wherein the first wire is stitch-bonded to the first bump, and the second wire is stitch-bonded to the second bump.
3. The semiconductor device according to claim 1, wherein at least one third bump is arranged between the first and second bumps.
4. The semiconductor device according to claim 1, wherein a forth bump is arranged on a bonding portion of the second wire, and a third wire is connected to the fourth bump.
5. The semiconductor device according to claim 1, further comprising:
a second semiconductor element which has an electrode arranged on a surface thereof and which is supported by the first semiconductor element.
6. The semiconductor device according to claim 5, wherein the electrodes arranged on the first and second semiconductor elements serve as power source terminals, and the electrodes are electrically connected to a third electrode with a fourth wire, the third electrode arranged near the center of the second semiconductor element.
7. The semiconductor device according to claim 1, further comprising:
a fifth wire which intersects with at least one of the first and second wires and which is arranged away from the first and second wires.
8. A semiconductor device comprising:
a first semiconductor element which has an electrode arranged on a surface thereof; and
a base which has an electrode arranged on a surface thereof and which is supported by the first semiconductor element,
wherein a first wire is connected through a first bump to at least one of the electrodes arranged on the base and first semiconductor element, and a second wire is connected through a second bump to a bonding portion of the first wire.
9. The semiconductor device according to claim 8, wherein a second semiconductor element is arranged on at least one of the first semiconductor element and the base.
10. A method for manufacturing a semiconductor device, comprising:
providing a semiconductor element over a substrate, the semiconductor element having an electrode arranged on a surface thereof, the substrate having an electrode arranged on a surface thereof;
connecting, through a first bump, a first wire to at least one of the electrodes arranged on the substrate and semiconductor element; and
connecting, through a second bump, a second wire to a bonding portion of the first wire.
11. The method for manufacturing a semiconductor device according to claim 10, wherein the first wire is stitch-bonded to the first bump, and the second wire is stitch-bonded to the second bump.
12. The method for manufacturing a semiconductor device according to claim 10, wherein the formation of the first bump is conducted by mews of ball bonding in which load is applied and ultrasonic vibration is applied in a direction substantially perpendicular to the load application direction, and the formation of the second bump is conducted by means of ball bonding in which load is applied.
US11/643,836 2006-07-27 2006-12-22 Semiconductor device and manufacturing method for the same Abandoned US20080023831A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/557,986 US8134240B2 (en) 2006-07-27 2009-09-11 Semiconductor device and manufacturing method for the same

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2006-205381 2006-07-27
JP2006205381A JP2008034567A (en) 2006-07-27 2006-07-27 Semiconductor device and manufacturing method therefor

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/557,986 Continuation US8134240B2 (en) 2006-07-27 2009-09-11 Semiconductor device and manufacturing method for the same

Publications (1)

Publication Number Publication Date
US20080023831A1 true US20080023831A1 (en) 2008-01-31

Family

ID=38985354

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/643,836 Abandoned US20080023831A1 (en) 2006-07-27 2006-12-22 Semiconductor device and manufacturing method for the same
US12/557,986 Expired - Fee Related US8134240B2 (en) 2006-07-27 2009-09-11 Semiconductor device and manufacturing method for the same

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/557,986 Expired - Fee Related US8134240B2 (en) 2006-07-27 2009-09-11 Semiconductor device and manufacturing method for the same

Country Status (5)

Country Link
US (2) US20080023831A1 (en)
JP (1) JP2008034567A (en)
KR (1) KR100789874B1 (en)
CN (1) CN101114628B (en)
TW (2) TW201209947A (en)

Cited By (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080116591A1 (en) * 2006-11-22 2008-05-22 Nichia Corporation Semiconductor device and method for manufacturing same
US20090032947A1 (en) * 2007-08-01 2009-02-05 Seok Ho Na Semiconductor device and method of manufacturing
US20100187690A1 (en) * 2009-01-29 2010-07-29 Kabushiki Kaisha Toshiba Semiconductor device
US20100255635A1 (en) * 2007-03-13 2010-10-07 Siliconware Precision Industries Co., Ltd. Fabrication method of multi-chip stack structure
US20100276802A1 (en) * 2009-04-30 2010-11-04 Nichia Corporation Semiconductor device and method of manufacturing the semiconductor device
US20100314754A1 (en) * 2009-06-16 2010-12-16 Freescale Semiconductor, Inc. Method of forming wire bonds in semiconductor devices
US20110147953A1 (en) * 2009-12-22 2011-06-23 Tessera Research Llc Microelectronic assembly with joined bond elements having lowered inductance
US20120145446A1 (en) * 2010-12-08 2012-06-14 Freescale Semiconductor, Inc. Brace for long wire bond
US20120181689A1 (en) * 2008-12-08 2012-07-19 Stats Chippac, Ltd. Semiconductor Device and Method of Forming Bond Wires and Stud Bumps in Recessed Region of Peripheral Area around the Device for Electrical Interconnection to Other Devices
EP2557594A1 (en) * 2011-08-10 2013-02-13 Elpida Memory, Inc. Semiconductor device reducing risks of a wire short-circuit and a wire flow
US20130277839A1 (en) * 2012-04-20 2013-10-24 Hon Hai Precision Industry Co., Ltd. Chip package and method for assembling same
US9024420B2 (en) 2010-12-13 2015-05-05 International Rectifier Corporation Power quad flat no-lead (PQFN) package
US9324646B2 (en) 2010-12-13 2016-04-26 Infineon Technologies America Corp. Open source power quad flat no-lead (PQFN) package
US9355995B2 (en) 2010-12-13 2016-05-31 Infineon Technologies Americas Corp. Semiconductor packages utilizing leadframe panels with grooves in connecting bars
US9362215B2 (en) 2010-12-13 2016-06-07 Infineon Technologies Americas Corp. Power quad flat no-lead (PQFN) semiconductor package with leadframe islands for multi-phase power inverter
US9443795B2 (en) 2010-12-13 2016-09-13 Infineon Technologies Americas Corp. Power quad flat no-lead (PQFN) package having bootstrap diodes on a common integrated circuit (IC)
US9449957B2 (en) 2010-12-13 2016-09-20 Infineon Technologies Americas Corp. Control and driver circuits on a power quad flat no-lead (PQFN) leadframe
US9524928B2 (en) 2010-12-13 2016-12-20 Infineon Technologies Americas Corp. Power quad flat no-lead (PQFN) package having control and driver circuits
US9620954B2 (en) 2010-12-13 2017-04-11 Infineon Technologies Americas Corp. Semiconductor package having an over-temperature protection circuit utilizing multiple temperature threshold values
US9659845B2 (en) 2010-12-13 2017-05-23 Infineon Technologies Americas Corp. Power quad flat no-lead (PQFN) package in a single shunt inverter circuit
US9711437B2 (en) 2010-12-13 2017-07-18 Infineon Technologies Americas Corp. Semiconductor package having multi-phase power inverter with internal temperature sensor
US11217558B2 (en) 2017-06-29 2022-01-04 PAC Tech—Packaging Technologies GmbH Method and device for establishing a wire connection as well as a component arrangement having a wire connection
US11894334B2 (en) * 2018-10-15 2024-02-06 Intel Corporation Dual head capillary design for vertical wire bond

Families Citing this family (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2133915A1 (en) * 2008-06-09 2009-12-16 Micronas GmbH Semiconductor assembly with specially formed bonds and method for manufacturing the same
US7859123B2 (en) * 2008-09-19 2010-12-28 Great Team Backend Foundry Inc. Wire bonding structure and manufacturing method thereof
JP2011054727A (en) 2009-09-01 2011-03-17 Oki Semiconductor Co Ltd Semiconductor device, method of manufacturing the same, and wire bonding method
JP5692081B2 (en) * 2009-10-09 2015-04-01 日亜化学工業株式会社 Semiconductor device and manufacturing method thereof
JP5315268B2 (en) 2010-03-10 2013-10-16 ルネサスエレクトロニクス株式会社 Electronic equipment
TWI409933B (en) * 2010-06-15 2013-09-21 Powertech Technology Inc Chip stacked package structure and its fabrication method
JP2012004464A (en) * 2010-06-18 2012-01-05 Toshiba Corp Semiconductor device, method of manufacturing the semiconductor device, and apparatus for manufacturing the semiconductor device
US8609525B2 (en) * 2011-03-21 2013-12-17 Stats Chippac Ltd. Integrated circuit packaging system with interconnects and method of manufacture thereof
KR20130042210A (en) * 2011-10-18 2013-04-26 삼성전자주식회사 Multi-chip package and method of manufacturing the same
KR101917331B1 (en) 2012-02-08 2018-11-13 삼성전자주식회사 Semiconductor package and method of manufacturing the same
JP2013191738A (en) * 2012-03-14 2013-09-26 Toshiba Corp Semiconductor device and method for manufacturing the same
US9362254B1 (en) * 2015-02-12 2016-06-07 Nanya Technology Corporation Wire bonding method and chip structure
JP2013243209A (en) * 2012-05-18 2013-12-05 Kyocera Corp Semiconductor device
JP2014120702A (en) * 2012-12-19 2014-06-30 Azbil Corp Wire bonding method
JP2015002308A (en) * 2013-06-18 2015-01-05 ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. Semiconductor device and method of manufacturing the same
CN104457453B (en) * 2013-09-25 2019-05-07 北京铱钵隆芯科技有限责任公司 Digital electric detonator ignition control piece group and its production method
JP6242665B2 (en) * 2013-11-08 2017-12-06 新光電気工業株式会社 Semiconductor device
JP2015173235A (en) * 2014-03-12 2015-10-01 株式会社東芝 Semiconductor device and manufacturing method of the same
TWI567839B (en) * 2014-08-27 2017-01-21 矽品精密工業股份有限公司 Wire bond structure and wire bonding fabrication method
US20160064351A1 (en) * 2014-08-30 2016-03-03 Skyworks Solutions, Inc. Wire bonding using elevated bumps for securing bonds
CN105845655B (en) * 2016-03-24 2018-05-04 中国电子科技集团公司第二十九研究所 Superposition carries out the method and microbonding disk superposition bonding structure of ball-shaped welded on microbonding disk
JP6346227B2 (en) * 2016-08-03 2018-06-20 ラピスセミコンダクタ株式会社 Semiconductor device and measuring instrument
JP6642719B2 (en) * 2016-08-10 2020-02-12 三菱電機株式会社 Semiconductor device
CN107170691B (en) * 2017-05-27 2019-07-16 中国电子科技集团公司第二十九研究所 A kind of method for being superimposed on microbonding disk or carrying out automatic wedge bonding side by side
WO2020122809A1 (en) * 2018-12-12 2020-06-18 Heraeus Materials Singapore Pte. Ltd. Process for electrically connecting contact surfaces of electronic components
KR20210090521A (en) * 2020-01-10 2021-07-20 에스케이하이닉스 주식회사 Semiconductor package including bonding wire branch structure
JP2022039620A (en) * 2020-08-28 2022-03-10 キオクシア株式会社 Semiconductor device
JP7412310B2 (en) * 2020-09-14 2024-01-12 三菱電機株式会社 Semiconductor device and its manufacturing method
CN115706336A (en) * 2021-08-05 2023-02-17 群创光电股份有限公司 Electronic device and method for manufacturing the same

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5502289A (en) * 1992-05-22 1996-03-26 National Semiconductor Corporation Stacked multi-chip modules and method of manufacturing
US6215182B1 (en) * 1999-10-19 2001-04-10 Fujitsu Limited Semiconductor device and method for producing the same
US6352879B1 (en) * 1998-01-14 2002-03-05 Sharp Kabushiki Kaisha Semiconductor device and method of manufacturing the same
US20020047213A1 (en) * 2000-09-28 2002-04-25 Mitsuru Komiyama Multi-chip package type semiconductor device
US20030089758A1 (en) * 2000-12-22 2003-05-15 Chun-Chi Lee Wire bonding process and wire bond structure
US20030166333A1 (en) * 2002-02-19 2003-09-04 Seiko Epson Corporation Method for forming bump, semiconductor element having bumps and method of manufacturing the same, semiconductor device and method of manufacturing the same, circuit board, and electronic equipment
US20030230796A1 (en) * 2002-06-12 2003-12-18 Aminuddin Ismail Stacked die semiconductor device
US20040055155A1 (en) * 2002-03-09 2004-03-25 Michael Manansala System for providing an open-cavity low profile encapsulated semiconductor package
US20050148175A1 (en) * 1999-02-17 2005-07-07 Sharp Kabushiki Kaisha Semiconductor device and manufacturing method thereof

Family Cites Families (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH04142073A (en) 1990-10-02 1992-05-15 Nec Yamagata Ltd Semiconductor device
US6413797B2 (en) * 1997-10-09 2002-07-02 Rohm Co., Ltd. Semiconductor device and method for making the same
JP3378809B2 (en) * 1998-09-30 2003-02-17 三洋電機株式会社 Semiconductor device
JP3471270B2 (en) 1999-12-20 2003-12-02 Necエレクトロニクス株式会社 Semiconductor device
JP3420153B2 (en) * 2000-01-24 2003-06-23 Necエレクトロニクス株式会社 Semiconductor device and manufacturing method thereof
TW452954B (en) 2000-05-25 2001-09-01 Advanced Semiconductor Eng Manufacturing method of multi-chip module
JP3370646B2 (en) * 2000-06-02 2003-01-27 株式会社新川 Semiconductor device
JP2002237567A (en) 2001-02-09 2002-08-23 Nec Corp Semiconductor device
JP2002252281A (en) * 2001-02-27 2002-09-06 Sony Corp Semiconductor device and its fabrication method
JP3865055B2 (en) * 2001-12-28 2007-01-10 セイコーエプソン株式会社 Manufacturing method of semiconductor device
US8089142B2 (en) * 2002-02-13 2012-01-03 Micron Technology, Inc. Methods and apparatus for a stacked-die interposer
JP3584930B2 (en) * 2002-02-19 2004-11-04 セイコーエプソン株式会社 Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus
JP3833136B2 (en) * 2002-04-10 2006-10-11 株式会社カイジョー Semiconductor structure and bonding method
EP1367644A1 (en) * 2002-05-29 2003-12-03 STMicroelectronics S.r.l. Semiconductor electronic device and method of manufacturing thereof
JP2004022777A (en) * 2002-06-17 2004-01-22 Renesas Technology Corp Semiconductor device
JP4007917B2 (en) 2003-01-14 2007-11-14 三洋電機株式会社 Semiconductor device and manufacturing method thereof
TWI348748B (en) * 2003-10-07 2011-09-11 Rohm Co Ltd Semiconductor device and method of fabricating the same
JP2005183555A (en) * 2003-12-18 2005-07-07 Matsushita Electric Ind Co Ltd Resin-encapsulated semiconductor device
JP2005268497A (en) * 2004-03-18 2005-09-29 Denso Corp Semiconductor device and method for manufacturing the same
TWI240392B (en) 2004-03-31 2005-09-21 Advanced Semiconductor Eng Process for packaging and stacking multiple chips with the same size
TWI252571B (en) 2004-10-21 2006-04-01 Advanced Semiconductor Eng Wire bonding process

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5502289A (en) * 1992-05-22 1996-03-26 National Semiconductor Corporation Stacked multi-chip modules and method of manufacturing
US6352879B1 (en) * 1998-01-14 2002-03-05 Sharp Kabushiki Kaisha Semiconductor device and method of manufacturing the same
US20050148175A1 (en) * 1999-02-17 2005-07-07 Sharp Kabushiki Kaisha Semiconductor device and manufacturing method thereof
US6215182B1 (en) * 1999-10-19 2001-04-10 Fujitsu Limited Semiconductor device and method for producing the same
US20020047213A1 (en) * 2000-09-28 2002-04-25 Mitsuru Komiyama Multi-chip package type semiconductor device
US20030089758A1 (en) * 2000-12-22 2003-05-15 Chun-Chi Lee Wire bonding process and wire bond structure
US20030166333A1 (en) * 2002-02-19 2003-09-04 Seiko Epson Corporation Method for forming bump, semiconductor element having bumps and method of manufacturing the same, semiconductor device and method of manufacturing the same, circuit board, and electronic equipment
US20040055155A1 (en) * 2002-03-09 2004-03-25 Michael Manansala System for providing an open-cavity low profile encapsulated semiconductor package
US20030230796A1 (en) * 2002-06-12 2003-12-18 Aminuddin Ismail Stacked die semiconductor device

Cited By (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080116591A1 (en) * 2006-11-22 2008-05-22 Nichia Corporation Semiconductor device and method for manufacturing same
US8132709B2 (en) * 2006-11-22 2012-03-13 Nichia Corporation Semiconductor device and method for manufacturing same
US7981729B2 (en) * 2007-03-13 2011-07-19 Siliconware Precision Industries Co., Ltd. Fabrication method of multi-chip stack structure
US20100255635A1 (en) * 2007-03-13 2010-10-07 Siliconware Precision Industries Co., Ltd. Fabrication method of multi-chip stack structure
US20090032947A1 (en) * 2007-08-01 2009-02-05 Seok Ho Na Semiconductor device and method of manufacturing
US7847398B2 (en) * 2007-08-01 2010-12-07 Amkor Technology, Inc. Semiconductor device having a stacked bump to reduce kirkendall voids and or cracks and method of manufacturing
US20120181689A1 (en) * 2008-12-08 2012-07-19 Stats Chippac, Ltd. Semiconductor Device and Method of Forming Bond Wires and Stud Bumps in Recessed Region of Peripheral Area around the Device for Electrical Interconnection to Other Devices
US20100187690A1 (en) * 2009-01-29 2010-07-29 Kabushiki Kaisha Toshiba Semiconductor device
US20100276802A1 (en) * 2009-04-30 2010-11-04 Nichia Corporation Semiconductor device and method of manufacturing the semiconductor device
US9281457B2 (en) 2009-04-30 2016-03-08 Nichia Corporation Semiconductor device and method of manufacturing the semiconductor device
US8476726B2 (en) 2009-04-30 2013-07-02 Nichia Corporation Semiconductor device and method of manufacturing the semiconductor device
US8198737B2 (en) * 2009-06-16 2012-06-12 Freescale Semiconductor, Inc. Method of forming wire bonds in semiconductor devices
US20100314754A1 (en) * 2009-06-16 2010-12-16 Freescale Semiconductor, Inc. Method of forming wire bonds in semiconductor devices
US8008785B2 (en) * 2009-12-22 2011-08-30 Tessera Research Llc Microelectronic assembly with joined bond elements having lowered inductance
US20110285020A1 (en) * 2009-12-22 2011-11-24 Tessera Research Llc Microelectronic assembly with joined bond elements having lowered inductance
US20110147953A1 (en) * 2009-12-22 2011-06-23 Tessera Research Llc Microelectronic assembly with joined bond elements having lowered inductance
US8816514B2 (en) * 2009-12-22 2014-08-26 Tessera, Inc. Microelectronic assembly with joined bond elements having lowered inductance
US8410618B2 (en) * 2009-12-22 2013-04-02 Tessera, Inc. Microelectronic assembly with joined bond elements having lowered inductance
US20130292834A1 (en) * 2009-12-22 2013-11-07 Tessera, Inc. Microelectronic assembly with joined bond elements having lowered inductance
US8692134B2 (en) * 2010-12-08 2014-04-08 Freescale Semiconductor, Inc. Brace for long wire bond
US20120145446A1 (en) * 2010-12-08 2012-06-14 Freescale Semiconductor, Inc. Brace for long wire bond
US9449957B2 (en) 2010-12-13 2016-09-20 Infineon Technologies Americas Corp. Control and driver circuits on a power quad flat no-lead (PQFN) leadframe
US9659845B2 (en) 2010-12-13 2017-05-23 Infineon Technologies Americas Corp. Power quad flat no-lead (PQFN) package in a single shunt inverter circuit
US9443795B2 (en) 2010-12-13 2016-09-13 Infineon Technologies Americas Corp. Power quad flat no-lead (PQFN) package having bootstrap diodes on a common integrated circuit (IC)
US10438876B2 (en) 2010-12-13 2019-10-08 Infineon Technologies Americas Corp. Power quad flat no-lead (PQFN) package in a single shunt inverter circuit
US9324646B2 (en) 2010-12-13 2016-04-26 Infineon Technologies America Corp. Open source power quad flat no-lead (PQFN) package
US9324638B2 (en) 2010-12-13 2016-04-26 Infineon Technologies Americas Corp. Compact wirebonded power quad flat no-lead (PQFN) package
US9355995B2 (en) 2010-12-13 2016-05-31 Infineon Technologies Americas Corp. Semiconductor packages utilizing leadframe panels with grooves in connecting bars
US9362215B2 (en) 2010-12-13 2016-06-07 Infineon Technologies Americas Corp. Power quad flat no-lead (PQFN) semiconductor package with leadframe islands for multi-phase power inverter
US9024420B2 (en) 2010-12-13 2015-05-05 International Rectifier Corporation Power quad flat no-lead (PQFN) package
US9899302B2 (en) 2010-12-13 2018-02-20 Infineon Technologies Americas Corp. Semiconductor package having multi-phase power inverter with internal temperature sensor
US9530724B2 (en) 2010-12-13 2016-12-27 Infineon Technologies Americas Corp. Compact power quad flat no-lead (PQFN) package
US9524928B2 (en) 2010-12-13 2016-12-20 Infineon Technologies Americas Corp. Power quad flat no-lead (PQFN) package having control and driver circuits
US9620954B2 (en) 2010-12-13 2017-04-11 Infineon Technologies Americas Corp. Semiconductor package having an over-temperature protection circuit utilizing multiple temperature threshold values
US9711437B2 (en) 2010-12-13 2017-07-18 Infineon Technologies Americas Corp. Semiconductor package having multi-phase power inverter with internal temperature sensor
US8975760B2 (en) 2011-08-10 2015-03-10 Ps4 Luxco S.A.R.L. Semiconductor device reducing risks of a wire short-circuit and a wire flow
EP2557594A1 (en) * 2011-08-10 2013-02-13 Elpida Memory, Inc. Semiconductor device reducing risks of a wire short-circuit and a wire flow
US20130277839A1 (en) * 2012-04-20 2013-10-24 Hon Hai Precision Industry Co., Ltd. Chip package and method for assembling same
US11217558B2 (en) 2017-06-29 2022-01-04 PAC Tech—Packaging Technologies GmbH Method and device for establishing a wire connection as well as a component arrangement having a wire connection
US11894334B2 (en) * 2018-10-15 2024-02-06 Intel Corporation Dual head capillary design for vertical wire bond

Also Published As

Publication number Publication date
TWI369746B (en) 2012-08-01
TW201209947A (en) 2012-03-01
JP2008034567A (en) 2008-02-14
CN101114628B (en) 2014-05-14
CN101114628A (en) 2008-01-30
US20090321927A1 (en) 2009-12-31
TW200807586A (en) 2008-02-01
US8134240B2 (en) 2012-03-13
KR100789874B1 (en) 2008-01-02

Similar Documents

Publication Publication Date Title
US8134240B2 (en) Semiconductor device and manufacturing method for the same
US6316838B1 (en) Semiconductor device
JP3765952B2 (en) Semiconductor device
US7355274B2 (en) Semiconductor package, manufacturing method thereof and IC chip
US8076770B2 (en) Semiconductor device including a first land on the wiring substrate and a second land on the sealing portion
US7215031B2 (en) Multi chip package
JP3916854B2 (en) Wiring board, semiconductor device, and package stack semiconductor device
US9312213B2 (en) Bump structures having an extension
JP2001257307A (en) Semiconductor device
JP5183186B2 (en) Semiconductor device
KR101478247B1 (en) semiconductor package and multi-chip package using the same
US10170402B2 (en) Semiconductor device
JP5358089B2 (en) Semiconductor device
JP2005260053A (en) Semiconductor device and manufacturing method thereof
JP2001156251A (en) Semiconductor device
US8975760B2 (en) Semiconductor device reducing risks of a wire short-circuit and a wire flow
JP2007214238A (en) Semiconductor device and its manufacturing method
US20030127717A1 (en) Multi-chip stacking package
US6812567B2 (en) Semiconductor package and package stack made thereof
US20110304044A1 (en) Stacked chip package structure and its fabrication method
JP2013201218A (en) Semiconductor device and semiconductor module using the same
JPH10335366A (en) Semiconductor device
US20080136027A1 (en) Method of bonding wire of semiconductor package
JP3625714B2 (en) Semiconductor device
JP2005116916A (en) Semiconductor device and its manufacturing method

Legal Events

Date Code Title Description
AS Assignment

Owner name: FUJITSU LIMITED, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NISHIMURA, TAKAO;NARISAWA, YOSHIAKI;REEL/FRAME:018735/0178

Effective date: 20061025

AS Assignment

Owner name: FUJITSU MICROELECTRONICS LIMITED, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU LIMITED;REEL/FRAME:021976/0089

Effective date: 20081104

Owner name: FUJITSU MICROELECTRONICS LIMITED,JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU LIMITED;REEL/FRAME:021976/0089

Effective date: 20081104

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION