TWI787061B - 電子裝置及堆疊式封裝體 - Google Patents

電子裝置及堆疊式封裝體 Download PDF

Info

Publication number
TWI787061B
TWI787061B TW111102209A TW111102209A TWI787061B TW I787061 B TWI787061 B TW I787061B TW 111102209 A TW111102209 A TW 111102209A TW 111102209 A TW111102209 A TW 111102209A TW I787061 B TWI787061 B TW I787061B
Authority
TW
Taiwan
Prior art keywords
layer
stacked
components
die
stack
Prior art date
Application number
TW111102209A
Other languages
English (en)
Other versions
TW202218080A (zh
Inventor
格奧爾格 賽德曼
克勞斯 倫格魯伯
克里斯坦 吉瑟勒
史文 亞伯斯
安德烈亞斯 沃特
馬克 迪特斯
理查 裴頓
Original Assignee
美商英特爾公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 美商英特爾公司 filed Critical 美商英特爾公司
Publication of TW202218080A publication Critical patent/TW202218080A/zh
Application granted granted Critical
Publication of TWI787061B publication Critical patent/TWI787061B/zh

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/486Via connections through the substrate with or without pins
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5384Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/19Manufacturing methods of high density interconnect preforms
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/20Structure, shape, material or disposition of high density interconnect preforms
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L24/25Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of a plurality of high density interconnect connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/96Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0652Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/561Batch processing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/568Temporary substrate used as encapsulation process aid
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04105Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/12105Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16235Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a via metallisation of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16238Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area protruding from the surface of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L2224/25Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of a plurality of high density interconnect connectors
    • H01L2224/251Disposition
    • H01L2224/2518Disposition being disposed on at least two different sides of the body, e.g. dual array
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73259Bump and HDI connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/81001Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector involving a temporary auxiliary member not forming part of the bonding apparatus
    • H01L2224/81005Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector involving a temporary auxiliary member not forming part of the bonding apparatus being a temporary or sacrificial substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/922Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
    • H01L2224/9222Sequential connecting processes
    • H01L2224/92222Sequential connecting processes the first connecting process involving a bump connector
    • H01L2224/92224Sequential connecting processes the first connecting process involving a bump connector the second connecting process involving a build-up interconnect
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06524Electrical connections formed on device or on substrate, e.g. a deposited or grown layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06541Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06548Conductive via connections through the substrate, container, or encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3135Double encapsulation or coating and encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5389Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape
    • H01L2924/1816Exposing the passive side of the semiconductor or solid-state body
    • H01L2924/18161Exposing the passive side of the semiconductor or solid-state body of a flip chip
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress
    • H01L2924/3511Warping

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Wire Bonding (AREA)
  • Coupling Device And Connection With Printed Circuit (AREA)

Abstract

實施例總體上針對使用晶片對晶圓接合之封裝堆疊技術。裝置之實施例包括第一堆疊層,該第一堆疊層包括一或多個半導體晶粒、組件或兩者,該第一堆疊層進一步包括第一介電層,該第一堆疊層經薄化至第一厚度;以及一或多個半導體晶粒、組件或兩者之第二堆疊層,該第二堆疊層進一步包括第二介電層,該第二堆疊層在該第一堆疊層上製造。

Description

電子裝置及堆疊式封裝體 發明領域
本文中所描述之實施例總體上係關於電子裝置之領域,且更特定而言係關於使用晶片對晶圓接合之封裝堆疊技術。
發明背景
在新行動式應用之發展中,雖然成本仍然是發展之主要驅動因素,但堆疊式封裝之高度已成為日益重要的元素。為了將元件裝配於較薄行動電話或其他行動裝置內,或將此類元件裝配於行動裝置內之新位置處(諸如蓄電池下方、板之雙面總成中等),薄層疊封裝(PoP)或分階段晶片方案時重要的未來系統整合應用。
在裝置之習知製造中,為了堆積薄化的堆疊式晶粒、封裝或組件,每一部分可在堆疊之前薄化,或替代地可薄化堆疊式封裝。
由於此等元件之翹曲及硬化行為,在製造中處理極薄晶粒或封裝是很困難的,並且因此製造通常需要額外過程及工具,諸如用以解決毛細管底部填充過程及模 製底部填充過程之非導電性膠熱壓縮(TCNCP)。
然而,此等類型之過程給製造增添複雜性,且潛在的產率損失由於處理薄晶粒之問題可顯著地增加裝置製造之成本。
依據本發明之一實施例,係特地提出一種裝置,其包含:一第一堆疊層,包括一或多個半導體晶粒、組件或兩者,該第一堆疊層進一步包括一第一介電層,該第一堆疊層經薄化至一第一厚度;以及一或多個半導體晶粒、組件或兩者之一第二堆疊層,該第二堆疊層進一步包括一第二介電層,該第二堆疊層係在該第一堆疊層上製造。
100:過程
105-155:元素
160、225:載體
170:重構晶圓
172:層1
174:層2
176:層n
180:最終封裝
200:重構晶圓/重構層
201、202:橫向側壁
205:模製(層)
210:矽晶粒及組件
215:通孔條
2151、2152:穿模通孔
220:穿矽通孔或金屬填充的深溝槽/穿矽通孔(TSV)或金屬填充的溝槽
235、270:電介質
240:重分佈層(RDL)
245:矽晶粒及組件/晶粒及組件
250:SOP(墊上焊料)、Cu柱(銅柱)或焊料凸點技術
255:電介質/模製件/介電層
260:前側金屬化
261、262:堆疊層
263:重分佈層
265:焊球應用或類似技術
275:單一化工具
280:第一裝置
285:第二裝置
290:最終裝置
在隨附圖式之諸圖中以實例之方式而非以限制之方式例示在此所描述之實施例,在隨附圖式中相同參考數字代表類似元件。
圖1A為用以例示用於使用晶片對晶圓接合來製造堆疊式封裝之過程的流程圖;圖1B為根據實施例之堆疊式封裝的圖解;圖2為根據實施例之重構晶圓的圖解;圖3為根據實施例之研磨後的重構晶圓之圖解;圖4A及圖4B為根據實施例之將組件層疊於薄化重構晶圓上之圖解;圖5A及圖5B為根據實施例之模製組件的圖解;圖6A及圖6B為根據實施例之研磨後的重構晶圓之圖 解;圖7A及圖7B為根據實施例之重構晶圓在前側金屬化及載體卸下的情況下之圖解;圖8A及圖8B為根據實施例之將重構晶圓進行單一化的圖解;以及圖9為根據實施例所製造之堆疊式封裝的圖解。
較佳實施例之詳細說明
本文中所描述之實施例總體上針對使用晶片對晶圓接合之封裝堆疊技術。
在一些實施例中,設備、系統或過程提供使用晶片對晶圓接合之封裝堆疊技術。在一些實施例中,過程提供使用晶片對晶圓接合之具有單晶粒及多晶粒佈置的兩個或更多封裝級之堆疊技術。在一些實施例中,過程在堆疊內之層的數目方面不受限制,且可按需要利用堆疊中之額外層繼續。
在一些實施例中,可包括半導體晶粒(晶片)、組件或兩者(本文中通常稱為晶粒及組件)之一或多個組件在過程(本文中通常稱為模製過程)中與介電材料(其可包括模製化合物、層板或其他介電材料)一起施加至載體,以便產生藉由模製過程人工產生之重構元件。重構元件在本文中通常被稱為「重構晶圓」。然而,實施例不限於特定晶圓或其他形狀。在一些實施例中,重構晶圓接合至載體且薄化至最終厚度,以暴露嵌入的晶粒及組件。
在一些實施例中,可在嵌入載體之前任擇地應用毛細管底部填充,其中毛細管底部填充過程用來包封矽晶粒之底部側面。在一些實施例中,過程可針對不同層替代地使用不同介電材料。例如,由於在實施例中避免處理薄晶粒,所以聚醯亞胺可用於下層(而非模製化合物或層板),其中僅最後層使用模製化合物或層板模製,以為整個封裝提供穩定性。
在一些實施例中,利用晶片對晶圓接合過程,在薄化重構晶圓上形成後側接觸,且下一層晶粒及組件面向下附接至此等後側接觸。在一些實施例中,第二層晶粒及組件然後在模製過程中嵌入(利用模製化合物、層板或其他介電材料),且藉由薄化來暴露。
在一些實施例中,自形成後側接觸至薄化晶圓之過程順序可按需要重複許多次,以便將所需要的許多層堆疊至所得裝置中,其中此類過程順序在不卸下載體的情況下出現,從而貫穿製造過程提供穩定性。
在一些實施例中,過程因此提供薄化堆疊式封裝的已安裝至載體上之部分,且將後續層(若需要,則包括後側重分佈層(RDL))建立至所建立及薄化的重構晶圓上。
在一些實施例中,藉由將不同晶粒及組件維持於重構晶圓內且不卸下載體,單一矽晶粒及組件未經處理成薄晶粒,並且因此單一晶粒之可能翹曲由於薄化而在過程中不是問題。在一些實施例中,使用晶片對晶圓接合 之封裝堆疊技術可用來堆積極薄的封裝堆疊,同時減小翹曲且處理由用於處理薄晶圓或晶片之習知過程所產生的問題。在此過程的情況下,可針對特定裝置達成極薄的堆疊高度。
在一些實施例中,由於堆疊及薄化之生產過程使得每一層組件具有與周圍電介質(諸如模製化合物或層板)相同的高度,所以可產生堆疊式設備,在該堆疊式設備中,封裝之不同層之間不存在顯著傾斜,其中所有層係平行的。由於重構晶圓內之許多封裝的平行處理,封裝之最終單一化過程因此可利用簡單筆直割鋸操作,因為沿著封裝之外邊緣,模製化合物或層板之不同層之間不存在階梯式接面。
在一些實施例中,晶片對晶圓製造設備或過程提供以下各項:
(1)因為重構晶圓在最終晶粒附接及最終薄化過程(若需要最終薄化)之前未自載體卸下,所以不面臨處理流程期間晶粒處理及薄化中的翹曲問題。避免處理薄晶粒及晶粒至晶粒附接,且質量回流可用於將晶粒附接至載體上之重構晶圓。由於載體接合,晶粒及組件可經薄化至最小可能厚度,且同時經處理成厚晶圓,其中藉由增添單一層來建立最終穩定性。
(2)在一些實施例中,在每一層處,可組合具有多個不同寬度及高度之多個晶粒及組件,其中層內之不同高度藉由薄化過程平衡。
(3)不同晶粒尺寸可堆疊於彼此之頂部上,其中重構晶圓之每一層的產生針對整個堆疊式封裝產生均勻寬度。
(4)對於多個封裝層堆疊式SiP(封裝中之系統)而言,並排佈置經由任擇地利用堆疊之層之間的後側金屬化重分佈層(RDL),在每一層處不同。
(5)此外,側向重分佈層(RDL)可在堆疊式封裝處之每一晶粒層處實現。
(6)在特定實行方案中,除實際限制以外,堆疊中之層的數目(兩級、三級及以上)不存在限制。
(7)設備或過程之實施例可利用標準製造過程及工具。在一些實施例中,晶粒至重構晶圓的連接可藉由焊料凸塊或Cu柱凸塊建立。此外,穿過堆疊式封裝之層的連接可利用穿模通孔(TMV)或穿矽通孔(TSV)建立。
(8)裝置之中間及最終厚度僅受研磨工具公差及類似因素限制,而不受薄晶粒之處理限制。
(9)設備或過程之實施例可利用模製化合物或層板作為電介質。然而,實施例不限於此類材料。
在一些實施例中,裝置包括第一堆疊層,該第一堆疊層包括一或多個半導體晶粒、組件或兩者,該第一堆疊層進一步包括第一介電層,該第一堆疊層經薄化至第一厚度;任擇的金屬化層,該金屬化層在薄化第一堆疊層之後形成於該第一堆疊層之後側上;後側接觸,該後側接觸處於第一堆疊層之後側上;以及一或多個半導體晶粒、組件或兩者之第二堆疊層,該第二堆疊層進一步包括 第二介電層,該第二堆疊層經薄化至第二厚度,該第二堆疊層在形成於第一堆疊層上之後側接觸上製造,其中第一堆疊層及第二堆疊層各自在將載體安裝至第一堆疊層之前側時製造。
在一些實施例中,方法包括將一或多個晶粒及組件附接於第一堆疊層中,將載體安裝至第一堆疊層之前側;在第一堆疊層之一或多個晶粒及組件上方模製第一介電層;將第一堆疊層薄化至第一厚度;在第一堆疊層之後側上形成金屬化層;將一或多個晶粒及組件附接於第二堆疊層中,該等一或多個晶粒及組件附接至金屬化層;在第二堆疊層之一或多個晶粒及組件上方模製第二介電層;將第二堆疊層薄化至第二厚度,其中第一堆疊層及第二堆疊層各自在將載體安裝至第一堆疊層之前側時製造。
圖1A為用以例示用於使用晶片對晶圓接合來製造堆疊式封裝之過程的流程圖。在一些實施例中,用於封裝堆疊之過程100包括以下各項:
105:放置及接合載體,以用於製造堆疊式封裝。
110-過程P1(過程P5用於第二層):將半導體晶粒(諸如矽晶粒)及組件附接至載體上以用於第一層,或附接至用於先前層之金屬化以用於第二及後續層。在一些實施例中,晶粒及組件之附接可包括將互連件附接於層之間,以提供Z方向(垂直於堆疊式封裝之層)上之電氣接觸,其中該等互連件可包括穿過半導體晶粒之互連件(穿矽通孔(TSV))或穿過模製介電材料處於半導體晶粒旁邊或半 導體晶粒之間的互連件(其可被稱為貫穿模製通孔或通孔條)。
在一些實施例中,在過程P1之前,過程可進一步包括將共用晶圓附接至載體上,其中重構晶圓建立至此類附接晶圓上。
115-過程P2(過程P6用於第二層):模製過程包括將介電材料(包括但不限於,模製化合物或層板)施加至當前層之半導體晶粒及組件上方,以便產生重構晶圓,或將堆疊層添加至重構晶圓。
在一些實施例中,重構晶圓將使用任何已知技術在製造過程期間保持附接至載體,該技術諸如利用靜電卡盤(e-卡盤)、抽吸器、黏合劑或黏合箔(包括經設計以便易於剝離之黏合劑,該黏合劑可例如在施加高溫或UV輻射後損失其黏合強度),或將晶圓安裝至載體或其他底部層上之任何其他方式。
120-過程P3(過程P7用於第二層):研磨當前層之介電材料、半導體晶粒及組件,以便將重構晶圓之當前堆疊層薄化至最終厚度。
125-過程P4(過程P8用於第二層):在一些實施例中,對當前薄化層施加後側金屬化。
130:若將添加額外的堆疊層130,則過程將進行至過程P5,以便附接用於額外的堆疊層之半導體晶粒及組件。
若不添加額外的堆疊層130,則過程進行至:
135-過程P9:自重構晶圓卸下載體。
140-過程P10:對重構晶圓進行前側金屬化。
145-過程P11:用以對重構晶圓進行前側金屬化之球柵陣列或類似應用。
150-過程P12:在一些實施例中,過程可進一步包括將堆疊式封裝單一化成多個裝置。
圖1B為根據實施例之堆疊式封裝的圖解。在一些實施例中,依據圖1A中所例示之過程,重構晶圓170包括薄化層之堆疊,其例示為層1(172)、層2(174)、以及繼續至層n(176),其中每一層利用附接半導體晶粒及組件、模製有電介質、藉由研磨過程薄化來依次建立,且接收後側金屬化(圖1A,110-115),而仍然接合至載體160。在一些實施例中,重構晶圓之堆疊層然後藉由卸下載體、施加前側金屬化、球柵陣列或其他應用以及單一化來進行進一步處理,以產生一或多個最終封裝180。(圖1A,元素135-155)
圖1A及圖1B中所例示之過程及設備在圖2至圖9中進一步例示。
圖2為根據實施例之重建晶圓的圖解。在設備或過程之一些實施例中,提供載體225以用於製造重構晶圓。在一些實施例中,利用實施的矽晶粒及組件210來製造重構晶圓200,其可包括一或多個通孔條215及一或多個穿矽通孔或金屬填充的深溝槽220之實行方案,其中如圖2所示,矽晶粒及組件210具有一第一橫向側壁201及一 第二橫向側壁202。
在一些實施例中,重構晶圓200在矽晶粒及組件210上方模製有電介質(其可包括但不限於,模製化合物或層板)以形成一第一模製層,該電介質包括任何通孔條215。例如,見圖1,元素110及115中之過程P1及P2。
圖3為根據實施例之研磨後的重建晶圓之圖解。在設備或過程之一些實施例中,重構晶圓(如圖2中所例示)經受研磨(薄化)過程,從而到達特定厚度以便打開任何通孔條215及任何穿矽通孔(TSV)或金屬填充的溝槽220,從而導致薄化的重構層200(亦即,第一堆疊層)。在一些實施例中,在用於薄化重構晶圓230之研磨過程後,矽晶粒及組件210及任何通孔條215及穿矽通孔(TSV)或金屬填充的溝槽220具有相同高度。例如,見圖1,元素120中之過程P3。
圖4A及圖4B為根據實施例之將組件層疊於薄化重構晶圓上之圖解。在一些實施例中,設備或過程包括施加後側金屬化,其中後側金屬化可為重分佈層(RDL)、墊或層間金屬化。例如,見圖1,元素125中之過程P4。在一些實施例中,施加重分佈層(RDL)堆疊可進一步包括施加介電層,以便將重分佈層(RDL)之導體與藉由研磨/薄化重分佈層所暴露之矽表面隔離。
圖4A例示具有所施加重分佈層(RDL)金屬化之重構層。在一些實施例中,薄化重構晶圓包括施加電介質235及重分佈層(RDL)240。
在一些實施例中,組件之額外層將堆疊於第一堆積層之頂部。圖4A進一步例示其中將展示為具有一第一橫向側壁203及一第二橫向側壁204之矽晶粒及組件245之額外的組件安裝於重分佈層(RDL)240上之實施例,該重分佈層(RDL)為設備提供信號重分佈。在設備或過程之一些實施例中,可使用已知技術將組件安裝於重分佈層(RDL)層上,該技術包括但不限於,將組件焊接至重分佈層(RDL)上(使用SOP(墊上焊料)、Cu柱(銅柱)或焊料凸點技術250)或藉由熱壓接合將組件附接至重分佈層(RDL)層。
圖4B例示其中晶粒及組件245直接安裝於通孔條215上、穿矽通孔(TSV)或金屬填充的溝槽(圖4B中未展示)上,或此類元件之組合上之替代實施例,此類安裝在凸點接觸或其他接觸上進行。例如,見圖1,元素115中之過程P5。此外,如圖4B所示,每個矽晶粒及組件245具有一第一側及在該第一側上方之一第二側,且每個矽晶粒及組件245具有一第一橫向側壁及一第二橫向側壁,其中每個矽晶粒及組件245之該第一側面向矽晶粒及組件210,而每個矽晶粒及組件245之該第二側背向矽晶粒及組件210。
雖然圖4A及圖4B中未例示,但晶粒及組件245可包括穿矽通孔(TSV)或金屬填充的溝槽,且安裝可進一步包括將一或多個通孔條與矽晶粒及組件245安裝在一起。
圖5A及圖5B為根據實施例之模製組件的圖 解。在一些實施例中,在安裝額外的晶粒及組件245(如圖4A及圖4B中所例示)後,重構晶圓經受第二模製過程,以便在額外的晶粒及組件245上方提供電介質(諸如模製化合物、層板或其他介電材料)255以形成一第二模製層,從而產生重構晶圓之額外的堆疊層(亦即,第二堆疊層)。例如,見圖1,元素115中之過程P6。
圖5A例示其中將模製件255中之組件安裝於重分佈層(RDL)240上之實施例,且圖5B例示其中電介質255中之晶粒及組件245安裝於通孔條215上、穿矽通孔(TSV)或金屬填充的溝槽(圖5B中未展示)上,或此類元件之組合上的替代實施例。此外,如圖5B所示,介電層255並未垂直地位於第一堆疊層的矽晶粒及組件210與第二堆疊層的矽晶粒及組件245之間。
圖6A及圖6B為根據實施例之任擇研磨後的重建晶圓之圖解。在一些實施例中,重構晶圓可在第二模製過程(如圖5A及圖5B中所例示)後經受第二研磨(薄化)過程。在一些實施例中,若將附加a1堆疊層添加至重構晶圓,則重構晶圓經受研磨過程。
在一些實施例中,在用於薄化重構晶圓200之第二研磨過程之後,額外的矽晶粒及組件245及任何穿矽通孔(TSV)、金屬填充的溝槽或通孔條(圖6A及圖6B中未展示)具有相同高度。例如,見圖1,元素120中之過程P7。
圖6A例示其中電介質255中之薄化組件安 裝於重分佈層(RDL)240上之實施例,且圖6B例示其中模製件255中之薄化組件245安裝於通孔條215上、穿矽通孔(TSV)或金屬填充的溝槽(圖6B中未展示)上,或此類元件之組合上的替代實施例。此外,如圖6B所示,該電子裝置(亦即,研磨後的薄化晶圓200)包含:第一堆疊層261,其包括矽晶粒及組件210,該第一堆疊層進一步包括第一介電層(亦即,模製層205),該第一堆疊層係經薄化至第一厚度;第二堆疊層262,其包括矽晶粒及組件245,該第二堆疊層進一步包括第二介電層(亦即,介電層255),該第二堆疊層係在該第一堆疊層上製造,其中該第二介電層並未垂直地在該第一堆疊層之該等矽晶粒及組件210與該第二堆疊層之該等矽晶粒及組件245之間;第一穿模通孔2151,其在該第一介電層中,該第一穿模通孔從該第一堆疊層之該等矽晶粒及組件210之第一橫向側壁201橫向間隔分開,其中該第一穿模通孔延伸在該第一堆疊層之該等矽晶粒及組件210之上,並且其中該第一穿模通孔並未在該第一介電層之底部之下延伸;以及第二穿模通孔2152,其在該第一介電層中,該第二穿模通孔從該第一堆疊層之該等矽晶粒及組件210之第二橫向側壁202橫向間隔分開,其中該第二穿模通孔延伸在該第一堆疊層之該等矽晶粒及組件210之上,並且其中該第二穿模通孔並未在該第一介電層之該底部之下延伸。
圖7A及圖7B為根據實施例之重建晶圓在前側金屬化及載體卸下的情況下之圖解。在一些實施例中, 若存在將要製造之額外層,則不卸下載體,其中過程繼續任擇後側金屬化,若需要,接著添加新組件,諸如圖4A及圖4B中所例示。
在一些實施例中,若沒有額外的堆疊層添加至重構晶圓,則重構晶圓自載體卸下,見圖1,過程P9,元素130,且重構晶圓200經倒轉以用於施加前側金屬化260、墊開口及焊球應用或類似技術265。在一些實施例中,過程可包括施加電介質270以便將前側金屬化之導體與藉由研磨/薄化重分佈晶圓之堆疊層所暴露的矽表面隔離。見,例如,圖1,過程P10元素140及P11元素150。具體來說,如圖7B所示,金屬化層260形成於該第一堆疊層261之前側上;且一球柵陣列265附接至該金屬化層260。
在一些實施例中,後側金屬化可進一步施加至重構晶圓之最終堆疊層的後側,接著應用焊球接觸或類似技術。
圖8A及圖8B為根據實施例之將重建晶圓進行單一化的圖解。在一些實施例中,在完成對前側金屬化之附接及對球柵陣列或類似連接之附接後,可使用單一化工具275將重構晶圓分離(單一化)成分開的裝置,該單一化工具可包括但不限於,鋸條或雷射切割設備。作為單一化之結果,晶粒經單一化成第一裝置280及第二裝置285。具體來說,如圖8B所示,該電子裝置280包含:重分佈層263,其具有相對於第二側之第一側,該重分佈層具有橫向寬度;在該重分佈層之該第一側上之第一晶粒210,該 第一晶粒具有最上表面、最下表面、在該最上表面及該最下表面之間之第一側表面201及第二側表面202,該第二側表面202係相對於該第一側表面201;在該重分佈層之該第一側之模製205,該模製205橫向地鄰接至該第一晶粒之該第一側表面201及該第二側表面202且與該第一晶粒之該第一側表面201及該第二側表面202接觸,該模製205具有與該第一晶粒之該最上表面共平面之最上表面,並且該模製205具有與該重分佈層之橫向寬度相同之橫向寬度;第一穿模通孔2151,其在該模製205中並且從該第一晶粒之該第一側表面201橫向間隔分開;第二穿模通孔2152,其在該模製205中並且從該第一晶粒之該第二側表面202橫向間隔分開;介電層255,其在該模製205及該第一晶粒上,該介電層255具有與該模製205之橫向寬度相同之橫向寬度,並且該介電層255具有最上表面;第二晶粒245,其在該介電層255中,該第二晶粒直接地電氣連接至該第一穿模通孔及直接地電氣連接至該第二穿模通孔,該第二晶粒具有與該介電層之該最上表面共平面之最上表面;及複數個焊球265,其在該重分佈層之該第二側上。
圖9為根據實施例所製造之堆疊式封裝的圖解。在一些實施例中,利用使用晶片對晶圓接合添加層之過程來製造所得最終裝置290,如圖1A及圖1B中所例示,且如圖2至圖8中進一步詳細例示。
在以上描述中,出於解釋之目的,闡明許多特定細節以便提供對所描述實施例之徹底理解。然而,熟 習此項技術者將明白,可在無此等特定細節中之一些的情況下實踐實施例。在其他情況下,以方塊圖形式展示熟知的結構及裝置。所例示之組件之間可存在中間結構。本文中所描述或例示之組件可具有未例示或描述的額外輸入或輸出。
各種實施例可包括各種過程。此等過程可由硬體組件進行或可體現於電腦程式或機器可執行指令中,該電腦程式或該等機器可執行指令可用來使以該等指令程式設計的通用處理器或邏輯電路或特殊用途處理器或邏輯電路進行該等過程。或者,過程可由硬體及軟體之組合進行。
各種實施例中之部分可提供為電腦程式產品,該電腦程式產品可包括電腦可讀媒體,該電腦可讀媒體上儲存有電腦程式指令,該等電腦程式指令可用來程式設計電腦(或其他電子裝置)以用於由一或多個處理器執行來進行根據某些實施例之過程。電腦可讀媒體可包括但不限於磁碟片、光碟片、光碟片唯讀記憶體(CD-ROM)及磁光碟片、唯讀記憶體(ROM)、隨機存取記憶體(RAM)、可抹除可規劃唯讀記憶體(EPROM)、電氣可抹除可規劃唯讀記憶體(EEPROM)、磁卡或光卡、快閃記憶體或適合於儲存電子指令的其他類型之電腦可讀媒體。此外,實施例可亦下載為電腦程式產品,其中程式可自遠端電腦傳遞至請求電腦。
方法中之許多係以其最基本的形式被描 述,但在不脫離本實施例之基本範疇的情況下,可將過程增添至方法中之任一者或自方法中之任一者刪除,且可將資訊增添至所述訊息中之任一者或自所描述訊息中之任一者減去。熟習此項技術者將明白,可進行許多進一步修改及調適。特定實施例並非提供來限制概念而是提供來例示概念。實施例之範疇將並非由以上提供的特定實例來判定,而僅由以下申請專利範圍來判定。
若說元件「A」耦接至元件「B」或與元件「B」耦接,則元件A可直接耦接至元件B或穿過例如元件C間接耦接。當說明書或申請專利範圍說明組件、特徵、結構、過程或特性A「引起」組件、特徵、結構、過程或特性B時,意味「A」至少是「B」之部分原因,但亦可存在有助於引起「B」之至少一個其他組件、特徵、結構、過程或特性。若說明書指示「可」、「可能」或「可以」包括組件、特徵、結構、過程或特性,則不需要包括特定組件、特徵、結構、過程或特性。若說明書或申請專利範圍引用「一(a或an)」元件,則此不意味僅存在所描述元件中之一者。
實施例為實行方案或實例。說明書中對「一實施例」、「一個實施例」、「一些實施例」或「其他實施例」之引用意味結合實施例描述之特定特徵、結構或特性包括在至少一些實施例中,而不必在所有實施例中。「一實施例」、「一個實施例」或「一些實施例」之各種態樣不一定都參考相同實施例。應瞭解,在示範性實施例之先 前描述中,有時出於使揭示內容合理化且幫助理解各種新穎態樣中之一或多個的目的將各種特徵在單個實施例、圖或其描述中分組在一起。然而,此揭示方法將不被解釋為反映所主張之實施例需要比每一請求項中明確表述的更多特徵的意圖。相反,如以下申請專利範圍所反映,新穎態樣在於少於單個先前所揭示實施例之所有特徵。因此,申請專利範圍在此明確併入此描述中,其中每一請求項堅持其自己作為分開的實施例。
在一些實施例中,裝置包括第一堆疊層,該第一堆疊層包括一或多個半導體晶粒、組件或兩者,該第一堆疊層進一步包括第一介電層,該第一堆疊層經薄化至第一厚度;以及一或多個半導體晶粒、組件或兩者之第二堆疊層,該第二堆疊層進一步包括第二介電層,該第二堆疊層在該第一堆疊層上製造。
在一些實施例中,該裝置進一步包括金屬化層,該金屬化層形成於第一堆疊層之前側上。
在一些實施例中,該裝置進一步包括球柵陣列,該球柵陣列附接至形成於第一堆疊層之前側上的金屬化層。
在一些實施例中,該裝置進一步包括金屬化層,該金屬化層形成於第一堆疊層之後側上,第二堆疊層附接至形成於第一堆疊層上之金屬化層。
在一些實施例中,第一金屬化層為重分佈層(RDL)。
在一些實施例中,第一堆疊層包括穿過該第一堆疊層之多個連接,其中該等多個連接包括穿矽通孔(TSV)、金屬填充的溝槽及通孔條之多個任何組合。
在一些實施例中,第二堆疊層附接至多個連接。
在一些實施例中,該裝置為自堆疊式封裝單一化之多個裝置中的一者。
在一些實施例中,第二堆疊層經薄化至第二厚度。
在一些實施例中,該裝置進一步包括一或多個額外的堆疊層,該等一或多個額外的堆疊層中之每一者包括一或多個半導體晶粒、組件或兩者,每一額外的堆疊層進一步包括介電層且耦接至經薄化至特定厚度的先前的層。
在一些實施例中,該裝置之第一介電層及第二介電層中之一或多者包括模製化合物或層板。
在一些實施例中,方法包括將一或多個晶粒及組件附接於第一堆疊層中,將載體安裝至第一堆疊層之前側;在第一堆疊層之一或多個晶粒及組件上方模製第一介電層;將第一堆疊層薄化至第一厚度;將一或多個晶粒及組件附接於第二堆疊層中;以及在第二堆疊層之一或多個晶粒及組件上方模製第二介電層。在一些實施例中,第一堆疊層及第二堆疊層各自在將載體安裝至第一堆疊層之前側時製造。
在一些實施例中,該方法進一步包括自第一堆疊層之前側卸下載體;以及在第一堆疊層之前側上形成金屬化層。
在一些實施例中,該方法進一步包括將球柵陣列附接至第一堆疊層之前側上的金屬化層。
在一些實施例中,該方法進一步包括在第一堆疊層之後側上形成金屬化層,第二堆疊層之一或多個晶粒及組件附接至該金屬化層。
在一些實施例中,將一或多個晶粒及組件附接於第一堆疊層中包括穿過該第一堆疊層之多個連接,該等多個連接包括穿矽通孔(TSV)、金屬填充的溝槽及通孔條之多個任何組合,第二堆疊層附接至該等多個連接。
在一些實施例中,第一堆疊層及第二堆疊層包括在堆疊式封裝中,且進一步包含單一化該堆疊式封裝以產生第一裝置及第二裝置。
在一些實施例中,該方法進一步包括將第二堆疊層薄化至第二厚度。
在一些實施例中,該方法進一步包括製造一或多個額外的堆疊層,該等一或多個額外的堆疊層中之每一者包括一或多個半導體晶粒、組件或兩者,每一額外的堆疊層進一步包括介電層且耦接至經薄化至特定厚度的層。
在一些實施例中,在第一堆疊層之一或多個晶粒及組件上方模製第一介電層產生重構晶圓,並且其中 第二堆疊層為該重構晶圓之延伸部。
在一些實施例中,沒有堆疊層在未將載體安裝至第一堆疊層的情況下處理。
在一些實施例中,堆疊式封裝包括第一堆疊層,其中該第一堆疊層包括一或多個半導體晶粒、組件或兩者,且包括第一介電層,且該第一堆疊層經薄化至第一厚度;一或多個額外的堆疊層,其中每一額外的堆疊層包括一或多個半導體晶粒、組件或兩者及介電層,且每一額外的堆疊層藉由晶片對晶圓接合附接至先前的堆疊層,該先前的堆疊層經薄化至特定厚度;金屬化層,該金屬化層形成於第一堆疊層之前側上;以及球柵陣列,該球柵陣列附接至金屬化層。
在一些實施例中,每一額外的堆疊層藉由形成於先前的堆疊層上之金屬化層;或穿過先前的堆疊層之多個連接附接至先前的堆疊層。
在一些實施例中,多個連接包括穿矽通孔(TSV)、金屬填充的溝槽及通孔條之多個任何組合。
在一些實施例中,堆疊式封裝之堆疊層的最終堆疊層之介電層為模製化合物或層板。
在一些實施例中,堆疊式封裝之每一堆疊層為在將載體安裝至第一堆疊層時所製造之層。
275:單一化工具
280:第一裝置
285:第二裝置

Claims (20)

  1. 一種電子裝置,其包含:一第一堆疊層,其包括一或多個半導體晶粒、組件或兩者,該第一堆疊層進一步包括一第一介電層,該第一堆疊層經薄化至一第一厚度;一第二堆疊層,其包括一或多個半導體晶粒、組件或兩者,該第二堆疊層進一步包括一第二介電層,該第二堆疊層係在該第一堆疊層上製造,其中該第二介電層並未垂直地在該第一堆疊層之該等一或多個半導體晶粒、組件或兩者與該第二堆疊層之該等一或多個半導體晶粒、組件或兩者之間;一第一穿模通孔,其在該第一介電層中,該第一穿模通孔從該第一堆疊層之該等一或多個半導體晶粒、組件或兩者之一第一橫向側壁橫向間隔分開,其中該第一穿模通孔延伸在該第一堆疊層之該等一或多個半導體晶粒、組件或兩者之上,並且其中該第一穿模通孔並未在該第一介電層之一底部之下延伸;以及一第二穿模通孔,其在該第一介電層中,該第二穿模通孔從該第一堆疊層之該等一或多個半導體晶粒、組件或兩者之一第二橫向側壁橫向間隔分開,其中該第二穿模通孔延伸在該第一堆疊層之該等一或多個半導體晶粒、組件或兩者之上,並且其中該第二穿模通孔並未在該第一介電層之該底部之下延伸。
  2. 如請求項1之電子裝置,其進一步包含 形成於該第一堆疊層之一前側上一金屬化層。
  3. 如請求項2之電子裝置,其進一步包含一球柵陣列,其附接至形成於該第一堆疊層之一前側上的該金屬化層。
  4. 如請求項1之電子裝置,進一步包含形成於該第一堆疊層之一背側上之一金屬化層,該第二堆疊層被附接至形成於該第一堆疊層上之該金屬化層。
  5. 如請求項4之裝置,其中該第一金屬化層係一重分佈層(RDL)。
  6. 如請求項1之電子裝置,其中該第一堆疊層包括通過該第一堆疊層之複數個連接,其中該等複數個連接包括穿矽通孔(TSVs)、金屬填充的溝槽、及穿模通孔之複數個任意組合。
  7. 如請求項6之電子裝置,其中該第二堆疊層係附接至該等複數個連接。
  8. 如請求項1之電子裝置,其中該裝置係從一堆疊式封裝而單一化之複數個裝置中的一者。
  9. 如請求項1之電子裝置,其中該第二堆疊層經薄化至第二厚度。
  10. 如請求項9之電子裝置,其進一步包含一或多個額外的堆疊層,該等一或多個額外的堆疊層之每一者包括一或多個半導體晶粒、組件或兩者,每一額外的堆疊層進一步包括一介電層及耦接至經薄化至一特定厚度之一先前的層。
  11. 如請求項1之電子裝置,其中該第一及該第二介電層之一或多者包括模製化合物或層板。
  12. 一種堆疊式封裝體,其包含:一第一堆疊層,其中:該第一堆疊層包括一或多個半導體晶粒、組件或兩者,並包括一第一介電層,該第一堆疊層經薄化至一第一厚度;並且該第一堆疊層包含:在該第一介電層中之一第一穿模通孔,該第一穿模通孔從該第一堆疊層之該等一或多個半導體晶粒、組件或兩者之一第一橫向側壁橫向間隔分開,其中該第一穿模通孔延伸在該第一堆疊層之該等一或多個半導體晶粒、組件或兩者之一頂部上,並且其中該第一穿模通孔並未在該第一介電層之一底部之下方延伸;以及在該第一介電層中之一第二穿模通孔,該第二穿模通孔從該第一堆疊層之該等一或多個半導體晶粒、組件或兩者之一第二橫向側壁橫向間隔分開,其中該第二穿模通孔延伸在該第一堆疊層之該等一或多個半導體晶粒、組件或兩者之該頂部上,並且其中該第二穿模通孔未在該第一介電層之該底部之下方延伸;以及一或多個額外的堆疊層,其中:每一額外的堆疊層包括一或多個半導體晶粒、組件或兩者,並且包括一介電層,其中該額外的堆疊層之一第一者之該介電層並不垂直地在該第一堆疊層之該等一或 多個半導體晶粒、組件或兩者與該額外的堆疊層之該第一者之該等一或多個半導體晶粒、組件或兩者之間,以及每個額外的堆疊層係藉由晶片對晶圓接合來附接至一先前的堆疊層,該先前的堆疊層經薄化至一特定厚度;形成於該第一堆疊層之一前側上之一金屬化層;以及附接至該金屬化層之一球柵陣列。
  13. 如請求項12之堆疊式封裝體,其中每個額外的堆疊層係藉由下列之任一者附接至該先前的堆疊層:形成於該先前的堆疊層上之一金屬化層;或通過該先前的堆疊層之複數個連接。
  14. 如請求項13之堆疊式封裝體,其中該等複數個連接包括穿矽通孔(TSVs)、金屬填充的溝槽及穿模通孔之複數個任意組合。
  15. 如請求項12之堆疊式封裝體,其中該堆疊式封裝之該等堆疊層之一最後堆疊層之介電層係模製化合物或層板。
  16. 一種電子裝置,其包含:一重分佈層,其具有相對於一第二側之一第一側,該重分佈層具有一橫向寬度;在該重分佈層之該第一側上之一第一晶粒,該第一晶粒具有一最上表面、一最下表面、在該最上表面及該最下 表面之間之一第一側表面及一第二側表面,該第二側表面係相對於該第一側表面;在該重分佈層之該第一側之一模製,該模製橫向地鄰接至該第一晶粒之該第一側表面及該第二側表面且與該第一晶粒之該第一側表面及該第二側表面接觸,該模製具有與該第一晶粒之該最上表面共平面之一最上表面,並且該模製具有與該重分佈層之該橫向寬度相同之橫向寬度;一第一穿模通孔,其在該模製中並且從該第一晶粒之該第一側表面橫向間隔分開;一第二穿模通孔,其在該模製中並且從該第一晶粒之該第二側表面橫向間隔分開;一介電層,其在該模製及該第一晶粒上,該介電層具有與該模製之橫向寬度相同之橫向寬度,並且該介電層具有一最上表面;一第二晶粒,其在該介電層中,該第二晶粒直接地電氣連接至該第一穿模通孔及直接地電氣連接至該第二穿模通孔,該第二晶粒具有與該介電層之該最上表面共平面之一最上表面;及複數個焊球,其在該重分佈層之該第二側上。
  17. 如請求項16之電子裝置,其中該第二晶粒包含隱蔽進入該第一穿模通孔之一第一傳導凸塊,並且該第二晶粒包含隱蔽進入至該第二穿模通孔之一第二傳導凸塊。
  18. 如請求項16之電子裝置,其中該等複 數個焊球之一或多者係垂直地在該第一晶粒下方。
  19. 如請求項16之電子裝置,其中該第一晶粒之一中心係從該第二晶粒之一中心橫向地偏移。
  20. 如請求項16之電子裝置,其進一步包含:一第三穿模通孔,其在該模製中且從該第二穿模通孔橫向間隔分開,其中該第二晶粒係直接地電氣連接至該第三穿模通孔。
TW111102209A 2015-12-26 2016-11-25 電子裝置及堆疊式封裝體 TWI787061B (zh)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
PCT/US2015/000394 WO2017111836A1 (en) 2015-12-26 2015-12-26 Package stacking using chip to wafer bonding
WOPCT/US15/00394 2015-12-26

Publications (2)

Publication Number Publication Date
TW202218080A TW202218080A (zh) 2022-05-01
TWI787061B true TWI787061B (zh) 2022-12-11

Family

ID=59090984

Family Applications (2)

Application Number Title Priority Date Filing Date
TW105138822A TWI755368B (zh) 2015-12-26 2016-11-25 使用晶片對晶圓接合之封裝堆疊技術
TW111102209A TWI787061B (zh) 2015-12-26 2016-11-25 電子裝置及堆疊式封裝體

Family Applications Before (1)

Application Number Title Priority Date Filing Date
TW105138822A TWI755368B (zh) 2015-12-26 2016-11-25 使用晶片對晶圓接合之封裝堆疊技術

Country Status (3)

Country Link
US (2) US11239199B2 (zh)
TW (2) TWI755368B (zh)
WO (1) WO2017111836A1 (zh)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11735570B2 (en) * 2018-04-04 2023-08-22 Intel Corporation Fan out packaging pop mechanical attach method
KR20200134353A (ko) 2019-05-21 2020-12-02 삼성전자주식회사 반도체 패키지의 검사방법 및 검사시스템, 및 이를 이용한 반도체 패키지의 제조방법
CN112397377B (zh) * 2020-11-16 2024-03-22 武汉新芯集成电路制造有限公司 第一芯片与晶圆键合方法、芯片堆叠结构
CN115132593B (zh) * 2022-09-02 2022-11-15 盛合晶微半导体(江阴)有限公司 一种三维封装结构及其制备方法

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100283160A1 (en) * 2009-05-07 2010-11-11 Qualcomm Incorporated Panelized Backside Processing for Thin Semiconductors
US20120171814A1 (en) * 2010-12-31 2012-07-05 Samsung Electronics Co., Ltd. Semiconductor packages and methods of fabricating the same
US20140151900A1 (en) * 2011-12-14 2014-06-05 Broadcom Corporation Stacked packaging using reconstituted wafers
TW201530756A (zh) * 2014-01-06 2015-08-01 三星電子股份有限公司 使用空穴來分佈導電圖案化殘留物以製造半導體元件的方法以及使用該方法製造的元件
US20150279818A1 (en) * 2014-03-25 2015-10-01 Phoenix Pioneer Technology Co., Ltd. Package structure and its fabrication method

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8916481B2 (en) * 2011-11-02 2014-12-23 Stmicroelectronics Pte Ltd. Embedded wafer level package for 3D and package-on-package applications, and method of manufacture
KR20150004005A (ko) 2013-07-02 2015-01-12 에스케이하이닉스 주식회사 스택 패키지 및 이의 제조방법
US10163856B2 (en) * 2015-10-30 2018-12-25 Taiwan Semiconductor Manufacturing Company, Ltd. Stacked integrated circuit structure and method of forming

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100283160A1 (en) * 2009-05-07 2010-11-11 Qualcomm Incorporated Panelized Backside Processing for Thin Semiconductors
US20120171814A1 (en) * 2010-12-31 2012-07-05 Samsung Electronics Co., Ltd. Semiconductor packages and methods of fabricating the same
US20140151900A1 (en) * 2011-12-14 2014-06-05 Broadcom Corporation Stacked packaging using reconstituted wafers
TW201530756A (zh) * 2014-01-06 2015-08-01 三星電子股份有限公司 使用空穴來分佈導電圖案化殘留物以製造半導體元件的方法以及使用該方法製造的元件
US20150279818A1 (en) * 2014-03-25 2015-10-01 Phoenix Pioneer Technology Co., Ltd. Package structure and its fabrication method

Also Published As

Publication number Publication date
US11955462B2 (en) 2024-04-09
TW202218080A (zh) 2022-05-01
WO2017111836A1 (en) 2017-06-29
US20180331070A1 (en) 2018-11-15
TW201735301A (zh) 2017-10-01
US20220108976A1 (en) 2022-04-07
US11239199B2 (en) 2022-02-01
TWI755368B (zh) 2022-02-21

Similar Documents

Publication Publication Date Title
US11469218B2 (en) Devices employing thermal and mechanical enhanced layers and methods of forming same
US20240105632A1 (en) Method for Forming a Semiconductor Device Having TSV Formed Through a Silicon Interposer and a Second Silicon Substrate with Cavity Covering a Second Die
TWI738689B (zh) 晶片封裝體及其形成方法
TWI556349B (zh) 半導體裝置的結構及其製造方法
US9679801B2 (en) Dual molded stack TSV package
JP5957080B2 (ja) 半導体ダイ組立体、半導体ダイ組立体を含む半導体デバイス、半導体ダイ組立体の製作方法
TWI780293B (zh) 半導體裝置及其製造方法
US20170271315A1 (en) Semiconductor device using emc wafer support system and fabricating method thereof
US20200402960A1 (en) Semiconductor structure and method manufacturing the same
US20210118817A1 (en) Dummy Die Placement Without Backside Chipping
US20220108976A1 (en) Package stacking using chip to wafer bonding
US11373946B2 (en) Semiconductor package and manufacturing method thereof
CN111799228B (zh) 形成管芯堆叠件的方法及集成电路结构
JP2013526066A (ja) 低減されたダイ歪みアッセンブリのためのパッケージ基板のためのcte補償
US9418876B2 (en) Method of three dimensional integrated circuit assembly
KR20220008093A (ko) 반도체 패키지 및 반도체 패키지의 제조 방법
US20240088100A1 (en) Semiconductor assemblies with hybrid fanouts and associated methods and systems
US20160020190A1 (en) Method for fabricating an interposer
TW202245168A (zh) 多晶粒結構
US11189609B2 (en) Methods for reducing heat transfer in semiconductor assemblies, and associated systems and devices
TWI830470B (zh) 包括用於散熱之單片矽結構之半導體裝置總成及製造其之方法
TW202238754A (zh) 半導體封裝以及其製造方法