TWI757165B - 半導體元件與方法 - Google Patents
半導體元件與方法 Download PDFInfo
- Publication number
- TWI757165B TWI757165B TW110115381A TW110115381A TWI757165B TW I757165 B TWI757165 B TW I757165B TW 110115381 A TW110115381 A TW 110115381A TW 110115381 A TW110115381 A TW 110115381A TW I757165 B TWI757165 B TW I757165B
- Authority
- TW
- Taiwan
- Prior art keywords
- source
- ild
- interlayer dielectric
- gate
- spacer
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims description 184
- 239000004065 semiconductor Substances 0.000 title claims description 45
- 125000006850 spacer group Chemical group 0.000 claims abstract description 146
- 239000012535 impurity Substances 0.000 claims abstract description 77
- 239000011229 interlayer Substances 0.000 claims abstract description 50
- 239000000758 substrate Substances 0.000 claims abstract description 49
- 230000008569 process Effects 0.000 claims description 155
- 239000010410 layer Substances 0.000 claims description 152
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 claims description 90
- 229910052757 nitrogen Inorganic materials 0.000 claims description 45
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 44
- 229910052710 silicon Inorganic materials 0.000 claims description 36
- 239000010703 silicon Substances 0.000 claims description 36
- 238000000151 deposition Methods 0.000 claims description 29
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 claims description 19
- 239000001301 oxygen Substances 0.000 claims description 19
- 229910052760 oxygen Inorganic materials 0.000 claims description 19
- 238000004519 manufacturing process Methods 0.000 claims description 15
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 14
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 13
- 238000000137 annealing Methods 0.000 claims description 12
- 239000002019 doping agent Substances 0.000 claims description 11
- 230000007423 decrease Effects 0.000 claims description 3
- 239000000126 substance Substances 0.000 claims description 3
- 239000000463 material Substances 0.000 description 56
- 238000001723 curing Methods 0.000 description 32
- 239000007789 gas Substances 0.000 description 31
- 238000005229 chemical vapour deposition Methods 0.000 description 21
- 239000011810 insulating material Substances 0.000 description 20
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 17
- 239000003989 dielectric material Substances 0.000 description 17
- 238000005530 etching Methods 0.000 description 17
- CBENFWSGALASAD-UHFFFAOYSA-N Ozone Chemical compound [O-][O+]=O CBENFWSGALASAD-UHFFFAOYSA-N 0.000 description 15
- 229920002120 photoresistant polymer Polymers 0.000 description 15
- 230000003647 oxidation Effects 0.000 description 14
- 238000007254 oxidation reaction Methods 0.000 description 14
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 11
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 11
- 230000008021 deposition Effects 0.000 description 11
- 229910052739 hydrogen Inorganic materials 0.000 description 11
- 238000003848 UV Light-Curing Methods 0.000 description 10
- 239000001257 hydrogen Substances 0.000 description 10
- 238000002955 isolation Methods 0.000 description 10
- 239000002243 precursor Substances 0.000 description 10
- 229910052814 silicon oxide Inorganic materials 0.000 description 10
- 239000012159 carrier gas Substances 0.000 description 9
- 238000001459 lithography Methods 0.000 description 9
- 239000000203 mixture Substances 0.000 description 9
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 8
- 230000015572 biosynthetic process Effects 0.000 description 8
- 238000002513 implantation Methods 0.000 description 8
- 238000005121 nitriding Methods 0.000 description 8
- KOOADCGQJDGAGA-UHFFFAOYSA-N [amino(dimethyl)silyl]methane Chemical compound C[Si](C)(C)N KOOADCGQJDGAGA-UHFFFAOYSA-N 0.000 description 7
- 229910021529 ammonia Inorganic materials 0.000 description 7
- 229910007991 Si-N Inorganic materials 0.000 description 6
- 229910006294 Si—N Inorganic materials 0.000 description 6
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 6
- 238000009792 diffusion process Methods 0.000 description 6
- 239000007943 implant Substances 0.000 description 6
- 238000011065 in-situ storage Methods 0.000 description 6
- 238000000059 patterning Methods 0.000 description 6
- HMDDXIMCDZRSNE-UHFFFAOYSA-N [C].[Si] Chemical compound [C].[Si] HMDDXIMCDZRSNE-UHFFFAOYSA-N 0.000 description 5
- 238000000231 atomic layer deposition Methods 0.000 description 5
- 230000004888 barrier function Effects 0.000 description 5
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 4
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 4
- 229910052786 argon Inorganic materials 0.000 description 4
- 150000001875 compounds Chemical class 0.000 description 4
- 239000004020 conductor Substances 0.000 description 4
- 239000000356 contaminant Substances 0.000 description 4
- 238000005137 deposition process Methods 0.000 description 4
- 230000009969 flowable effect Effects 0.000 description 4
- 229910052732 germanium Inorganic materials 0.000 description 4
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 4
- 239000001307 helium Substances 0.000 description 4
- 229910052734 helium Inorganic materials 0.000 description 4
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 4
- 229910052743 krypton Inorganic materials 0.000 description 4
- DNNSSWSSYDEUBZ-UHFFFAOYSA-N krypton atom Chemical compound [Kr] DNNSSWSSYDEUBZ-UHFFFAOYSA-N 0.000 description 4
- 229910052751 metal Inorganic materials 0.000 description 4
- 239000002184 metal Substances 0.000 description 4
- 229910052754 neon Inorganic materials 0.000 description 4
- GKAOGPIIYCISHV-UHFFFAOYSA-N neon atom Chemical compound [Ne] GKAOGPIIYCISHV-UHFFFAOYSA-N 0.000 description 4
- 150000002831 nitrogen free-radicals Chemical class 0.000 description 4
- 239000005360 phosphosilicate glass Substances 0.000 description 4
- 229910052704 radon Inorganic materials 0.000 description 4
- SYUHGPGVQRZVTB-UHFFFAOYSA-N radon atom Chemical compound [Rn] SYUHGPGVQRZVTB-UHFFFAOYSA-N 0.000 description 4
- 229910010271 silicon carbide Inorganic materials 0.000 description 4
- 229910052724 xenon Inorganic materials 0.000 description 4
- FHNFHKCVQCLJFQ-UHFFFAOYSA-N xenon atom Chemical compound [Xe] FHNFHKCVQCLJFQ-UHFFFAOYSA-N 0.000 description 4
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 3
- 229910005540 GaP Inorganic materials 0.000 description 3
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 3
- 229910000530 Gallium indium arsenide Inorganic materials 0.000 description 3
- 229910000673 Indium arsenide Inorganic materials 0.000 description 3
- KXNLCSXBJCPWGL-UHFFFAOYSA-N [Ga].[As].[In] Chemical compound [Ga].[As].[In] KXNLCSXBJCPWGL-UHFFFAOYSA-N 0.000 description 3
- UMVBXBACMIOFDO-UHFFFAOYSA-N [N].[Si] Chemical compound [N].[Si] UMVBXBACMIOFDO-UHFFFAOYSA-N 0.000 description 3
- 229910052782 aluminium Inorganic materials 0.000 description 3
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 3
- 239000005388 borosilicate glass Substances 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- HZXMRANICFIONG-UHFFFAOYSA-N gallium phosphide Chemical compound [Ga]#P HZXMRANICFIONG-UHFFFAOYSA-N 0.000 description 3
- 239000011261 inert gas Substances 0.000 description 3
- 230000000873 masking effect Effects 0.000 description 3
- QJGQUHMNIGDVPM-UHFFFAOYSA-N nitrogen(.) Chemical compound [N] QJGQUHMNIGDVPM-UHFFFAOYSA-N 0.000 description 3
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 3
- LIVNPJMFVYWSIS-UHFFFAOYSA-N silicon monoxide Chemical compound [Si-]#[O+] LIVNPJMFVYWSIS-UHFFFAOYSA-N 0.000 description 3
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- UGFAIRIUMAVXCW-UHFFFAOYSA-N Carbon monoxide Chemical compound [O+]#[C-] UGFAIRIUMAVXCW-UHFFFAOYSA-N 0.000 description 2
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 2
- 208000029523 Interstitial Lung disease Diseases 0.000 description 2
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 2
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 2
- 238000004380 ashing Methods 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 229910017052 cobalt Inorganic materials 0.000 description 2
- 239000010941 cobalt Substances 0.000 description 2
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 2
- -1 combinations thereof Substances 0.000 description 2
- 238000000407 epitaxy Methods 0.000 description 2
- 238000011049 filling Methods 0.000 description 2
- 229910052738 indium Inorganic materials 0.000 description 2
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 2
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 2
- 238000009616 inductively coupled plasma Methods 0.000 description 2
- 150000002500 ions Chemical class 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 239000002086 nanomaterial Substances 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 238000005240 physical vapour deposition Methods 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- 150000003254 radicals Chemical class 0.000 description 2
- 230000008439 repair process Effects 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 238000004528 spin coating Methods 0.000 description 2
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 238000002834 transmittance Methods 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- IHGSAQHSAGRWNI-UHFFFAOYSA-N 1-(4-bromophenyl)-2,2,2-trifluoroethanone Chemical compound FC(F)(F)C(=O)C1=CC=C(Br)C=C1 IHGSAQHSAGRWNI-UHFFFAOYSA-N 0.000 description 1
- 229910015900 BF3 Inorganic materials 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 229910000881 Cu alloy Inorganic materials 0.000 description 1
- 229910002601 GaN Inorganic materials 0.000 description 1
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 1
- 229910018557 Si O Inorganic materials 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 1
- QCWXUUIWCKQGHC-UHFFFAOYSA-N Zirconium Chemical compound [Zr] QCWXUUIWCKQGHC-UHFFFAOYSA-N 0.000 description 1
- HIVGXUNKSAJJDN-UHFFFAOYSA-N [Si].[P] Chemical compound [Si].[P] HIVGXUNKSAJJDN-UHFFFAOYSA-N 0.000 description 1
- 238000010521 absorption reaction Methods 0.000 description 1
- 239000012790 adhesive layer Substances 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- AUCDRFABNLOFRE-UHFFFAOYSA-N alumane;indium Chemical compound [AlH3].[In] AUCDRFABNLOFRE-UHFFFAOYSA-N 0.000 description 1
- FTWRSWRBSVXQPI-UHFFFAOYSA-N alumanylidynearsane;gallanylidynearsane Chemical compound [As]#[Al].[As]#[Ga] FTWRSWRBSVXQPI-UHFFFAOYSA-N 0.000 description 1
- LVQULNGDVIKLPK-UHFFFAOYSA-N aluminium antimonide Chemical compound [Sb]#[Al] LVQULNGDVIKLPK-UHFFFAOYSA-N 0.000 description 1
- MDPILPRLPQYEEN-UHFFFAOYSA-N aluminium arsenide Chemical compound [As]#[Al] MDPILPRLPQYEEN-UHFFFAOYSA-N 0.000 description 1
- AJGDITRVXRPLBY-UHFFFAOYSA-N aluminum indium Chemical compound [Al].[In] AJGDITRVXRPLBY-UHFFFAOYSA-N 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 229910052787 antimony Inorganic materials 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 229910052788 barium Inorganic materials 0.000 description 1
- DSAJWYNOEDNPEQ-UHFFFAOYSA-N barium atom Chemical compound [Ba] DSAJWYNOEDNPEQ-UHFFFAOYSA-N 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- WTEOIRVLGSZEPR-UHFFFAOYSA-N boron trifluoride Chemical compound FB(F)F WTEOIRVLGSZEPR-UHFFFAOYSA-N 0.000 description 1
- 239000006227 byproduct Substances 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 239000000109 continuous material Substances 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 239000010949 copper Substances 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 239000000945 filler Substances 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- IWTIUUVUEKAHRM-UHFFFAOYSA-N germanium tin Chemical compound [Ge].[Sn] IWTIUUVUEKAHRM-UHFFFAOYSA-N 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 1
- WPYVAWXEWQSOGY-UHFFFAOYSA-N indium antimonide Chemical compound [Sb]#[In] WPYVAWXEWQSOGY-UHFFFAOYSA-N 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 229910052746 lanthanum Inorganic materials 0.000 description 1
- FZLIPJUXYLNCLC-UHFFFAOYSA-N lanthanum atom Chemical compound [La] FZLIPJUXYLNCLC-UHFFFAOYSA-N 0.000 description 1
- WPBNNNQJVZRUHP-UHFFFAOYSA-L manganese(2+);methyl n-[[2-(methoxycarbonylcarbamothioylamino)phenyl]carbamothioyl]carbamate;n-[2-(sulfidocarbothioylamino)ethyl]carbamodithioate Chemical compound [Mn+2].[S-]C(=S)NCCNC([S-])=S.COC(=O)NC(=S)NC1=CC=CC=C1NC(=S)NC(=O)OC WPBNNNQJVZRUHP-UHFFFAOYSA-L 0.000 description 1
- 229910052914 metal silicate Inorganic materials 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- NFFIWVVINABMKP-UHFFFAOYSA-N methylidynetantalum Chemical compound [Ta]#C NFFIWVVINABMKP-UHFFFAOYSA-N 0.000 description 1
- 239000002135 nanosheet Substances 0.000 description 1
- 239000002070 nanowire Substances 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 229910052756 noble gas Inorganic materials 0.000 description 1
- 150000002835 noble gases Chemical class 0.000 description 1
- 239000012811 non-conductive material Substances 0.000 description 1
- 125000004430 oxygen atom Chemical group O* 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 239000011295 pitch Substances 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- QQONPFPTGQHPMA-UHFFFAOYSA-N propylene Natural products CC=C QQONPFPTGQHPMA-UHFFFAOYSA-N 0.000 description 1
- 125000004805 propylene group Chemical group [H]C([H])([H])C([H])([*:1])C([H])([H])[*:2] 0.000 description 1
- 230000009257 reactivity Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229910052707 ruthenium Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 238000002791 soaking Methods 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 229910003468 tantalcarbide Inorganic materials 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
- 229910052726 zirconium Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823871—Complementary field-effect transistors, e.g. CMOS interconnection or wiring or contact manufacturing related aspects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/417—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
- H01L29/41725—Source or drain electrodes for field effect devices
- H01L29/41791—Source or drain electrodes for field effect devices for transistors with a horizontal current flow in a vertical sidewall, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02164—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/02227—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
- H01L21/02247—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by nitridation, e.g. nitridation of the substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02296—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
- H01L21/02318—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
- H01L21/02321—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment introduction of substances into an already existing insulating layer
- H01L21/02323—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment introduction of substances into an already existing insulating layer introduction of oxygen
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02296—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
- H01L21/02318—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
- H01L21/02321—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment introduction of substances into an already existing insulating layer
- H01L21/02329—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment introduction of substances into an already existing insulating layer introduction of nitrogen
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02296—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
- H01L21/02318—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
- H01L21/02337—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment treatment by exposure to a gas or vapour
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02296—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
- H01L21/02318—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
- H01L21/02337—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment treatment by exposure to a gas or vapour
- H01L21/0234—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment treatment by exposure to a gas or vapour treatment by exposure to a plasma
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02296—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
- H01L21/02318—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
- H01L21/02345—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment treatment by exposure to radiation, e.g. visible light
- H01L21/02348—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment treatment by exposure to radiation, e.g. visible light treatment by exposure to UV light
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28123—Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects
- H01L21/28141—Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects insulating part of the electrode is defined by a sidewall spacer, e.g. dummy spacer, or a similar technique, e.g. oxidation under mask, plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76834—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823821—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823864—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate sidewall spacers, e.g. double spacers, particular spacer material or shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823878—Complementary field-effect transistors, e.g. CMOS isolation region manufacturing related aspects, e.g. to avoid interaction of isolation region with adjacent structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
- H01L27/0924—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/401—Multistep manufacturing processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4983—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET with a lateral structure, e.g. a Polysilicon gate with a lateral doping variation or with a lateral composition variation or characterised by the sidewalls being composed of conductive, resistive or dielectric material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/6656—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using multiple spacer layers, e.g. multiple sidewall spacers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
- H01L29/7851—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with the body tied to the substrate
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0657—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
- H01L29/0665—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
- H01L29/0669—Nanowires or nanotubes
- H01L29/0673—Nanowires or nanotubes oriented parallel to a substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66545—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/775—Field effect transistors with one dimensional charge carrier gas channel, e.g. quantum wire FET
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Plasma & Fusion (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
本發明實施例係關於一種半導體元件,其包括:一閘極結構,其位於一基板上;一閘極間隔件,其與該閘極結構相鄰;一源極/汲極區,其與該閘極間隔件相鄰;一第一層間介電質(ILD),其位於該源極/汲極區上,該第一層間介電質(ILD)具有一摻雜物的一第一濃度;一第二層間介電質(ILD),其位於該第一層間介電質(ILD)上,該第二層間介電質(ILD)具有該摻雜物的一第二濃度,該第二濃度小於該第一濃度,該第二ILD、該閘極間隔件和該閘極結構的頂表面是共面的;以及,一源極/汲極接點,其延伸穿過該第二ILD和該第一ILD,該源極/汲極接點耦合到該源極/汲極區。
Description
本發明實施例係關於一種半導體元件與方法。
半導體元件用於多種電子應用中,舉例來說像是個人電腦、行動電話、數位相機和其他電子設備。通常會藉由以下的方式製造半導體元件:在半導體基板上依序沉積絕緣層或介電質層、導電層和半導體層等材料,並使用微影製程(Lithography)將各種材料層圖案化,以在該半導體基板上形成電路組件和元件。
半導體產業經由不斷地縮減最小構件尺寸,而持續改善了各種電子組件(例如,電晶體、二極體、電阻、電容等)的積體密度,這使得更多的組件可以被整合到指定的面積內。
根據本發明的一些實施例,提供了一種半導體元件,其包括:一閘極結構,其位於一基板上;一閘極間隔件,其與該閘極結構相鄰;一源極/汲極區,其與該閘極間隔件相鄰;一第一層間介電質(ILD),其位於該源極/汲極區上,該第一層間介電質(ILD)具有一摻雜物的一第一濃度;一第二層間介電質(ILD),其位於該第一層間介電質(ILD)上,該第二層間介電質(ILD)具有該摻雜物的一第二濃度,該第二濃度小於該第一濃度,該第二ILD、該閘極間隔件和該閘極結構的頂表面是共面的;以及一源極/汲極接點,其延伸穿過該第二ILD和該第一ILD,該源極/汲極接點耦合到該源極/汲極區。
根據本發明的一些實施例,提供了一種半導體元件,其包括:一閘極結構,其位於一基板上;一源極/汲極區,其與該閘極結構相鄰;一閘極間隔件,其位於該源極/汲極區與該閘極結構之間,該閘極間隔件包括一第一間隔件和一第二間隔件,該第一間隔件靠近該閘極結構,該第一間隔件包括具有一第一原子百分比的氮之碳氮氧化矽,該第二間隔件靠近該源極/汲極區,該第二間隔件包括具有一第二原子百分比的氮之碳氮氧化矽,該第一原子百分比大於該第二原子百分比;一蝕刻停止層,其在該閘極間隔件的一側壁和該源極/汲極區的一頂表面上,該蝕刻停止層包括具有一第三原子百分比的氮之氮化矽,該第三原子百分比大於該第一原子百分比;一第一層間介電質(ILD),其在該蝕刻停止層上;及一源極/汲極接點,其延伸穿過該第一ILD和該蝕刻停止層,該源極/汲極接點耦合到該源極/汲極區。
根據本發明的一些實施例,提供了一種製造半導體的方法,其包括:在一基板上方形成一閘極結構;在該閘極結構附近形成一閘極間隔件;在該閘極間隔件附近生長一源極/汲極區;在該源極/汲極區、該閘極間隔件和該閘極結構上沉積一蝕刻停止層,該蝕刻停止層具有一氮濃度;在該蝕刻停止層上進行一氮化處理製程,該氮化處理製程增加了該蝕刻停止層的該氮濃度;在該蝕刻停止層上沉積一第一層間介電質(ILD),該第一ILD具有一雜質濃度;及對該第一ILD進行一氧化物固化製程,該氧化物固化製程降低了該第一ILD的該雜質濃度。
以下揭露提供用於本發明實施例之不同特徵之諸多不同實施例或實例。下文將描述組件及配置之特定實例以簡化本揭露。當然,此等僅為實例且不意在產生限制。例如,在以下描述中,在第二構件上方或第二構件上形成第一構件可包含其中形成直接接觸之第一構件及第二構件的實施例,且亦可包含其中可在第一構件與第二構件之間形成額外構件使得第一構件及第二構件可不直接接觸的實施例。另外,本揭露可在各個實例中重複參考元件符號及/或字母。此重複係為了簡單及清楚且其本身不指示所討論之各種實施例及/或組態之間的一關係。
此外,為便於描述,諸如「下面」、「下方」、「下」、「上方」、「上」及其類似者之空間相對術語在本文中可用於描述一元件或構件與另一(些)元件或構件之關係,如圖中所繪示。除圖中所描繪之定向之外,空間相對術語亦意欲涵蓋裝置在使用或操作中之不同定向。設備可依其他方式定向(旋轉90度或依其他定向)且亦可因此解譯本文中所使用之空間相對描述詞。
根據各種實施例,沉積一接點蝕刻停止層(CESL),然後用一氮化處理製程以增加其氮濃度。在CESL上形成一層間介電質(ILD),然後用一氧化物固化製程處理以降低其雜質濃度。該氮化處理製程和該氧化物固化製程的組合有助於形成一ILD,該ILD可以很好地黏著到下方的層,並且還具有足夠的阻障能力以保護下方層免受氧化。
圖1係以一三維視圖繪示根據一些實施例的簡化鰭式場效電晶體(FinFET)之範例。為了圖示清楚,省略該了FinFET的一些其他構件(在下文討論)。該繪示的FinFET能以例如一個電晶體或多個電晶體(例如,兩個電晶體)操作的方式電氣連接或耦合。
FinFET包括從基板50延伸的鰭片52。淺溝槽隔離(STI)區56位在基板50上方,並且鰭片52在相鄰的STI區56上方和之間突出。儘管STI區56被描述/繪示為與基板50分離,但是如本文中所使用的,術語「基板」可以用於僅指半導體基板或包括隔離區的一半導體基板。另外,儘管鰭片52被繪示為基板50的一單一連續材料,但是鰭片52及/或基板50可包括一單一材料或一複數種材料。在本文中,鰭片52指的是在相鄰的STI區56之間延伸的部分。
閘極介電質102沿著側壁並且在鰭片52的頂表面上方,並且閘極電極104在閘極介電質102之上。源極/汲極區88相對於閘極介電質102和閘極電極104位於鰭片52的對面。閘極間隔件82將源極/汲極區88與閘極介電質102和閘極電極104分開。一層間介電質(ILD)94位於源極/汲極區88和STI區56的上方。在形成多個電晶體的實施例中,源極/汲極區88可以在各個電晶體之間共用。在由多個鰭片52形成的一電晶體之實施例中,相鄰的源極/汲極區88能電氣連接,例如經由磊晶生長來結合源極/汲極區88,或者經由一相同的源極/汲極接點將源極/汲極區88耦合。
圖1進一步說明了幾個參考截面。橫截面A-A沿著一鰭片52的縱軸並且在例如FinFET的源極/汲極區88之間的一電流流動的方向上。截面B-B垂直於截面A-A,並且沿著閘極電極104的縱軸並且沿著例如垂直於FinFET的源極/汲極區88之間的電流流動方向。橫截面C-C平行於截面B-B,並且延伸穿過FinFET的源極/汲極區88。為了清楚起見,後續附圖參照這些參考截面。
圖2至圖14B是根據一些實施例的製造FinFET之中間階段之視圖。圖2和圖3是三維視圖。圖5A、6A、7A、8A、9A、10A、11A、12A、13A和14A係繪示為沿著與圖1中之參考截面A-A示出的截面圖,僅示出三個閘極結構。圖5B、圖6B、圖7B、圖8B、圖9B、圖10B、圖11B、圖12B、圖13B和圖14B係繪示為沿著與圖1中之參考截面B-B示出的截面圖,但僅示出了兩個鰭片52。圖5C、5D、9C和9D係繪示為沿著與圖1中之參考截面C-C示出的截面圖,但僅示出了兩個鰭片52。
在圖2中,提供一基板50。基板50可以是一半導體基板,例如一塊狀半導體、一絕緣層上矽(Semiconductor-On-Insulator, SOI)基板或類似基板,其可以被摻雜(例如,用一p型或一n型摻雜物)或未摻雜。基板50可以是一晶圓,例如一矽晶圓。通常,一SOI基板是在一絕緣層上形成的一半導體材料層。絕緣層可以是例如一內埋氧化物(Buried Oxide,BOX)層、一氧化矽層或類似的材料。絕緣層位於通常為一矽或一玻璃基板的一基板上。也可以使用其他基板,例如一多層或一梯度基板。在一些實施例中,基板50的半導體材料可以包括矽;鍺;一化合物半導體,其包括碳化矽、砷化鎵、磷化鎵、磷化銦、砷化銦及/或銻化銦;一合金半導體,包括矽鍺、磷化砷化鎵、砷化鋁銦、砷化鋁鎵、砷化鎵銦、磷化鎵銦及/或磷化砷化鎵銦;或其組合。
基板50具有一n型區50N和一p型區50P。n型區50N可以用於形成n型元件,例如NMOS電晶體(如n型FinFET)。p型區50P可以用於形成p型元件,例如PMOS電晶體(如p型FinFET)。n型區50N可以與該p型區域50P實體上分開,並且在n型區50N和p型區50P之間可以設置任何數量的元件構件(例如,其他主動元件、摻雜區、隔離結構等)。
鰭片52在基板50中形成。鰭片52是半導體條帶。在一些實施例中,可以經由在基板50中蝕刻溝槽以在基板50中形成鰭片52。該蝕刻可以由任何可接受的蝕刻製成,例如一反應式離子蝕刻(Reactive Ion Etch, RIE)、中子束蝕刻(Neutral Beam Etch, NBE)等類似的製程或其組合。該蝕刻可以是非等向性的。
鰭片52可以經由任何合適的方法來圖案化。例如,可以使用一或多種微影製程來圖案化鰭片52,該微影製程包括雙圖案化製程或多圖案化製程。通常,雙圖案化或多圖案化製程將微影製程和自我對準製程結合,而允許製造例如間距小於使用單個直接微影製程可獲得的間距的圖案。例如,在一實施例中,在一基板上方形成一犧牲層並使用微影製程將其圖案化。使用一自我對準製程在該圖案化犧牲層的旁邊形成間隔件。然後移除該犧牲層,然後可以使用剩餘的間隔件來圖案化鰭片52。在一些實施例中,遮罩(或其他層)可以保留在鰭片52上。
在基板50上方和相鄰鰭片52之間形成STI區56。作為形成STI區56的一範例,可以在基板50上方以及相鄰的鰭片52之間形成一絕緣材料。絕緣材料可以是氧化物,例如氧化矽、一氮化物等類似的材料或其組合,並且可以經由一高密度電漿化學氣相沉積(HDP-CVD)、一可流動化學氣相沉積(FCVD)(在遠距電漿系統(Remote Plasma System)中沉積以化學氣相沉積為主的(CVD-based)材料,並且在沉積之後固化(Curing),以使沉積材料轉換成另一種材料,例如氧化物)等類似的製程或其組合。可以使用經由任何適合之方法形成的其他絕緣材料。在一些實施例中,絕緣材料是經由FCVD所形成的氧化矽。一旦形成絕緣材料,就可以執行退火製程。在一實施例中,形成絕緣材料使得過量的絕緣材料覆蓋鰭片52。儘管STI區56被繪示為一單層,但是在一些實施例中可以採用多層。例如,在一些實施例中,首先可以沿著基板50和鰭片52的表面形成一襯層(本文未繪示)。之後,可以在該襯層上形成諸如上述的填充材料。然後,對絕緣材料進行一移除製程,以移除鰭片52上方的多餘絕緣材料。在一些實施例中,可以使用諸如化學機械拋光(CMP)、回蝕刻製程、前述之組合或類似的平坦化製程。平坦化製程將鰭片52露出來,使得在平坦化製程完成之後,鰭片52和絕緣材料的頂表面是共面的(在製程偏差內)。使得絕緣材料凹陷以形成STI區56。然後絕緣材料凹陷,使得在n型區50N中和在p型區50P中的鰭片52之上部分從相鄰的STI區56之間突出。此外,STI區56的頂表面可以具有如圖所示的一平坦表面、鼓起表面、凹陷表面(例如碟狀)或其組合。STI區56的頂表面可以藉由適當的蝕刻形成為平坦、鼓起及/或凹陷。可以使用一合適的蝕刻製程來使絕緣材料凹陷,該蝕刻製程舉例來說是對絕緣材料的材料具有選擇性的蝕刻製程(例如,蝕刻絕緣材料比蝕刻鰭片52的材料更快速)。舉例來說,可以使用例如氫氟酸稀釋溶液(dHF)去除氧化物。
上述圖2的製程僅是鰭片52如何形成的一個範例。在一些實施例中,鰭片52可以藉由一磊晶生長製程來形成。舉例來說,可以在基板50的頂表面上方形成一介電質層,並且可以蝕刻穿過介電質層的溝槽以露出底層的基板50。可以在該溝槽中磊晶生長同質磊晶結構,並且可以使介電質層凹陷,使得同質磊晶結構從介電質層中突出以形成鰭片。另外,在一些實施例中,異質磊晶結構可以用於鰭片52。舉例來說,鰭片52可以凹陷,並且可以在該凹陷材料之上磊晶生長與鰭片52不同的材料。在這樣的實施例中,鰭片52包括該凹陷材料以及位於該凹陷材料上方的磊晶生長材料。在另一實施例中,可以在基板50的頂表面上方形成一介電質層,並且可以蝕刻穿過介電質層的溝槽。然後可以使用與基板50不同的材料在該溝槽中磊晶生長異質磊晶結構,並且可以使介電質層凹陷,使得異質磊晶結構從介電質層中突出以形成鰭片52。在磊晶生長同質磊晶或異質磊晶結構的一些實施例中,可以在生長期間原位摻雜磊晶生長的材料,這可免除之前和之後的佈植,然而原位和佈植摻雜可以一起使用。
更進一步來看,在n型區50N(例如,NMOS區)中磊晶生長一材料,其與p型區50P(例如,PMOS區)中的材料不同可能是有利的。在各樣實施例中,鰭片52的上部可以由矽鍺(例如Si
xGe
1-x,其中x可以在0到1的範圍內)、碳化矽、純粹或實質上純粹的鍺、一III-V族化合物半導體、一II-VI化合物半導體或類似的材料所形成。舉例來說,用於形成該III-V化合物半導體的可用材料包括:砷化銦、砷化鋁、砷化鎵、磷化銦、氮化鎵、砷化銦鎵、銦鋁砷化物、銻化鎵、銻化鋁、磷化鋁、磷化鎵等類似的材料但不限於此。
此外,可以在鰭片52及/或基板50中形成適當的阱(本文未繪示)。在一些實施例中,可以在n型區50N中形成一p型阱,並且可以在p型區50P中形成一n型阱。在一些實施例中,在n型區50N和p型區50P兩個區中均形成一p型阱或一n型阱。
在具有不同阱類型的實施例中,可以使用光阻及/或其他遮罩(本文未繪示)來達成n型區50N和p型區50P的不同植入步驟。舉例來說,可以在n型區50N中的鰭片52和STI區56上方形成光阻。圖案化光阻以露出p型區50P。可以藉由使用旋轉塗佈技術來形成光阻,並且可以使用適合的微影製程來對光阻進行圖案化。一旦圖案化光阻,就在p型區50P中執行一n型雜質植入,並且光阻可以當作一遮罩以實質上防止n型雜質被植入到n型區50N中。n型雜質可以是植入到該區域中的磷、砷、銻或類似者,其濃度等於或小於大約10
18/立方公分,例如在大約10
16/立方公分至大約10
18/立方公分的範圍內。在植入之後可以移除光阻,舉例來說可以通過一適合的灰化製程來移除光阻。
在p型區50P植入之後,在p型區50P中的鰭片52和STI區56上方形成一光阻。圖案化光阻以露出n型區50N。可以藉由使用旋轉塗佈技術來形成光阻,並且可以使用適合的微影製程來對光阻進行圖案化。一旦圖案化光阻,就可以在n型區50N中進行一p型雜質植入,並且光阻可以當作遮罩以實質上防止p型雜質被植入到p型區50P中。p型雜質可以是植入到該區域中的硼、氟化硼、銦或類似雜質,其濃度等於或小於10
18/立方公分,例如在大約10
16/立方公分至大約10
18/立方公分的範圍內。在植入之後可以移除光阻,舉例來說可以通過一適合的灰化製程來移除光阻。
在n型區50N和p型區50P植入之後,可以執行一退火步驟以修復植入損傷並且活化被植入的該p型及/或n型雜質。在一些實施例中,該磊晶鰭片的生長材料可以在生長期間以原位摻雜,這可以免除該佈植,然而原位和佈植摻雜可以一起使用。
在圖3中,一虛設介電質層62在鰭片52上形成。虛設介電質層62可以是例如氧化矽、氮化矽、前述之組合或類似的材料,並且可以根據適合的技術來沉積或熱生長。在虛設介電質層62的上方形成一虛設閘極層64,並且在虛設閘極層64的上方形成一遮罩層66。虛設閘極層64可以沉積在虛設介電質層62的上方,然後藉由例如一CMP製程被平坦化。遮罩層66可以沉積在虛設閘極層64的上方。虛設閘極層64可以是一導電或非導電材料,並且可以選自包括非晶矽、多晶矽(polysilicon)、多晶矽鍺(polySiGe)、金屬氮化物、金屬矽化物、金屬氧化物和金屬的一族。可以藉由物理氣相沉積(PVD)、CVD、濺射沉積或用於沉積所選材料的其他技術來沉積虛設閘極層64。虛設閘極層64可以由對隔離區(例如,STI區56及/或虛設介電質層62)的蝕刻具有一高蝕刻選擇比的其他材料所製成。遮罩層66可以包括例如氮化矽、氮氧化矽或類似材料的一或多層。在此範例中,在n型區50N和p型區50P上形成一單個虛設閘極層64和一單個遮罩層66。在所繪示的實施例中,虛設介電質層62覆蓋在STI區56,在STI區56上方且在虛設閘極層64和STI區56之間延伸。在另一實施例中,虛設介電質層62僅覆蓋鰭片52。
在圖4中,可以使用適合的微影製程和蝕刻技術來對遮罩層66進行圖案化,以形成遮罩76。然後可以將遮罩76的圖案轉移到虛設閘極層64以形成虛設閘極74。在一些實施例中,遮罩76的圖案也藉由適合的蝕刻技術將之轉移到虛設介電質層62,以形成虛設介電質72。虛設閘極74覆蓋鰭片52的各個通道區58。遮罩76的圖案可以將每一虛設閘極74與相鄰的虛設閘極74實體上分離。虛設閘極74還可以具有一縱向方向,其實質上垂直於鰭片52的縱向方向。
圖5A至圖14B係繪示根據實施例的製造元件之各種補充步驟。圖5A至圖14B係繪示n型區50N和p型區50P中的任一區中的構件。例如,圖5A至圖14B所繪示的結構可以同時適用於n型區50N和p型區50P。在每個附圖的相關文字中描述了n型區50N和p型區50P之結構上的差異(如果有的話)。
在圖5A和5B中,在虛設閘極74和遮罩76的側壁上形成閘極間隔件82。可以藉由保形地沉積一或多種絕緣材料並之後蝕刻絕緣材料來形成閘極間隔件82。絕緣材料可以由低介電係數材料形成,例如氧化矽、氮化矽、碳氮化矽、碳氮氧化矽、及其組合或類似材料,其可以通過諸如化學氣相沉積(CVD)、電漿增強化學氣相沉積(PECVD)、原子層沉積(ALD)等類似沉積的保形沉積製程來形成。絕緣材料在被蝕刻時有部分殘留在虛設閘極74和遮罩76的側壁上(因此形成閘極間隔件82)。在蝕刻之後,閘極間隔件82可以具有筆直的側壁(如圖所示)或可以具有彎曲的側壁(本文未繪示)。
根據各種實施例,閘極間隔件82每個都包含多層,例如,一第一間隔層80A和一第二間隔層80B。在一些實施例中,第一間隔層80A和第二間隔層80B均由碳氮氧化矽(例如SiO
xN
yC
1-x-y,,其中x可以在0到1的範圍內)所形成。例如,第一間隔層80A和第二間隔層80B可以各自由碳氧氮化矽形成,該碳氧氮化矽具有約4原子百分比至約10原子百分比的氧,約10原子百分比至約45原子百分比的氮,以及約5原子百分比至約20原子百分比的碳的組成分。
第一間隔層80A的碳氧氮化矽具有與第二間隔層80B的碳氧氮化矽不同的組成分。第一間隔層80A可以由比第二間隔層80B更多的氮(原子百分比)構成,並且第二間隔層80B可以由比第一間隔層80A更多的氧(原子百分比)構成。相對於在之後的製程(下文將詳細討論)中將用於移除虛設介電質72的蝕刻製程,形成富含氮的碳氧氮化矽之第一間隔層80A增加了其對除虛設介電質72的蝕刻選擇性。形成富含氧的碳氧氮化矽之第二間隔層80B降低了第二間隔層80B的相對介電常數(例如,介電係數,也稱為k值),從而使得閘極間隔件82具有更大的電氣隔離性能。在一些實施例中,第一間隔層80A的碳氧氮化矽之k值在大約4.8至大約5.5的範圍內,第二間隔層80B的碳氧氮化矽之k值在大約3.8至大約5的範圍內。
可以使用包括一矽源前驅物(例如,六氯矽乙烷(Si
2Cl
6))、一氧源前驅物(例如,氧氣(O
2))、一碳源前驅物(例如,丙烯(C
3H
6))和一氮源前驅物(例如,氨水(NH
3))的介電材料前驅物來沉積第一間隔層80A和第二間隔層80B的碳氧氮化矽。其中通過CVD進行沉積的實施例中,可以通過在CVD期間控制氣源前驅物的流速來控制間隔層的組成。在形成之後,可以執行一適合的蝕刻製程,例如一乾式蝕刻、一濕式蝕刻等類似蝕刻或其組合,以圖案化間隔層。該蝕刻可以是非等向性的。舉例來說,可以藉由使用第一間隔層80A的材料作為一蝕刻停止層,來非等向性地刻蝕第二間隔層80B的材料,而對間隔層進行圖案化,然後,以第二間隔層80B為一刻蝕遮罩,對第一間隔層80A的材料進行非等向性刻蝕。
在形成閘極間隔件82的期間之間或之後,可以執行輕摻雜源極/汲極(lightly doped source/drain, LDD)區86的植入。在具有不同元件類型的實施例中,類似於先前討論的阱的植入物,可以在n型區50N上方形成一遮罩例如一光阻,同時暴露p型區50P,並且可以將適當類型(例如,p型)的雜質植入在p型區50P中暴露的鰭片52中。然後可以移除遮罩。隨後,可以在p型區50P上方形成一遮罩例如一光阻,同時暴露n型區50N,並且可以將適當類型的雜質(例如,n型)植入在n型區50N中的暴露的鰭片52中。然後可以移除遮罩。n型雜質可以是先前討論的任何n型雜質,並且p型雜質可以是先前討論的任何p型雜質。該LDD區86可具有約10
15/立方公分至約10
19/立方公分範圍內的雜質濃度。可用一退火製成以修復植入物損壞並且活化所植入的雜質。
然後,在鰭片52中形成磊晶源極/汲極區88。在鰭片52中形成磊晶源極/汲極區88,使得每個虛設閘極74(和對應的通道區58)位於每對各自相鄰的磊晶源極/汲極區88之間。在一些實施例中,磊晶源極/汲極區88可以延伸到鰭片52中,並且也可以穿透鰭片52。在一些實施例中,閘極間隔件82用在將磊晶源極/汲極區88與虛設閘極74分開一適當的橫向距離,使得磊晶源極/汲極區88不會使之後形成的FinFET的閘極發生短路。可以選擇磊晶源極/汲極區88的材料以在該相應的通道區58中施加應力,從而改善性能。
可以經由遮罩p型區50P並且蝕刻n型區50N中的鰭片52之源極/汲極區以在鰭片52中形成凹槽,以形成在n型區50N中的磊晶源極/汲極區88。然後,在該凹槽中磊晶生長n型區50N中的磊晶源極/汲極區88。磊晶源極/汲極區88可以包括任何適合的材料,例如適合於n型FinFET。舉例來說,如果鰭片52是矽,則n型區50N中的磊晶源極/汲極區88可以包括在該通道區58中施加一拉伸應變的材料,諸如矽、碳化矽、摻磷的碳化矽、磷化矽等類似的材料。n型區50N中的磊晶源極/汲極區88可以具有從鰭片52的相應表面鼓起的表面並且可以具有刻面。
可以經由遮罩n型區50N並且蝕刻p型區50P中的鰭片52之源極/汲極區以在鰭片52中形成凹槽,以形成在p型區50P中的磊晶源極/汲極區88。然後,在該凹槽中磊晶生長p型區50P中的磊晶源極/汲極區88。磊晶源極/汲極區88可以包括任何適合的材料,例如適合於p型FinFET。舉例來說,如果鰭片52是矽,則p型區50P中的磊晶源極/汲極區88可以包括在該通道區58中施加一壓縮應變的材料,諸如矽鍺、摻硼的矽鍺、鍺、鍺錫等類似的材料。p型區50P中的磊晶源極/汲極區88可以具有從鰭片52的相應表面鼓起的表面並且可以具有刻面。
磊晶源極/汲極區88及/或鰭片52可以植入摻雜物以形成源極/汲極區,這與先前討論的用於形成該LDD區86並之後進行一退火的製程相似。該源極/汲極區可以具有約10
19/立方公分至約10
21/立方公分之間的一雜質濃度。用於該源極/汲極區的n型及/或p型雜質可以是先前討論的任何雜質。在一些實施例中,可以在生長期間原位摻雜磊晶源極/汲極區88。
使用磊晶製程在n型區50N和p型區50P中形成磊晶源極/汲極區88的結果,是該磊晶源極/汲極區的頂表面具有刻面,這些刻面橫向向外延伸超過鰭片52的側壁。在一些實施例中,這些刻面導致相鄰的磊晶源極/汲極區88結合,如圖5C所示。在一些實施例中,在該磊晶製程完成之後,相鄰的磊晶源極/汲極區88保持分開的狀態,如圖5D所示。可以調整用於形成閘極間隔件82的間隔件蝕刻,以也在鰭片52的側壁上形成鰭間隔件84。在所繪示的實施例中,鰭間隔件84覆蓋鰭片52的側壁在STI區56上方延伸的一部分,從而阻擋了磊晶生長。相鄰鰭片52之間的鰭間隔件84可以結合(如圖所示),或者可以被蝕刻使得它們分開。在另一實施例中,用於形成閘極間隔件82的間隔件蝕刻經過調整使得閘極間隔件82不會形成在STI區56上,從而允許磊晶生長的區域延伸到STI區56的表面上。
在圖6A和6B中,在磊晶源極/汲極區88、閘極間隔件82和遮罩76上形成一CESL 90。CESL 90由一介電材料形成,該介電材料的蝕刻速率與一隨後形成的ILD層的材料之蝕刻速率不同(下面將詳細討論)。舉例來說,CESL 90可以由低介電係數材料形成,例如氧化矽、氮化矽、碳氮化矽、碳氮氧化矽、其組合或類似材料,其可以經由諸如化學氣相沉積(CVD)、電漿增強化學氣相沉積(PECVD)、原子層沉積(ALD)等或類似的保形沉積製程所形成。在一些實施例中,CESL 90由氮化矽形成。舉例來說,CESL 90可以由具有約15原子百分比至約55原子百分比的氮的一初始組成的氮化矽形成。CESL 90可以形成為較小的厚度,例如在約2奈米至約10奈米範圍內的厚度。
在圖7A和7B中,執行一氮化處理製程92以增加CESL 90的氮濃度(原子百分比)。氮化處理製程92可以使CESL 90的氮濃度增加高達約25原子百分比。繼續前面的範例,當CESL 90由一小厚度的氮化矽形成時,在氮化處理製程92之後,其具有一最終組成可以在大約15原子百分比至大約55原子百分比的氮。更具體地來說,在某些實施例中,在氮化處理製程92之後,CESL 90具有一最終組成為大約20原子百分比至大約40原子百分比的氮。一高氮濃度的氮化矽可以在之後的製程處理中幫助避免或減少諸如磊晶源極/汲極區88的底層構件的氧化。在氮化處理製程92之後,CESL 90具有比閘極間隔件82之間隔層更高的一氮濃度(原子百分比)。在一些實施例中,在氮化處理製程92之前,CESL 90的氮濃度(原子百分比)小於閘極間隔件82的間隔層,並且在氮化處理製程92之後,其氮濃度(原子百分比)大於閘極間隔件82的間隔層。除了幫助避免或減少後續處理製程中底層構件的氧化外,氮化處理製程92還可以使氫基物種擴散到CESL 90、朝向CESL 90的界面和底層構件中。這些氫基物種還可以鈍化界面懸浮鍵及/或在CESL 90和底層構件的界面處終止大量的氧空缺。因此,可以修復該底層構件中的缺陷。
在一些實施例中,氮化處理製程92是一氨浸泡製程,其中CESL 90暴露於氨(NH
3)。氨浸泡製程可以在諸如一蝕刻腔室的一腔室中進行。一氣體來源被分配在腔室中。氣體來源包括氨氣和一載氣。載氣可以是惰性氣體,例如氬、氦、氙、氖、氪、氡等類似惰性氣體或其組合。在一些實施方案中,氨氣為氣體來源的約1%至約10%,並且載氣為氣體來源的約90%至約99%。能以約200sccm至約2000sccm的流速分配氣體來源。氨氣中的氮很容易與CESL 90的矽原子之任何開放鍵結合,從而使CESL 90氮化並產生氫副產物,該副產物可以從腔室中被排出。將氨氣留在腔室中,直到CESL 90被氮化了一所需的量。在一些實施方案中,氨浸泡製程在約50℃至約500℃的溫度下進行,並且持續約2秒至約100秒的持續時間。
在一些實施例中,氮化處理製程92是為一氮自由基處理製程,其中CESL 90暴露於氮自由基。氮自由基處理製程可以在諸如一蝕刻腔室的一腔室中執行。一氣體來源被分配在腔室中。氣體來源包括一複數自由基前驅物氣體和一載氣。自由基前驅物氣體包括氫氣和氮氣。載氣可以是一惰性氣體,例如氬、氦、氙、氖、氪、氡等類似惰性氣體或其組合。在一些實施例中,氫氣佔氣體來源的約1%至約10%,該氮氣佔氣體來源的約1%至約10%,並且載氣佔氣體來源的約90%至約99%。能以約100sccm至約1000sccm的流速分配氣體來源。從氣體來源產生一電漿。電漿可以由諸如一變壓器耦合型電漿產生器(transformer coupled plasma generator)、感應耦合電漿系統(inductively coupled plasma system)、磁增強反應性離子蝕刻(Magnetically Enhanced Reactive Ion Etching,MERIE)系統、電子迴旋共振(electron cyclotron resonance,ECR)系統、遠端電漿產生器(remote plasma generator)等或類似的一電漿產生器所產生。電漿產生器產生的射頻功率,其經由向包含氣體來源的腔室中之電極施加一高於撞擊電壓的電壓來形成氣體來源,從氣體來源產生一電漿。當產生電漿時,產生氮自由基和相應的離子。氮自由基很容易與CESL 90的矽原子之任何開放鍵結合,從而使CESL 90氮化。氮自由基留在腔室內,直到CESL 90被氮化了一所需的量。在一些實施例中,氮自由基處理製程在約100℃至約500℃的溫度下進行約1秒至約100秒的持續時間,並且在約0.1托至約50托的壓力下進行。
可以執行氮化處理製程92使得只對CESL 90的上部進行氮化,或者可以執行氮化處理製程92以使CESL 90的整個厚度被氮化。氮化的程度取決於氮化處理製程92的持續時間。當CESL 90的整個厚度被氮化時,閘極間隔件82的上部(例如,第二間隔層80B中的一些或全部)的氮濃度也可以增加。氮化閘極間隔件82可以增加其介電值(k-value)。如上所述,第二間隔層80B開始形成為具有一低介電值。結果,即使當第二間隔層80B發生一些氮化時,閘極間隔件82也能夠保持所期望的介電值。
在圖8A和8B中,一第一ILD 94沉積在CESL 90上。第一ILD 94由一介電材料形成,並且可以通過諸如CVD、電漿增強CVD(PECVD)或FCVD的任何合適的方法來沉積。介電材料可包括氧化物,例如磷矽玻璃(PSG)、硼矽玻璃(BSG)、摻硼磷矽玻璃(BPSG)、無摻雜矽玻璃(USG)等類似材料。可以使用經由任何合適的製程形成的其他絕緣材料。在一些實施例中,第一ILD 94是經由FCVD沉積的一矽基氧化物。沉積(例如,FCVD)可以在低溫下進行,例如在約50℃至約180℃範圍內的溫度。
如上所述,處理CESL 90以增加其氮濃度可以幫助避免或減少磊晶源極/汲極區88的氧化。具體地來說,在沉積第一ILD 94(例如,一矽基氧化物)時,對CESL 90進行氮化能有助於其更好地阻擋氧原子被帶到磊晶源極/汲極區88中,因為氮的增加可以幫助阻止氧化。因此可以避免或減少在後續製程中磊晶源極/汲極區88的氧化,這可以改善FinFET的性能。
FCVD可用於將第一ILD 94與基於電漿的前驅物例如三甲矽烷基胺(TSA)一起沉積,從而增加了FCVD製程的間隙填充特性,並允許在磊晶源極/汲極區88周圍的間隙中形成第一ILD 94。然而,使用TSA經由FCVD沉積第一ILD 94帶來若干挑戰。根據各種實施例,執行處理製程以解決使用TSA經由FCVD沉積第一ILD 94的挑戰。
經由使用TSA的FCVD沉積第一ILD 94可以產生具有一低反應性黏附係數(RSC)的介電材料,不然介電材料可能會降低與下方層的黏著性(例如CESL 90)。在沉積第一ILD 94之前用氮化處理製程92(在前述的圖7A和7B中有討論過)處理CESL 90有助於增加第一ILD 94對CESL 90的黏著性。具體地來說,增加CESL 90的氮濃度允許第一ILD 94能更好地附著至CESL 90。因此,即使當第一ILD 94具有一低RSC時,也可以在CESL 90和第一ILD 94之間達到所預期的黏著性。因此,可以避免或減少第一ILD 94和CESL 90之間的間隙或空隙的形成。
經由FCVD沉積第一ILD 94也可能產生一低品質的介電材料。具體而言,它可能具有一低的氧密度,從而降低了其電氣隔離性能。此外,它可以包含大量雜質,例如氫及/或氮,其與第一ILD 94的矽原子鍵結合以形成例如Si-H鍵及/或Si-N鍵。這些雜質提供了之後的製程之污染物(例如由氧形成)到達磊晶源極/汲極區88的擴散路徑。如下所詳細地討論,將對第一ILD 94執行一或多個處理製程以改善其沉積後的品質,例如經由從第一ILD 94中去除雜質。因此,可以減少到磊晶源極/汲極區88的污染物擴散路徑,從而有助於避免在之後的製程中磊晶源極/汲極區88的氧化。
在實施例中,第一ILD 94未形成在虛設閘極74之上,而是被限制在閘極間隔件82的部分之間。因此,相對於基板50,第一ILD 94的頂表面位於閘極間隔件82和遮罩76的頂表面下方。具體地來說,沉積第一ILD 94,直到填滿在磊晶源極/汲極區88周圍的間隙。這樣的沉積製程也導致第一ILD 94的頂表面凹入。如同下文詳細討論所示,可以接著在第一ILD 94上沉積一高品質的介電材料以完成ILD的形成。在另一實施例中(在下文有更詳細討論),第一ILD 94也形成在虛設閘極74之上。
在圖9A和9B中,執行一氧化物固化製程96以從第一ILD 94去除雜質,並增加第一ILD 94的氧濃度(原子百分比),從而提高第一ILD 94的該氧密度。氧化物固化製程96經由斷開第一ILD 94的雜質和該矽原子之間的鍵(例如,Si-H鍵,Si-N鍵等)而將雜質從第一ILD 94去除。然後可以將雜質排氣,然後可以將第一ILD 94的矽原子的開放鍵與氧氣結合。因此,在去除第一ILD 94中雜質的同時,可以增加第一ILD 94的氧密度。因此,可以改善第一ILD 94的電氣隔離性能。此外,減少第一ILD 94中的雜質增強了其阻障能力,減少了到達磊晶源極/汲極區88的污染物擴散路徑,並且有助於避免之後製程磊晶源極/汲極區88的氧化。氧化物固化製程96包括一紫外線(UV)固化製程和一退火製程。可選擇地,氧化物固化製程96還包括一臭氧固化製程。
臭氧固化製程包括將第一ILD 94暴露於臭氧中。臭氧固化製程可以在諸如一蝕刻腔室的一腔室中執行。一氣體來源被分配在腔室中。氣體來源包括臭氧(O
3)氣體和一載氣。載氣可以是惰性氣體,例如氬、氦、氙、氖、氪、氡等類似惰性氣體或其組合。在一些實施例中,該臭氧氣體佔氣體來源的約10%至約40%,並且載氣佔氣體來源的約60%至約90%。能以約1000sccm至約1500sccm的流速分配氣體來源。該臭氧斷開了第一ILD 94的雜質和矽原子之間的鍵(例如Si-H鍵,Si-N鍵等),允許雜質彼此復合(例如形成氫氣)並排氣,從而從第一ILD 94中去除雜質。臭氧固化製程在一低溫下進行,以避免矽鍵雜質向外擴散而造成矽損失。在一些實施例中,臭氧固化製程在約50℃至約500℃的溫度下進行,並且持續約50秒至約1000秒的持續時間。
紫外線固化製程包括在環境中將第一ILD 94暴露於紫外線中。該周圍環境可以包括惰性氣體,例如氬、氦、氙、氖、氪、氡等類似惰性氣體或其組合。紫外線可具有在約250奈米至約1250奈米範圍內的波長。紫外線固化製程可以是定向的,儘管在一些範例中,可以執行多個紫外線固化製程以達到更保形的處理。紫外線斷開第一ILD 94的雜質和矽原子之間的鍵(例如,Si-H鍵,Si-N鍵等),允許雜質被排氣,而從第一ILD 94去除雜質。紫外線固化製程在低溫下進行,以避免由於矽鍵雜質的向外擴散而導致矽損失。在一些實施例中,紫外線固化製程在約4℃至約80℃的溫度、約10電子伏特至約100電子伏特的能量下進行,並且持續時間在約50秒至約500秒。
在此實施例中,一第二ILD 98在紫外線固化製程期間覆蓋第一ILD 94。第二ILD 98可以在臭氧固化製程(如果有執行)之後形成。第二ILD 98由諸如氧化矽、氮化矽、碳氮化矽,碳氮氧化矽、其組合或類似的介電材料所形成。第二ILD 98可以由與第一ILD 94相同的材料形成,但可以經由不同的製程來形成。在一些實施例中,第二ILD 98是經由CVD沉積的一氧化物。舉例來說,使用四乙氧基矽烷(tetra-ethyl-ortho-silicate,TEOS)作為一前驅物,可以使用CVD在低溫下沉積第二ILD 98。經由使用TEOS的CVD沉積第二ILD 98,可以生產出一高品質的介電材料。具體地來說,與最初形成的第一ILD 94相比,能以一更高的氧密度和一更少的雜質形成第二ILD 98。然而,基於TEOS的CVD不具有基於TSA的FCVD的間隙填充特性。因此,在一些實施例中,沉積第一ILD 94(使用基於TSA的FCVD),直到填滿在磊晶源極/汲極區88周圍的間隙94G(見圖9C和9D)並且覆蓋磊晶源極/汲極區88,然後將第二ILD 98(使用基於TEOS的CVD)沉積在第一ILD 94上。第一ILD 94可以形成為在約50奈米至約500奈米的範圍內的一厚度,且第二ILD 98可以形成為在約20奈米至約60奈米的範圍內的一厚度。在一些實施例中,與第一ILD 94相比,分配了更多的第二ILD 98,這樣可以使用更多高品質的介電材料。除了是一高品質的介電材料(並因此包含更少的雜質)之外,第二ILD 98還具有比第一ILD 94更高的透射率,這有助於紫外線在紫外線固化製程中更深地滲透到第一ILD 94中。例如,第二ILD 98的介電材料可以具有一高達約90%的透射率。第二ILD 98吸收的紫外線可以夠低,使得紫外線能夠穿透到磊晶源極/汲極區88之間該溝槽的底部。因此,第一ILD 94的上部和第一ILD 94的下部可以具有一均勻的雜質濃度,其濃度可以低至零。因此可以提高紫外線固化製程的效率。
在一些實施例中,第二ILD 98被省略。省略第二ILD 98可以減少製程步驟的數量,從而降低製造成本。當省略第二ILD 98時,在第一ILD 94中可能發生一些紫外線的吸收,使得紫外線可能不能穿透到該磊晶源極/汲極區之間的溝槽底部。因此,與第一ILD 94的下部相比,第一ILD 94的上部可以暴露在更多的紫外線中。與第一ILD 94的下部相比,可以從第一ILD 94的上部移除更多的雜質,因此,第一ILD 94中的雜質濃度沿著從第一ILD 94的頂部到第一ILD 94的底部的方向減小。
退火製程在臭氧固化製程(如果有執行)和紫外線固化製程之後執行。在一些實施例中,退火製程是使用蒸汽(H
2O)作為處理氣體執行的一濕式退火,然而可以使用其他處理氣體。可以經由原位蒸汽產生技術(ISSG)來產生處理氣體(例如,H
2O),然而可以使用其他技術來產生處理氣體。退火製程將氧氣從處理氣體(例如水/蒸汽)中帶入第一ILD 94,在此處它與由臭氧固化製程及/或紫外線固化製程產生的矽原子之開放鍵結合,從而增加了第一ILD 94的氧密度。退火製程在高溫下進行,以促進Si-O鍵的形成。在一些實施例中,退火製程在約500℃至約900℃的溫度下進行,並且持續約5秒至約300秒的時間。
在氧化物固化製程96之後,第一ILD 94具有一低濃度的雜質。舉例來,當第一ILD 94由氫雜質形成時,第一ILD 94中的最終氫劑量可以在5E
15/立方公分至約4E
18/立方公分的範圍內,且具有矽鍵雜質(例如Si-H鍵)的含量約在第一ILD 94的0.9%以下。更具體地來說,在一些實施例中,第一ILD 94中的最終氫劑量可以在1E
18/立方公分至約4E
18/立方公分的範圍內。減少第一ILD 94中的雜質增強了其阻障能力,減少了到達磊晶源極/汲極區88(例如,通過第一ILD 94)的污染物擴散路徑。因此可以避免或減少在後續製程中磊晶源極/汲極區88的氧化,這可以改善FinFET的性能。
應當理解的是,可以執行氧化物固化製程96以減少但不清除第一ILD 94中的雜質,並且這樣做可以減少但不排除磊晶源極/汲極區88的氧化。在一些實施例中,在氧化物固化製程96之後,第一ILD 94的雜質濃度仍然大於第二ILD 98的雜質濃度。例如,第二ILD 98能具有實質上為零的雜質,而第一ILD 94能(或者不能)具有一非零的雜質濃度。第一ILD 94的最終雜質濃度由氧化物固化製程96的參數來確定,該參數可以選擇在本文討論的範圍內。這樣的參數可以允許氧化物固化製程96獲得一期望的製程處理時間,同時仍將第一ILD 94中的雜質的量減少到足以使磊晶源極/汲極區88具有其期望的性能。選擇在本文討論的範圍之外的參數,可能不允許氧化物固化製程96達到所期望的製程處理時間或雜質減少。在一些實施例中,磊晶源極/汲極區88仍可被氧化,但是磊晶源極/汲極區88的最終氧劑量非常低,例如小於約4E
18/立方公分。
在圖10A和10B中,可以執行諸如CMP的平坦化製程以使第二ILD 98的頂表面與虛設閘極74或遮罩76的頂表面齊平。平坦化製程還可以移除虛設閘極74上的遮罩76以及沿著遮罩76的側壁的閘極間隔件82之一部分。在平坦化製程之後,第二ILD 98、閘極間隔件82和遮罩76(如果有存在)或虛設閘極74的頂表面是共面的(在製程偏差內)。因此,遮罩76(如果存在的話)或虛設閘極74的頂表面通過第二ILD 98暴露。在平坦化之後,第一ILD 94可以比第二ILD 98更厚。例如,第二ILD 98的厚度可以在大約10奈米至大約100奈米的範圍內。
在圖11A和11B中,在一或多個蝕刻步驟中移除了遮罩76(如果存在的話)和虛設閘極74,從而形成了凹槽100。虛設介電質72在凹槽100中的部分也可以被去除。在一些實施例中,僅虛設閘極74被去除並且虛設介電質72保留並且由凹槽100暴露。在一些實施例中,虛設介電質72從一晶粒的一第一區域(例如,一核心邏輯區)中的凹槽100中去除,並且保留在該晶粒的一第二區域(例如,一輸入/輸出區)中的凹槽100中。在一些實施例中,藉由一非等向性乾式蝕刻製程去除虛設閘極74。舉例來說,該蝕刻製程可以包括使用反應氣體的一乾式蝕刻製程,該反應氣體以比第二ILD 98、第一ILD 94或閘極間隔件82(例如,第一間隔層80A,見圖5A)更快的速率選擇性地蝕刻虛設閘極74。每個凹槽100暴露及/或覆蓋一相應的鰭片52的一通道區58。在移除期間,當蝕刻虛設閘極74時,虛設介電質72可以用作蝕刻停止層。然後,在去除虛設閘極74之後,可以可選擇性地去除虛設介電質72。
在圖12A和12B中,形成閘極介電質102和閘極電極104以替換閘極。閘極介電質102包括沉積在凹槽100中的一或多層,例如在鰭片52的頂表面和側壁上以及在閘極間隔件82的側壁上沉積的一或多層。閘極介電質102也可以形成在第二ILD 98的頂表面上。在一些實施例中,閘極介電質102包括一或多個介電質層,例如氧化矽、氮化矽、金屬氧化物、金屬矽酸鹽或類似的一或多個層。舉例來說,在一些實施例中,閘極介電質102包括經由熱或化學氧化所形成的氧化矽之一界面層以及一位於上方的高介電係數材料,該高介電係數材料包括例如鉿、鋁、鋯、鑭、錳、鋇、鈦、鉛及其組合的一金屬氧化物或一矽酸鹽。閘極介電質102可以包括具有大於約7.0的介電係數之介電質層。閘極介電質102的形成方法可以包括分子束沉積(Molecular-Beam Deposition, MBD)、ALD、PECVD和類似沉積製程。在虛設介電質72的部分保留在凹槽100中的實施例中,閘極介電質102包括虛設介電質72的材料(例如,氧化矽)。
閘極電極104分別沉積在閘極介電質102上方,並填滿凹槽100的其餘部分。閘極電極104可以包括含金屬的材料,例如氮化鈦、氧化鈦、氮化鉭、碳化鉭、鈷、釕、鋁、鎢、其組合或其多層。舉例來說,儘管繪示單層閘極電極104,但是閘極電極104可以包括任意數量的襯層,任意數量的功函數調整層和一填充材料。在填滿凹槽100之後,可以執行諸如CMP的平坦化製程以去除閘極介電質102和閘極電極104的材料的多餘部分,這些多餘部分在第二ILD 98的頂表面上方。因此,第二ILD 98、閘極間隔件82和閘極電極104的頂表面是共面的(在製程偏差內)。閘極電極104的材料和閘極介電質102的其餘部分因此形成所得FinFET的替換閘極。閘極介電質102和閘極電極104可各自統稱為「閘極結構」。每個閘極結構沿著鰭片52的一通道區58的側壁延伸。
閘極介電質102的形成可以同時發生在n型區50N和p型區50P中,因此使得每個區中的閘極介電質102由相同的材料形成,且閘極電極104的形成可以同時發生使得每個區中的閘極電極104由相同的材料形成。在一些實施例中,每個區中的閘極介電質102可以經由不同的製程形成,使得閘極介電質102可以是不同的材料,及/或每個區中的閘極電極104可以經由不同的製程形成,使得閘極電極104可以是不同的材料。當使用不同的製程時,可以使用各種遮罩步驟來遮罩和暴露適當的區域。
在圖13A和13B中,一第三ILD 108沉積在閘極間隔件82、第二ILD 98、閘極介電質102和閘極電極104的上方。在一些實施例中,第三ILD 108是經由一可流動CVD方法形成的一可流動膜。在一些實施例中,第三ILD 108由諸如PSG、BSG、BPSG、USG或類似的介電材料所形成,並且可以經由諸如CVD和PECVD的任何合適的方法來沉積。
可選擇地,在形成第三ILD 108之前,在該閘極結構(包括閘極介電質102和該相應的閘極電極104)上形成閘極遮罩106。閘極遮罩106位於閘極間隔件82的相對部分之間。在一些實施例中,形成閘極遮罩106包括使該閘極結構凹陷,使得凹槽直接形成在該閘極結構上方以及閘極間隔件82的相對部分之間。在該凹槽中填滿一或多層介電材料,例如氮化矽、氮氧化矽或類似材料,然後進行平坦化製程以去除在第二ILD 98上方延伸的介電材料的多餘部分。閘極遮罩106包括保留在凹槽中介電材料的部分。隨後形成的閘極接點將穿透閘極遮罩106和第三ILD 108以接觸該凹陷的閘極電極104的頂表面。
在圖14A和14B中,形成源極/汲極接點110和閘極接點112以分別接觸磊晶源極/汲極區88和閘極電極104。穿過CESL 90、第一ILD 94、第二ILD 98和第三ILD 108形成用於源極/汲極接點110的開口,且穿過閘極遮罩106和第三ILD 108形成用於閘極接點112的開口。可以使用適合的微影製程和蝕刻技術來形成該開口。在該開口中形成諸如一擴散阻障層,一黏著層或類似的襯層(本文未示出)以及一導電材料。該襯層可包括鈦、氮化鈦、鉭、氮化鉭或類似者。導電材料可以是銅、一銅合金、銀、金、鎢、鈷、鋁、鎳或類似材料。可以執行諸如CMP的平坦化製程以從第三ILD 108的表面去除多餘的材料。剩餘的襯層和導電材料在該開口中形成源極/汲極接點110和閘極接點112。可以執行一退火製程以在磊晶源極/汲極區88與源極/汲極接點110之間的界面處形成一矽化物。源極/汲極接點110實體地和電氣地耦合到磊晶源極/汲極區88,並且閘極接點112實體地和電氣地耦合到閘極電極104。源極/汲極接點110和閘極接點112能以不同的製程形成,或者能以相同的製程形成。儘管示出為形成相同的截面,但是應當理解的是,源極/汲極接點110和閘極接點112中的每一者可以形成不同的截面,這可以避免接點的短路。
圖15A和15B是根據一些其他實施例的FinFET之截面圖。除了第二ILD 98的部分不保留在磊晶源極/汲極區88上方之外,實施例類似於圖14A和圖14B的實施例。作為形成本實施例的一個範例,第一ILD 94也可以形成在虛設閘極74上方,使得在關於圖8A至圖8B所描述的製程步驟期間,第一ILD 94的部分位於虛設閘極74和第二ILD 98之間。因此,在參照圖10A至圖10B所描述的製程步驟期間,平坦化製程去除了虛設閘極74上方的所有第二ILD 98和第一ILD 94的一部分。因此,第一ILD 94、閘極間隔件82和閘極電極104的頂表面是共面的(在製程偏差內)。
圖16A和16B係示出了在各種製程步驟中第一ILD 94之組成的頻譜圖。圖16A係示出了沉積之後第一ILD 94的初始組成,圖16B係示出了氧化物固化製程96之後第一ILD 94的最終組成。在該範例中,第一ILD 94包含氫和氮雜質,其與第一ILD 94的矽原子鍵結合以形成Si-H鍵和Si-N鍵。如圖所示,經由氧化物固化製程96,在第一ILD 94中測量的Si-H鍵和Si-N鍵的量顯著減少。
實施例能實現優點。在沉積第一ILD 94之前用氮化處理製程92(在上文的圖7A和7B中所討論過)來處理CESL 90可以幫助增加第一ILD 94對CESL 90的黏著性。在第一ILD 94的沉積過程中,對CESL 90進行氮化還能幫助避免或減少底層構件,例如磊晶源極/汲極區88的氧化。用氧化物固化製程96(在上文的圖9A和9B中所討論的)從第一ILD 94去除雜質能增強第一ILD 94的電氣隔離性能。還可用氧化物固化製程96來提高第一ILD 94的阻障能力,用氧化物固化製程96可幫助避免或減少後續製程中諸如磊晶源極/汲極區88的底層構件的氧化。在一些實施例中,磊晶源極/汲極區88的最終氧劑量小於約4E
18/立方公分。FinFET的性能因此能被改善。
所揭露的FinFET實施例還可以應用於奈米結構元件,例如奈米結構(例如,奈米片、奈米線、環繞閘極等類似結構)場效電晶體(NSFET)。在一NSFET實施例中,鰭片由經由對通道層和犧牲層的交替層堆疊進行圖案化而形成的奈米結構來代替。虛設閘極結構和源極/汲極區以與上述實施例類似的方式來形成。在移除該虛設閘極結構之後,可以在該通道區中部分地或全部移除該犧牲層。以與上述實施例類似的方式形成替換閘極結構,該替換閘極結構可以部分地或完全填滿經由移除該犧牲層而留下的開口,並且該替換閘極結構可以部分地或完全地圍繞該NSFET元件之通道區中的通道層。可以以與上述實施例類似的方式來形成ILD以及與替換閘極結構和源極/汲極區的接點。可以如美國專利申請公開號2016/0365414中所公開的那樣形成一奈米結構元件,該專利通過引用將其全部內容併入本文。
根據一實施例,一種半導體元件包括:一閘極結構,其位於一基板上;一閘極間隔件,其與該閘極結構相鄰;一源極/汲極區,其與該閘極間隔件相鄰;一第一層間介電質(ILD),其位於該源極/汲極區上,該第一層間介電質(ILD)具有一摻雜物的一第一濃度;一第二層間介電質(ILD),其位於該第一層間介電質(ILD)上,該第二層間介電質(ILD)具有該摻雜物的一第二濃度,該第二濃度小於該第一濃度,該第二ILD、該閘極間隔件和該閘極結構的頂表面是共面的;以及一源極/汲極接點,其延伸穿過該第二ILD和該第一ILD,該源極/汲極接點耦合到該源極/汲極區。
根據該半導體元件一些實施例,該摻雜物的該第一濃度沿著從該第一ILD的一頂部延伸到該第一ILD的一底部之方向降低。根據該半導體元件一些實施例,該摻雜物的該第二濃度是零。根據該半導體元件一些實施例,該第一ILD位於該源極/汲極區周圍的間隙中,且該第二ILD沿著該第一ILD的一頂表面延伸。根據該半導體元件一些實施例,該第一ILD之一厚度大於該第二ILD之一厚度。
根據一實施例,一種半導體元件,其包括:一閘極結構,其位於一基板上;一源極/汲極區,其與該閘極結構相鄰;一閘極間隔件,其位於該源極/汲極區與該閘極結構之間,該閘極間隔件包括一第一間隔件和一第二間隔件,該第一間隔件靠近該閘極結構,該第一間隔件包括具有一第一原子百分比的氮之碳氮氧化矽,該第二間隔件靠近該源極/汲極區,該第二間隔件包括具有一第二原子百分比的氮之碳氮氧化矽,該第一原子百分比大於該第二原子百分比;一蝕刻停止層,其在該閘極間隔件的一側壁和該源極/汲極區的一頂表面上,該蝕刻停止層包括具有一第三原子百分比的氮之氮化矽,該第三原子百分比大於該第一原子百分比;一第一層間介電質(ILD),其在該蝕刻停止層上;及一源極/汲極接點,其延伸穿過該第一ILD和該蝕刻停止層,該源極/汲極接點耦合到該源極/汲極區。
根據該半導體元件一些實施例,該第一原子百分比在10原子百分比到45原子百分比的範圍內,該第二原子百分比在10原子百分比到45原子百分比的範圍內,該第三原子百分比在15原子百分比到55原子百分比的範圍內。根據該半導體元件一些實施例,該第一ILD、該閘極間隔件和該閘極結構的頂表面是共面的。根據半導體該元件一些實施例,該第一ILD具有一雜質的一第一濃度,該半導體元件還包括:一第二層間介電質(ILD),其在該第一ILD上,該第二ILD具有該雜質的一第二濃度,該第二濃度小於該第一濃度,該源極/汲極接點延伸通過該第二ILD,該第二ILD、該閘極間隔件和該閘極結構的頂表面是共面的。
根據一實施例,一種製造半導體的方法,其包括:在一基板上方形成一閘極結構;在該閘極結構附近形成一閘極間隔件;在該閘極間隔件附近生長一源極/汲極區;在該源極/汲極區、該閘極間隔件和該閘極結構上沉積一蝕刻停止層,該蝕刻停止層具有一氮濃度;在該蝕刻停止層上進行一氮化處理製程,該氮化處理製程增加了該蝕刻停止層的該氮濃度;在該蝕刻停止層上沉積一第一層間介電質(ILD),該第一ILD具有一雜質濃度;及對該第一ILD進行一氧化物固化製程,該氧化物固化製程降低了該第一ILD的該雜質濃度。
根據該製造半導體方法的一些實施例,該氮化處理製程包括一氨氣浸泡製程。根據該製造半導體方法的一些實施例,該氮化處理製程包括一含氮自由基處理製程。根據該製造半導體方法的一些實施例,形成該閘極間隔件包括:在該閘極結構的一側壁和該源極/汲極區的一頂表面上沉積一第一間隔層,該第一間隔層具有一氮濃度;及在該第一間隔層上沉積一第二間隔層,該第二間隔層具有一氮濃度,該第二間隔層的該氮濃度小於該第一間隔層的該氮濃度,該氮化處理製程增加了該第二間隔層的該氮濃度。根據該製造半導體方法的一些實施例,該第一ILD包括與矽結合的一雜質,且該氧化物固化製程包括:將該第一ILD暴露於紫外線下,該紫外線將該矽和該雜質之間的鍵結斷開。及以一濕式退火對該第一ILD進行退火,該濕式退火在該矽和氧之間形成鍵結。根據該製造半導體方法的一些實施例,該氧化物固化製程進一步包括:將該第一ILD暴露在臭氧中,該臭氧斷開該矽與該雜質之間的鍵結。根據該製造半導體方法的一些實施例,在4°C到80°C的溫度範圍內將該第一ILD暴露於該紫外線中,在50°C至500°C的溫度範圍內將該第一ILD暴露在該臭氧中,在50℃至900℃的溫度範圍內進行該第一ILD的退火。在一些實施例中,該製造半導體方法進一步包括:在該第一ILD上沉積一第二ILD,該第二ILD具有一雜質濃度,該第二ILD的該雜質濃度小於該第一ILD的該雜質濃度,該第二ILD覆蓋該第一ILD,而該第一ILD暴露於該紫外線。根據該製造半導體方法的一些實施例,該第二ILD和該第一ILD的每一者包括氧化矽,其中沉積該第一ILD包括使用三矽烷胺進行可流動化學氣相沉積,並且其中沉積該第二ILD包括使用四乙氧基矽烷進行化學氣相沉積。根據一些實施例,該方法進一步包括:形成一源極/汲極接點通過該第二ILD和該第一ILD,該源極/汲極接點耦合到該源極/汲極區。根據一些實施例,該方法進一步包括:在該氧化物固化製程之後,移除該第二ILD;及形成一源極/汲極接點通過該第一ILD,該源極/汲極接點耦合到該源極/汲極區。
上文已概述若干實施例或範例之特徵,使得熟習技術者可較佳理解本揭露之態樣。熟習技術者應瞭解,其可易於將本揭露用作設計或修改其他程序及結構以實施相同於本文中所引入之實施例或範例之目的及/或達成相同於本文中所引入之實施例或範例之優點的基礎。熟習技術者亦應意識到,此等等效建構不應背離本揭露之精神及範疇,且熟習通常技術者可在不背離本揭露之精神及範疇之情況下對本文作出各種改變、替代及更改。
50:基板
50N:n型區基板
50P:p型區基板
52:鰭片
56:淺溝槽隔離區
58:通道區
62:虛設介電質層
64:虛設閘極層
66:遮罩層
72:虛設介電質
74:虛設閘極
76:遮罩
80A:第一間隔層
80B:第二間隔層
82:閘極間隔件
84:鰭間隔件
86:輕摻雜源極/汲極區
88:磊晶源極/汲極區
90:接點蝕刻停止層
94:第一層間介電質
94G:間隙
92: 氮化處理製程
96: 氧化物固化製程
98: 第二層間介電質
100:凹槽
102:閘極介電質
104:閘極電極
106:閘極遮罩
108:第三層間介電質
110:源極/汲極接點
112:閘極接點
本揭露可由閱讀之以下的詳細描述結合附圖得到最佳理解。應強調的是,根據行業標準做法,各種構件未按比例繪製。實際上,為使討論清楚,可任意增大或減小各種構件之尺寸。
圖1係以一三維視圖繪示一鰭式場效電晶體(FinFET)之一範例。
圖2至圖14B係根據一些實施例的製造FinFET的中間階段之各種視圖。
圖15A和15B係根據一些其他實施例的FinFET之截面視圖。
圖16A和圖16B係繪示根據一些其他實施例的層間介電之組成的頻譜圖。
50:基板
52:鰭片
56:淺溝槽隔離區
82:閘極間隔件
88:磊晶源極/汲極區
94:第一層間介電質
102:閘極介電質
104:閘極電極
Claims (10)
- 一種半導體元件,其包括:一閘極結構,其位於一基板上;一閘極間隔件,其與該閘極結構相鄰;一源極/汲極區,其與該閘極間隔件相鄰;一第一層間介電質,其位於該源極/汲極區上,該第一層間介電質具有一摻雜物的一第一濃度;一第二層間介電質,其位於該第一層間介電質上,該第二層間介電質具有該摻雜物的一第二濃度,該第二濃度小於該第一濃度,該第二層間介電質、該閘極間隔件和該閘極結構的頂表面是共面的;以及一源極/汲極接點,其延伸穿過該第二層間介電質和該第一層間介電質,該源極/汲極接點耦合到該源極/汲極區。
- 如請求項1之元件,其中該摻雜物的該第一濃度沿著從該第一層間介電質的一頂部延伸到該第一層間介電質的一底部之方向降低。
- 如請求項1之元件,其中該摻雜物的該第二濃度是零。
- 如請求項1之元件,其中該第一層間介電質位於該源極/汲極區周圍的間隙中,且該第二層間介電質沿著該第一層間介電質的一頂表面延伸。
- 一種半導體元件,其包括: 一閘極結構,其位於一基板上;一源極/汲極區,其與該閘極結構相鄰;一閘極間隔件,其位於該源極/汲極區與該閘極結構之間,該閘極間隔件包括一第一間隔件和一第二間隔件,該第一間隔件靠近該閘極結構,該第一間隔件包括具有一第一原子百分比的氮之碳氮氧化矽,該第二間隔件靠近該源極/汲極區,該第二間隔件包括具有一第二原子百分比的氮之碳氮氧化矽,該第一原子百分比大於該第二原子百分比;一蝕刻停止層,其在該閘極間隔件的一側壁和該源極/汲極區的一頂表面上,該蝕刻停止層包括具有一第三原子百分比的氮之氮化矽,該第三原子百分比大於該第一原子百分比;一第一層間介電質,其在該蝕刻停止層上;及一源極/汲極接點,其延伸穿過該第一層間介電質和該蝕刻停止層,該源極/汲極接點耦合到該源極/汲極區。
- 如請求項5之元件,其中該第一原子百分比在10原子百分比到45原子百分比的範圍內,該第二原子百分比在10原子百分比到45原子百分比的範圍內,該第三原子百分比在15原子百分比到55原子百分比的範圍內。
- 如請求項5之元件,其中該第一層間介電質具有一雜質的一第一濃度,該元件還包括:一第二層間介電質,其在該第一層間介電質上,該第二層間介電質具有該雜質的一第二濃度,該第二濃度小於該第一濃度,該源極/汲極接點延伸通過該第二層間介電質,該第二層間介電質、該閘極間隔件和該閘 極結構的頂表面是共面的。
- 一種製造半導體的方法,其包括:在一基板上方形成一閘極結構;在該閘極結構附近形成一閘極間隔件;在該閘極間隔件附近生長一源極/汲極區;在該源極/汲極區、該閘極間隔件和該閘極結構上沉積一蝕刻停止層,該蝕刻停止層具有一氮濃度;在該蝕刻停止層上進行一氮化處理製程,該氮化處理製程增加了該蝕刻停止層的該氮濃度;在該蝕刻停止層上沉積一第一層間介電質,該第一層間介電質具有一雜質濃度;及對該第一層間介電質進行一氧化物固化製程,該氧化物固化製程降低了該第一層間介電質的該雜質濃度。
- 如請求項8之方法,其中形成該閘極間隔件進一步包括:在該閘極結構的一側壁和該源極/汲極區的一頂表面上沉積一第一間隔層,該第一間隔層具有一氮濃度;及在該第一間隔層上沉積一第二間隔層,該第二間隔層具有一氮濃度,該第二間隔層的該氮濃度小於該第一間隔層的該氮濃度,該氮化處理製程增加了該第二間隔層的該氮濃度。
- 如請求項8之方法,其中該第一層間介電質包括與矽結合的一雜質, 且該氧化物固化製程包括:將該第一層間介電質暴露於紫外線下,該紫外線斷開該矽和該雜質之間的鍵結。及以一濕式退火對該第一層間介電質進行退火,該濕式退火在該矽和氧之間形成鍵結。
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US202063065571P | 2020-08-14 | 2020-08-14 | |
US63/065,571 | 2020-08-14 | ||
US202063082537P | 2020-09-24 | 2020-09-24 | |
US63/082,537 | 2020-09-24 | ||
US17/145,550 | 2021-01-11 | ||
US17/145,550 US11522062B2 (en) | 2020-08-14 | 2021-01-11 | Method of manufacturing an etch stop layer and an inter-layer dielectric on a source/drain region |
Publications (2)
Publication Number | Publication Date |
---|---|
TW202207290A TW202207290A (zh) | 2022-02-16 |
TWI757165B true TWI757165B (zh) | 2022-03-01 |
Family
ID=78728302
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW110115381A TWI757165B (zh) | 2020-08-14 | 2021-04-28 | 半導體元件與方法 |
Country Status (5)
Country | Link |
---|---|
US (2) | US11522062B2 (zh) |
KR (1) | KR102648520B1 (zh) |
CN (1) | CN113745218B (zh) |
DE (1) | DE102021100467A1 (zh) |
TW (1) | TWI757165B (zh) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11901219B2 (en) * | 2021-08-19 | 2024-02-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming semiconductor device structures |
US20230282698A1 (en) * | 2022-03-02 | 2023-09-07 | Taiwan Semiconductor Manufacturing Company , Ltd. | Semiconductor device and manufacturing methods thereof |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW201239984A (en) * | 2011-03-31 | 2012-10-01 | Taiwan Semiconductor Mfg | Semiconductor device with doped inter-level dielectric layers and method of fabrication thereof |
TW201327687A (zh) * | 2011-12-21 | 2013-07-01 | United Microelectronics Corp | 半導體元件與製作方法 |
TW201714217A (zh) * | 2015-10-14 | 2017-04-16 | 台灣積體電路製造股份有限公司 | 半導體裝置的形成方法 |
TW202017014A (zh) * | 2018-10-30 | 2020-05-01 | 台灣積體電路製造股份有限公司 | 半導體元件的形成方法 |
TW202029351A (zh) * | 2018-11-30 | 2020-08-01 | 台灣積體電路製造股份有限公司 | 半導體元件及其製造方法 |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8883570B2 (en) * | 2012-07-03 | 2014-11-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-gate FETs and methods for forming the same |
KR102115552B1 (ko) * | 2014-01-28 | 2020-05-27 | 삼성전자주식회사 | 반도체 장치 및 그 제조 방법 |
US9647071B2 (en) | 2015-06-15 | 2017-05-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | FINFET structures and methods of forming the same |
US9577102B1 (en) * | 2015-09-25 | 2017-02-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming gate and finFET |
US9647116B1 (en) * | 2015-10-28 | 2017-05-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for fabricating self-aligned contact in a semiconductor device |
US9923080B1 (en) * | 2017-02-02 | 2018-03-20 | International Business Machines Corporation | Gate height control and ILD protection |
US11355339B2 (en) * | 2018-06-29 | 2022-06-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Forming nitrogen-containing layers as oxidation blocking layers |
US10692773B2 (en) * | 2018-06-29 | 2020-06-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Forming nitrogen-containing low-K gate spacer |
US11024550B2 (en) * | 2018-08-16 | 2021-06-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
US11069579B2 (en) * | 2018-10-19 | 2021-07-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
-
2021
- 2021-01-11 US US17/145,550 patent/US11522062B2/en active Active
- 2021-01-13 DE DE102021100467.5A patent/DE102021100467A1/de active Pending
- 2021-03-11 KR KR1020210032201A patent/KR102648520B1/ko active IP Right Grant
- 2021-04-28 TW TW110115381A patent/TWI757165B/zh active
- 2021-05-10 CN CN202110504459.5A patent/CN113745218B/zh active Active
-
2022
- 2022-08-10 US US17/885,154 patent/US20220384593A1/en active Pending
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW201239984A (en) * | 2011-03-31 | 2012-10-01 | Taiwan Semiconductor Mfg | Semiconductor device with doped inter-level dielectric layers and method of fabrication thereof |
TW201327687A (zh) * | 2011-12-21 | 2013-07-01 | United Microelectronics Corp | 半導體元件與製作方法 |
TW201714217A (zh) * | 2015-10-14 | 2017-04-16 | 台灣積體電路製造股份有限公司 | 半導體裝置的形成方法 |
TW202017014A (zh) * | 2018-10-30 | 2020-05-01 | 台灣積體電路製造股份有限公司 | 半導體元件的形成方法 |
TW202029351A (zh) * | 2018-11-30 | 2020-08-01 | 台灣積體電路製造股份有限公司 | 半導體元件及其製造方法 |
Also Published As
Publication number | Publication date |
---|---|
TW202207290A (zh) | 2022-02-16 |
US20220052169A1 (en) | 2022-02-17 |
US20220384593A1 (en) | 2022-12-01 |
KR20220021849A (ko) | 2022-02-22 |
CN113745218B (zh) | 2023-09-19 |
DE102021100467A1 (de) | 2022-02-17 |
US11522062B2 (en) | 2022-12-06 |
KR102648520B1 (ko) | 2024-03-15 |
CN113745218A (zh) | 2021-12-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW201937610A (zh) | 半導體結構 | |
US11101366B2 (en) | Remote plasma oxide layer | |
US20220384593A1 (en) | Inter-Layer Dielectrics and Etch Stop Layers for Transistor Source/Drain Regions | |
US12087839B2 (en) | Transistor gate electrodes with voids | |
US20210233997A1 (en) | Semiconductor Device and Method | |
US20240266397A1 (en) | Semiconductor Devices Having Funnel-Shaped Gate Structures | |
TWI807431B (zh) | 半導體結構及其製造方法 | |
US20240021617A1 (en) | Semiconductor device and method | |
TW202207465A (zh) | 半導體元件與方法 | |
US20230009485A1 (en) | Gate Structure in Semiconductor Device and Method of Forming the Same | |
US20210233764A1 (en) | Semiconductor Device and Method of Forming Thereof | |
TW202203325A (zh) | 半導體裝置的形成方法 | |
TW202217985A (zh) | 形成半導體元件的方法 | |
TWI843525B (zh) | 半導體裝置及其形成方法 | |
US20230282750A1 (en) | Dielectric Layers for Semiconductor Devices and Methods of Forming the Same | |
US12080597B2 (en) | Semiconductor devices and methods of manufacture | |
KR20230115200A (ko) | 반도체 디바이스 및 방법 | |
TW202234521A (zh) | 半導體裝置的形成方法 |