TWI748758B - Circuit board having asymmetrical structure - Google Patents

Circuit board having asymmetrical structure Download PDF

Info

Publication number
TWI748758B
TWI748758B TW109140691A TW109140691A TWI748758B TW I748758 B TWI748758 B TW I748758B TW 109140691 A TW109140691 A TW 109140691A TW 109140691 A TW109140691 A TW 109140691A TW I748758 B TWI748758 B TW I748758B
Authority
TW
Taiwan
Prior art keywords
stress buffer
circuit board
circuit
thickness
substrate
Prior art date
Application number
TW109140691A
Other languages
Chinese (zh)
Other versions
TW202222116A (en
Inventor
徐娓娓
張濤
楊海
孫奇
呂政明
Original Assignee
健鼎科技股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 健鼎科技股份有限公司 filed Critical 健鼎科技股份有限公司
Priority to TW109140691A priority Critical patent/TWI748758B/en
Application granted granted Critical
Publication of TWI748758B publication Critical patent/TWI748758B/en
Publication of TW202222116A publication Critical patent/TW202222116A/en

Links

Images

Abstract

A circuit board having an asymmetrical structure is provided. The circuit board includes a core substrate structure and a build-up structure. The core substrate structure includes a substrate, an inner patterned circuit, and a bottom patterned circuit. The substrate includes a first board surface and a second board surface opposite to the first board surface. The inner patterned circuit is formed on the first board surface, and the bottom patterned circuit is formed on the second surface. The build-up structure includes a dielectric layer and a top patterned circuit. The dielectric layer is formed on the first board surface, and the top patterned circuit is formed on a side surface of the dielectric layer. The core substrate has a first thickness, the dielectric layer has a second thickness, and the fist thickness is greater than the second thickness to form an asymmetrical structure.

Description

具有非對稱結構的電路板Circuit board with asymmetric structure

本發明涉及一種電路板,特別是涉及一種具有非對稱結構的電路板。The invention relates to a circuit board, in particular to a circuit board with an asymmetric structure.

一般來說,現有電路板的線路層層數通常設計為偶數層。舉例來說,現有的電路板具有的線路層層數通常為四層、六層、或八層。然而,現有的電路板存在著製造成本高及整體板厚無法被有效地降低的問題。Generally speaking, the number of circuit layers of existing circuit boards is usually designed to be an even number of layers. For example, the number of circuit layers in an existing circuit board is usually four, six, or eight. However, the existing circuit boards have the problems of high manufacturing cost and the overall board thickness cannot be effectively reduced.

故,如何通過結構設計的改良,提供一種具有非對稱結構的電路板,來降低電路板的製造成本及整體板厚,來克服上述的缺陷,已成為該項事業所欲解決的重要課題之一。Therefore, how to reduce the manufacturing cost and overall thickness of the circuit board by improving the structural design to provide a circuit board with an asymmetric structure to overcome the above-mentioned shortcomings has become one of the important issues to be solved by this business. .

本發明所要解決的技術問題在於,針對現有技術的不足提供一種具有非對稱結構的電路板,相對於現有的電路板,本發明提供的所述電路板能具有較低的製造成本及較小的整體板厚。The technical problem to be solved by the present invention is to provide a circuit board with an asymmetric structure in view of the shortcomings of the prior art. Compared with the existing circuit board, the circuit board provided by the present invention can have a lower manufacturing cost and a smaller size. Overall board thickness.

為了解決上述的技術問題,本發明所採用的其中一技術方案是提供一種具有非對稱結構的電路板,其包括:一核心基板結構,其包含:一基板,其具有位於相反側的一第一表面及一第二表面;一內層圖案化線路,其形成於所述第一表面上;及一底面圖案化線路,其形成於所述第二表面上;以及一線路增層結構,其包含:一介電質層,其形成於所述基板的所述第一表面上、且覆蓋所述內層圖案化線路,並且所述介電質層的遠離所述基板的一側表面定義為一第三表面;及一頂面圖案化線路,其形成於所述第三表面上;其中,所述基板具有一第一厚度,所述介電質層具有一第二厚度,並且所述第一厚度大於所述第二厚度,以形成一非對稱結構。In order to solve the above technical problems, one of the technical solutions adopted by the present invention is to provide a circuit board with an asymmetric structure, which includes: a core substrate structure, which includes: a substrate with a first substrate on the opposite side Surface and a second surface; an inner layer patterned circuit formed on the first surface; and a bottom surface patterned circuit formed on the second surface; and a circuit build-up structure including : A dielectric layer formed on the first surface of the substrate and covering the inner patterned circuit, and the surface of the dielectric layer on the side away from the substrate is defined as a A third surface; and a top surface patterned circuit formed on the third surface; wherein the substrate has a first thickness, the dielectric layer has a second thickness, and the first The thickness is greater than the second thickness to form an asymmetric structure.

本發明的其中一有益效果在於,本發明所提供的具有非對稱結構的電路板,其能通過“所述具有非對稱結構的電路板包含有一核心基板結構及一線路增層結構”以及“所述基板具有一第一厚度,所述介電質層具有一第二厚度,並且所述第一厚度大於所述第二厚度,以形成一非對稱結構”的技術方案,以使得所述具有非對稱結構的電路板能具有相對低的製造成本及整體板厚。One of the beneficial effects of the present invention is that the circuit board with an asymmetric structure provided by the present invention can pass "the circuit board with an asymmetric structure includes a core substrate structure and a circuit build-up structure" and "the The substrate has a first thickness, the dielectric layer has a second thickness, and the first thickness is greater than the second thickness to form an asymmetric structure." The symmetrical structure of the circuit board can have relatively low manufacturing cost and overall board thickness.

為使能更進一步瞭解本發明的特徵及技術內容,請參閱以下有關本發明的詳細說明與圖式,然而所提供的圖式僅用於提供參考與說明,並非用來對本發明加以限制。In order to further understand the features and technical content of the present invention, please refer to the following detailed description and drawings about the present invention. However, the provided drawings are only for reference and description, and are not used to limit the present invention.

以下是通過特定的具體實施例來說明本發明所公開有關“具有非對稱結構的電路板”的實施方式,本領域技術人員可由本說明書所公開的內容瞭解本發明的優點與效果。本發明可通過其他不同的具體實施例加以施行或應用,本說明書中的各項細節也可基於不同觀點與應用,在不悖離本發明的構思下進行各種修改與變更。另外,本發明的附圖僅為簡單示意說明,並非依實際尺寸的描繪,事先聲明。以下的實施方式將進一步詳細說明本發明的相關技術內容,但所公開的內容並非用以限制本發明的保護範圍。The following is a specific embodiment to illustrate the implementation of the "circuit board with asymmetric structure" disclosed in the present invention. Those skilled in the art can understand the advantages and effects of the present invention from the content disclosed in this specification. The present invention can be implemented or applied through other different specific embodiments, and various details in this specification can also be based on different viewpoints and applications, and various modifications and changes can be made without departing from the concept of the present invention. In addition, the drawings of the present invention are merely schematic illustrations, and are not drawn according to actual size, and are stated in advance. The following embodiments will further describe the related technical content of the present invention in detail, but the disclosed content is not intended to limit the protection scope of the present invention.

應當可以理解的是,雖然本文中可能會使用到“第一”、“第二”、“第三”等術語來描述各種元件或者信號,但這些元件或者信號不應受這些術語的限制。這些術語主要是用以區分一元件與另一元件,或者一信號與另一信號。另外,本文中所使用的術語“或”,應視實際情況可能包括相關聯的列出項目中的任一個或者多個的組合。It should be understood that although terms such as “first”, “second”, and “third” may be used herein to describe various elements or signals, these elements or signals should not be limited by these terms. These terms are mainly used to distinguish one element from another, or one signal from another signal. In addition, the term "or" used in this document may include any one or a combination of more of the associated listed items depending on the actual situation.

[具有非對稱結構的電路板][Circuit board with asymmetric structure]

參閱圖1所示,圖1為本發明實施例的電路板的剖視示意圖。本發明提供一種具有非對稱結構的電路板100(以下簡稱為電路板100),所述電路板100包括一核心基板結構1及一線路增層結構2。所述核心基板結構1包含有一基板11、一內層圖案化線路12、及一底面圖案化線路13。所述基板11具有位於相反側的一第一表面111及一第二表面112,所述內層圖案化線路12是形成於所述第一表面111上,並且所述底面圖案化線路13是形成於所述第二表面112上。此外,所述核心基板結構1的所述第二表面112上可以是未形成有其它的線路增層結構,但本發明不受限於此。Refer to FIG. 1, which is a schematic cross-sectional view of a circuit board according to an embodiment of the present invention. The present invention provides a circuit board 100 with an asymmetric structure (hereinafter referred to as the circuit board 100 for short). The circuit board 100 includes a core substrate structure 1 and a circuit build-up structure 2. The core substrate structure 1 includes a substrate 11, an inner patterned circuit 12, and a bottom patterned circuit 13. The substrate 11 has a first surface 111 and a second surface 112 on opposite sides, the inner patterned circuit 12 is formed on the first surface 111, and the bottom patterned circuit 13 is formed On the second surface 112. In addition, the second surface 112 of the core substrate structure 1 may have no other line build-up structure formed on it, but the present invention is not limited to this.

所述線路增層結構2包含有一介電質層21及一頂面圖案化線路22。所述介電質層21是形成於所述基板11的所述第一表面111上、且覆蓋所述內層圖案化線路12。所述介電質層21的遠離所述基板11的一側表面定義為一第三表面211,並且所述頂面圖案化線路22是形成於所述第三表面211上。The circuit build-up structure 2 includes a dielectric layer 21 and a patterned circuit 22 on the top surface. The dielectric layer 21 is formed on the first surface 111 of the substrate 11 and covers the inner patterned circuit 12. The side surface of the dielectric layer 21 away from the substrate 11 is defined as a third surface 211, and the top surface patterned circuit 22 is formed on the third surface 211.

所述基板11具有一第一厚度T1,所述介電質層21具有一第二厚度T2,並且所述第一厚度T1大於所述第二厚度T2,以形成一非對稱結構。所述基板的所述第一厚度T1可以為所述介電質層21的所述第二厚度T2的1.2倍至2.0倍。具體來說,所述基板11的所述第一厚度T1可以是介於50微米至80微米之間,並且所述介電質層21的所述第二厚度T2是介於25微米至55微米之間,但本發明不受限於此。此外,所述介電質層21的材質可以例如為環氧樹脂或含玻璃纖維之環氧樹脂,但本發明不受限於此。The substrate 11 has a first thickness T1, the dielectric layer 21 has a second thickness T2, and the first thickness T1 is greater than the second thickness T2 to form an asymmetric structure. The first thickness T1 of the substrate may be 1.2 to 2.0 times the second thickness T2 of the dielectric layer 21. Specifically, the first thickness T1 of the substrate 11 may be between 50 μm and 80 μm, and the second thickness T2 of the dielectric layer 21 may be between 25 μm and 55 μm. However, the present invention is not limited to this. In addition, the material of the dielectric layer 21 can be, for example, epoxy resin or epoxy resin containing glass fiber, but the present invention is not limited thereto.

需要說明的是,所述內層圖案化線路12、所述底面圖案化線路13、及所述頂面圖案化線路22皆可以是包含有多個金屬導體(圖未標示),並且多個所述金屬導體是彼此間隔地排列。多個所述金屬導體的尺寸及任兩個相鄰的所述金屬導體之間的距離可以依據需求變化。也就是說,所述尺寸及所述距離不限制為相同或不相同。各個所述金屬導體可為一金屬墊(pad)或金屬線路(pattern),但本發明不受限於此。It should be noted that the inner layer patterned circuit 12, the bottom surface patterned circuit 13, and the top surface patterned circuit 22 may all include a plurality of metal conductors (not shown in the figure), and a plurality of The metal conductors are arranged spaced apart from each other. The size of the plurality of metal conductors and the distance between any two adjacent metal conductors can be changed according to requirements. That is, the size and the distance are not limited to be the same or different. Each of the metal conductors can be a metal pad or a metal circuit (pattern), but the present invention is not limited thereto.

此外,於本實施例中,所述電路板100所包含的線路層的總數量為三個(也就是,所述內層圖案化線路12、底面圖案化線路13、及所述頂面圖案化線路22的數量的總和),因此相對於具有對稱結構的現有的電路板,本實施例中的所述電路板100能具有較低的整體板厚以及相對低的製造成本。In addition, in this embodiment, the total number of circuit layers included in the circuit board 100 is three (that is, the inner patterned circuit 12, the bottom patterned circuit 13, and the top patterned circuit The sum of the number of lines 22), therefore, compared to the existing circuit board with a symmetrical structure, the circuit board 100 in this embodiment can have a lower overall board thickness and a relatively low manufacturing cost.

所述電路板100還可以包含有一電鍍通孔結構3(plated-through holes,PTH),所述電鍍通孔結構3貫穿地形成於所述核心基板結構1及所述線路增層結構2,並且所述內層圖案化線路12、所述底面圖案化線路13、及所述頂面圖案化線路22是通過所述電鍍通孔結構3彼此電性連接。具體來說,所述電鍍通孔結構3包含有一通孔31及鍍設於所述通孔31的內壁的一金屬傳導層32。所述電鍍通孔結構3通過所述金屬傳導層32而電性連接所述內層圖案化線路12、所述底面圖案化線路13、及所述頂面圖案化線路22的多個所述金屬導體。The circuit board 100 may further include a plated-through hole structure 3 (PTH), and the plated-through hole structure 3 is formed through the core substrate structure 1 and the circuit build-up structure 2, and The inner layer patterned circuit 12, the bottom surface patterned circuit 13, and the top surface patterned circuit 22 are electrically connected to each other through the plated through-hole structure 3. Specifically, the plated through hole structure 3 includes a through hole 31 and a metal conductive layer 32 plated on the inner wall of the through hole 31. The electroplated through-hole structure 3 is electrically connected to the inner layer patterned circuit 12, the bottom surface patterned circuit 13, and the top surface patterned circuit 22 through the metal conductive layer 32. conductor.

請參閱圖2所示,圖2為本發明實施例的電路板包含有底面應力緩衝結構的剖視示意圖。由於所述基板11的所述第一厚度T1是大於所述介電質層21的所述第二厚度T2,所述電路板100會對應產生一應力,所述應力使得所述的電路板100朝著所述核心基板結構1方向彎曲。為了避免所述應力導致所述電路板100的彎曲,所述核心基板結構1還可以具有一底面應力緩衝結構14。Please refer to FIG. 2, which is a schematic cross-sectional view of a circuit board including a bottom surface stress buffer structure according to an embodiment of the present invention. Since the first thickness T1 of the substrate 11 is greater than the second thickness T2 of the dielectric layer 21, the circuit board 100 will correspondingly generate a stress, which makes the circuit board 100 It is bent in the direction of the core substrate structure 1. In order to avoid the bending of the circuit board 100 caused by the stress, the core substrate structure 1 may also have a bottom surface stress buffer structure 14.

詳細來說,所述底面應力緩衝結構14是形成於所述基板11的所述第二表面112上,並且所述底面應力緩衝結構14是環繞於所述底面圖案化線路13的周圍而形成。所述底面應力緩衝結構14經配置於所述核心基板結構1上產生抵抗所述電路板100朝著所述核心基板結構1方向彎曲的所述應力。In detail, the bottom surface stress buffer structure 14 is formed on the second surface 112 of the substrate 11, and the bottom surface stress buffer structure 14 is formed around the bottom surface patterned circuit 13. The bottom surface stress buffer structure 14 is configured on the core substrate structure 1 to generate the stress resisting the bending of the circuit board 100 toward the core substrate structure 1.

請參閱圖2及圖5所示,圖5為本發明實施例的底面應力緩衝結構的放大示意圖。所述底面應力緩衝結構14包含有多個底面應力緩衝凸塊141,並且多個所述底面應力緩衝凸塊141彼此間隔設置、且呈交錯排列或矩陣排列。於本實施例中,每個所述底面應力緩衝凸塊141為呈非圓形的幾何圖形,每個所述底面應力緩衝凸塊141與其相鄰的底面應力緩衝凸塊141之間形成有一固定間隙141a(也就是說,任兩個相鄰的所述底面應力緩衝凸塊141之間的距離是固定的)。各個所述底面應力緩衝凸塊141可以例如是通過電鍍而形成於所述基板11的所述第二表面112上的金屬(例如銅),但本發明不受限於此。此外,所述基板11的所述第二表面112的至少部分是暴露於所述固定間隙141a。Please refer to FIG. 2 and FIG. 5. FIG. 5 is an enlarged schematic diagram of the bottom surface stress buffer structure according to an embodiment of the present invention. The bottom stress buffer structure 14 includes a plurality of bottom stress buffer bumps 141, and the plurality of bottom stress buffer bumps 141 are spaced apart from each other and arranged in a staggered or matrix arrangement. In this embodiment, each bottom surface stress buffer bump 141 is a non-circular geometric figure, and each bottom surface stress buffer bump 141 and its adjacent bottom surface stress buffer bump 141 form a fixed The gap 141a (that is, the distance between any two adjacent bottom surface stress buffer bumps 141 is fixed). Each of the bottom surface stress buffer bumps 141 may be, for example, a metal (for example, copper) formed on the second surface 112 of the substrate 11 by electroplating, but the present invention is not limited thereto. In addition, at least part of the second surface 112 of the substrate 11 is exposed to the fixed gap 141a.

如圖2及圖5所示,所述固定間隙141a具有一第一寬度W1,每個所述底面應力緩衝凸塊具有一第二寬度W2,所述第二寬度W2大於所述第一寬度W1,並且所述第二寬度為所述第一寬度W1的5.0倍至15倍。所述固定間隙141a的所述第一寬度W1是介於0.1毫米至0.3毫米之間,每個所述底面應力緩衝凸塊141的所述第二寬度W2是介於1.0毫米至1.8毫米之間,並且每個所述底面應力緩衝凸塊141具有介於20微米至40微米之間的一高度H1,但本發明不受限於此。As shown in FIGS. 2 and 5, the fixed gap 141a has a first width W1, each of the bottom stress buffer bumps has a second width W2, and the second width W2 is greater than the first width W1 , And the second width is 5.0 to 15 times the first width W1. The first width W1 of the fixed gap 141a is between 0.1 mm and 0.3 mm, and the second width W2 of each bottom surface stress buffering bump 141 is between 1.0 mm and 1.8 mm And each of the bottom stress buffer bumps 141 has a height H1 ranging from 20 microns to 40 microns, but the present invention is not limited to this.

進一步來說,每個所述底面應力緩衝凸塊141可以為呈五角形或六角形的幾何圖形,多個所述底面應力緩衝凸塊141彼此間隔設置、且呈交錯排列,並且每個所述底面應力緩衝凸塊141是被其它至少五個相鄰的所述底面應力緩衝凸塊141所包圍,但本發明不受限於此。於本實施例中,是以各個所述底面應力緩衝凸塊141呈六角形,並且每個所述底面應力緩衝凸塊141被六個相鄰的所述底面應力緩衝凸塊141所包圍,但本發明不受限於此。Furthermore, each of the bottom surface stress buffer bumps 141 may be a pentagonal or hexagonal geometric figure, a plurality of bottom surface stress buffer bumps 141 are spaced apart from each other and arranged in a staggered arrangement, and each bottom surface The stress buffer bump 141 is surrounded by at least five other adjacent bottom stress buffer bumps 141, but the present invention is not limited to this. In this embodiment, each of the bottom stress buffer bumps 141 is hexagonal, and each bottom stress buffer bump 141 is surrounded by six adjacent bottom stress buffer bumps 141, but The present invention is not limited to this.

請參閱圖3、圖4、及圖6所示,圖3為本發明實施例的電路板包含有底面應力緩衝結構及頂面應力緩衝結構的剖視示意圖,圖4為本發明其中一實施例的電路板的示意圖,圖6為本發明實施例的頂面應力緩衝結構的放大示意圖。為了較佳地避免所述電路板100的彎曲,所述電路板100的所述線路增層結構2可以進一步包含一頂面應力緩衝結構23。所述頂面應力緩衝結構23是形成於所述介電質層21的所述第三表面211上,並且所述頂面應力緩衝結構23是環繞於所述頂面圖案化線路22的周圍而形成。所述頂面應力緩衝結構23經配置於所述線路增層結構2上產生抵抗所述電路板100朝著所述線路增層結構2方向彎曲的一應力。Please refer to FIG. 3, FIG. 4, and FIG. 6. FIG. 3 is a schematic cross-sectional view of a circuit board including a bottom surface stress buffer structure and a top surface stress buffer structure according to an embodiment of the present invention. FIG. 4 is an embodiment of the present invention. The schematic diagram of the circuit board, FIG. 6 is an enlarged schematic diagram of the top surface stress buffer structure of the embodiment of the present invention. In order to better avoid bending of the circuit board 100, the circuit build-up structure 2 of the circuit board 100 may further include a top surface stress buffer structure 23. The top stress buffer structure 23 is formed on the third surface 211 of the dielectric layer 21, and the top stress buffer structure 23 surrounds the top surface patterned circuit 22. form. The top surface stress buffer structure 23 is disposed on the circuit build-up structure 2 to generate a stress resisting bending of the circuit board 100 toward the circuit build-up structure 2.

具體來說,所述頂面應力緩衝結構23包含有多個頂面應力緩衝凸塊231,並且多個所述頂面應力緩衝凸塊231彼此間隔設置、且呈交錯排列或矩陣排列。於本實施例中,每個所述頂面應力緩衝凸塊231為呈非圓形的幾何圖形,每個所述頂面應力緩衝凸塊231與其相鄰的頂面應力緩衝凸塊231之間形成有一固定間隙231a(也就是說,任兩個相鄰的所述頂面應力緩衝凸塊2311之間的距離是固定的)。此外,所述介電質層21的所述第三表面211的至少部分是暴露於所述固定間隙231a。Specifically, the top stress buffer structure 23 includes a plurality of top stress buffer bumps 231, and the plurality of top stress buffer bumps 231 are spaced apart from each other and arranged in a staggered or matrix arrangement. In this embodiment, each of the top surface stress buffer bumps 231 is a non-circular geometric figure, and each of the top surface stress buffer bumps 231 and its adjacent top surface stress buffer bumps 231 are between A fixed gap 231a is formed (that is, the distance between any two adjacent top surface stress buffer bumps 2311 is fixed). In addition, at least part of the third surface 211 of the dielectric layer 21 is exposed to the fixed gap 231a.

如圖3及圖6所示,所述固定間隙231a具有一第三寬度W3,每個所述頂面應力緩衝凸塊231具有一第四寬度W4,所述第四寬度大於所述第三寬度W3,並且所述第四寬度W4為所述第三寬度的5.0倍至15倍。於本實施例中,所述固定間隙231a的所述第三寬度W3是介於0.1毫米至0.3毫米之間,並且每個所述頂面應力緩衝凸塊231的所述第四寬度W4是介於1.0毫米至1.8毫米之間,並且每個所述頂面應力緩衝凸塊231具有介於20微米至40微米之間的一高度H2,但本發明不受限於此。As shown in FIGS. 3 and 6, the fixed gap 231a has a third width W3, and each of the top stress buffer bumps 231 has a fourth width W4, and the fourth width is greater than the third width. W3, and the fourth width W4 is 5.0 to 15 times the third width. In this embodiment, the third width W3 of the fixed gap 231a is between 0.1 mm and 0.3 mm, and the fourth width W4 of each of the top surface stress buffer bumps 231 is between It is between 1.0 mm and 1.8 mm, and each of the top surface stress buffer bumps 231 has a height H2 between 20 μm and 40 μm, but the present invention is not limited to this.

進一步來說每個所述頂面應力緩衝凸塊231可以為呈五角形或六角形的幾何圖形,多個所述頂面應力緩衝凸塊231彼此間隔設置、且呈交錯排列,並且每個所述頂面應力緩衝凸塊231是被其它至少五個相鄰的所述頂面應力緩衝凸塊231所包圍,但本發明不受限於此。於本實施例中,是以各個所述頂面應力緩衝凸塊231呈六角形,並且每個所述頂面應力緩衝凸塊231被六個相鄰的所述頂面應力緩衝凸塊231所包圍,但本發明不受限於此。Furthermore, each of the top surface stress buffer bumps 231 may be a pentagonal or hexagonal geometric figure, and a plurality of the top surface stress buffer bumps 231 are spaced apart from each other and arranged in a staggered arrangement, and each of the The top stress buffer bump 231 is surrounded by at least five other adjacent top stress buffer bumps 231, but the present invention is not limited to this. In this embodiment, each of the top surface stress buffer bumps 231 is hexagonal, and each of the top surface stress buffer bumps 231 is held by six adjacent top surface stress buffer bumps 231. Surrounded, but the present invention is not limited to this.

值得一提的是,所述底面應力緩衝結構14未與所述底面圖案化線路13電性連接、也未與所述電鍍通孔結構3電性連接,並且所述頂面應力緩衝結構23未與所述頂面圖案化線路22電性連接、也未與所述電鍍通孔結構3電性連接。通過所述底面應力緩衝結構14能與所述頂面應力緩衝結構23互相搭配,以使得所述電路板100具有未大於0.75%的一翹曲度。It is worth mentioning that the bottom surface stress buffer structure 14 is not electrically connected to the bottom surface patterned circuit 13, nor is it electrically connected to the plated through-hole structure 3, and the top surface stress buffer structure 23 is not electrically connected. It is electrically connected to the patterned circuit 22 on the top surface, but not electrically connected to the plated through-hole structure 3. The bottom surface stress buffer structure 14 can be matched with the top surface stress buffer structure 23 so that the circuit board 100 has a warpage of less than 0.75%.

此外,如圖4所示,所述電路板100定義有至少一個關鍵區域A及一非關鍵區域B,所述關鍵區域A是位於所述電路板100的中間部分,並且所述非關鍵區域B環繞所述關鍵區域A。在所述核心基板結構1中,所述內層圖案化線路12及所述底面圖案化線路13皆是位於所述關鍵區域A,並且所述底面應力緩衝結構14是位於所述非關鍵區域B。在所述線路增層結構2中,所述頂面圖案化線路22是位於所述關鍵區域A,並且所述頂面應力緩衝結構23是位於所述非關鍵區域B。In addition, as shown in FIG. 4, the circuit board 100 defines at least one critical area A and a non-critical area B. The critical area A is located in the middle of the circuit board 100 and the non-critical area B Surround the critical area A. In the core substrate structure 1, the inner layer patterned circuit 12 and the bottom surface patterned circuit 13 are both located in the critical area A, and the bottom stress buffer structure 14 is located in the non-critical area B . In the circuit build-up structure 2, the top surface patterned circuit 22 is located in the critical area A, and the top stress buffer structure 23 is located in the non-critical area B.

換個角度說,所述關鍵區域A可以視為所述電路板100形成有任何線路的區域(如所述內層圖案化線路12、底面圖案化線路13、或所述頂面圖案化線路22),而所述非關鍵區B可以視為所述電路板100未形成有任何線路的區域。所述電路板100在最終成型時,所述電路板100的所述關鍵區域A會被保留,並且所述電路板100的所述非關鍵區域B會被移除。To put it another way, the key area A can be regarded as an area where any circuit is formed on the circuit board 100 (such as the inner layer patterned circuit 12, the bottom surface patterned circuit 13, or the top surface patterned circuit 22) , And the non-critical area B can be regarded as an area where no circuit is formed on the circuit board 100. When the circuit board 100 is finally formed, the critical area A of the circuit board 100 will be reserved, and the non-critical area B of the circuit board 100 will be removed.

所述底面應力緩衝結構14的多個所述底面應力緩衝凸塊141在所述基板11的所述第二表面112的所述非關鍵區域B具有10%至15%之間的覆蓋率,並且所述頂面應力緩衝結構23的多個所述頂面應力緩衝凸塊231在所述介電質層21的所述第三表面211的所述非關鍵區域B具有10%至15%之間的覆蓋率,以使得所述底面應力緩衝結構14及所述頂面應力緩衝結構23能提供有效的應力緩衝的效果而減少所述電路板的翹曲度。The plurality of bottom stress buffer bumps 141 of the bottom stress buffer structure 14 have a coverage of between 10% and 15% on the non-critical area B of the second surface 112 of the substrate 11, and The plurality of top stress buffer bumps 231 of the top stress buffer structure 23 have between 10% and 15% in the non-critical area B of the third surface 211 of the dielectric layer 21 The coverage rate of the bottom surface stress buffer structure 14 and the top surface stress buffer structure 23 can provide an effective stress buffer effect and reduce the warpage of the circuit board.

[具有非對稱結構的電路板的製造方法][Method for manufacturing circuit board with asymmetric structure]

請參閱圖7至圖11所示,圖7為本發明實施例的電路板的製造方法的前置步驟的示意圖,圖8為本發明實施例的電路板的製造方法的增層步驟的示意圖,圖9為本發明實施例的電路板的製造方法的鑽孔步驟的示意圖,圖10為本發明實施例的電路板的製造方法的電鍍步驟的示意圖,圖11為本發明實施例的電路板的製造方法的外層圖案化步驟的示意圖。Please refer to FIG. 7 to FIG. 11. FIG. 7 is a schematic diagram of the pre-steps of the method of manufacturing a circuit board according to an embodiment of the present invention, and FIG. 8 is a schematic diagram of the build-up steps of the method of manufacturing a circuit board according to an embodiment of the present invention. 9 is a schematic diagram of the drilling step of the circuit board manufacturing method of the embodiment of the invention, FIG. 10 is a schematic diagram of the electroplating step of the circuit board manufacturing method of the embodiment of the invention, and FIG. 11 is a diagram of the circuit board of the embodiment of the invention A schematic diagram of the outer layer patterning step of the manufacturing method.

本實施例還公開有一種具有非對稱結構的電路板的製造方法。所述具有非對稱結構的電路板的製造方法包括一前置步驟、一增層步驟、一除膠步驟、一鑽孔步驟、一電鍍步驟、及一外層圖案化步驟。然而,本實施例的具有非對稱結構的電路板可以是由上述製造方法所製成,但本發明不受限於此。再者,本發明於實現上述具有非對稱結構的電路板的製造方法時,不以上述各個步驟的內容以及順序為限。This embodiment also discloses a method for manufacturing a circuit board with an asymmetric structure. The manufacturing method of the circuit board with an asymmetric structure includes a pre-step, a build-up step, a glue removal step, a drilling step, an electroplating step, and an outer layer patterning step. However, the circuit board with the asymmetric structure of this embodiment may be manufactured by the above-mentioned manufacturing method, but the present invention is not limited to this. Furthermore, the present invention is not limited to the content and sequence of the above-mentioned steps when implementing the above-mentioned method for manufacturing the circuit board with an asymmetric structure.

於所述前置步驟中,提供一基板11及一內層圖案化線路12。所述基板11具有位於相反側的一第一表面111及一第二表面112,並且所述內層圖案化線路12是形成於所述第一表面111上。In the pre-step, a substrate 11 and an inner patterned circuit 12 are provided. The substrate 11 has a first surface 111 and a second surface 112 on opposite sides, and the inner patterned circuit 12 is formed on the first surface 111.

於所述增層步驟中,於所述基板11的所述第一表面111形成一介電質層21並且所述介電質層21覆蓋所述內層圖案化線路12。所述介電質層21的遠離所述基板11的一側表面定義為一第三表面211。In the layer build-up step, a dielectric layer 21 is formed on the first surface 111 of the substrate 11 and the dielectric layer 21 covers the inner patterned circuit 12. The surface of the dielectric layer 21 away from the substrate 11 is defined as a third surface 211.

於所述除膠步驟中,對所述基板11的所述第二表面112進行除膠。由於所述基板11的所述第二表面112上未形成有任何其它的線路增層結構,因此在所述增層步驟後,所述第二表面112上可能會有增層步驟中所產生的粉塵殘留,所以需對所述第二表面112進行除膠以避免粉塵對後續製程造成負面影響。此外,於所述除膠步驟中,可以是通過除膠渣液、紫外線或電漿而對所述基板11的所述第二表面112進行除膠。In the de-glueing step, the second surface 112 of the substrate 11 is de-glueed. Since there is no other circuit build-up structure formed on the second surface 112 of the substrate 11, after the build-up step, the second surface 112 may be generated during the build-up step. Dust remains, so the second surface 112 needs to be degummed to prevent the dust from negatively affecting the subsequent manufacturing process. In addition, in the degumming step, the second surface 112 of the substrate 11 can be degummed by a sludge removal liquid, ultraviolet rays or plasma.

於所述鑽孔步驟中,對所述介電質層21及所述基板11共同進行鑽孔以形成一通孔31,並且所述通孔31貫穿所述基板11及所述介電質層21。In the drilling step, the dielectric layer 21 and the substrate 11 are jointly drilled to form a through hole 31, and the through hole 31 penetrates the substrate 11 and the dielectric layer 21 .

於所述電鍍步驟中,對所述介電質層21及所述基板11共同進行電鍍以於所述通孔31的內側壁形成一金屬傳導層32。所述通孔31及所述金屬傳導層32共同定義為一電鍍通孔結構3。In the electroplating step, the dielectric layer 21 and the substrate 11 are jointly electroplated to form a metal conductive layer 32 on the inner sidewall of the through hole 31. The through hole 31 and the metal conductive layer 32 are collectively defined as a plated through hole structure 3.

於所述外層圖案化步驟中,於所述介電質層21的所述第三表面211形成一頂面圖案化線路13及一頂面應力緩衝結構23,並且於所述基板11的所述第二表面112形成一底面圖案化線路13及一底面應力緩衝結構14(如圖11所示)。所述基板11、所述內層圖案化線路12、及所述底面圖案化線路13共同定義為一核心基板結構1,並且所述介電質層21及所述頂面圖案化線路22共同定義為一線路增層結構2。In the outer layer patterning step, a top surface patterned circuit 13 and a top surface stress buffer structure 23 are formed on the third surface 211 of the dielectric layer 21, and on the substrate 11 The second surface 112 forms a bottom surface patterned circuit 13 and a bottom surface stress buffer structure 14 (as shown in FIG. 11 ). The substrate 11, the inner layer patterned circuit 12, and the bottom surface patterned circuit 13 are collectively defined as a core substrate structure 1, and the dielectric layer 21 and the top surface patterned circuit 22 collectively define For a line build-up structure 2.

需要說明的是,於所述外層圖案化步驟中,所述介電質層21的所述第三表面211可以是沒有形成所述頂面應力緩衝結構23,並且僅於所述基板11的所述第二表面112形成所述底面應力緩衝結構14(如圖2所示),或者所述電路板100也可以是不包含有所述頂面應力緩衝結構23及所述底面應力緩衝結構14(如圖1所示),但本發明不受限於此。It should be noted that, in the step of patterning the outer layer, the third surface 211 of the dielectric layer 21 may not have the top surface stress buffer structure 23 formed, and only on all surfaces of the substrate 11 The second surface 112 forms the bottom stress buffer structure 14 (as shown in FIG. 2), or the circuit board 100 may not include the top stress buffer structure 23 and the bottom stress buffer structure 14 ( As shown in Figure 1), but the present invention is not limited to this.

[本發明實施例的有益效果][Beneficial Effects of Embodiments of the Invention]

本發明的其中一有益效果在於,本發明所提供的具有非對稱結構的電路板,其能通過“所述具有非對稱結構的電路板包含有一核心基板結構及一線路增層結構”以及“所述基板具有一第一厚度,所述介電質層具有一第二厚度,並且所述第一厚度大於所述第二厚度,以形成一非對稱結構”的技術方案,以使得所述具有非對稱結構的電路板能具有相對低的製造成本及整體板厚。One of the beneficial effects of the present invention is that the circuit board with an asymmetric structure provided by the present invention can pass "the circuit board with an asymmetric structure includes a core substrate structure and a circuit build-up structure" and "the The substrate has a first thickness, the dielectric layer has a second thickness, and the first thickness is greater than the second thickness to form an asymmetric structure." The symmetrical structure of the circuit board can have relatively low manufacturing cost and overall board thickness.

更進一步來說,本發明所提供的具有非對稱結構的電路板,其能通過“所述核心基板結構具有所述底面應力緩衝結構,並且所述底面應力緩衝結構形成於所述基板的所述第二表面上”及“所述線路增層結構包具有所述頂面應力緩衝結構,並且所述底面應力緩衝結構形成於所述介電質層的所述第三表面上”的技術方案,以有效地降低所述電路板的翹曲度。Furthermore, the circuit board with an asymmetric structure provided by the present invention can pass "the core substrate structure has the bottom surface stress buffer structure, and the bottom surface stress buffer structure is formed on the substrate "On the second surface" and "the circuit build-up structure package has the top surface stress buffer structure, and the bottom surface stress buffer structure is formed on the third surface of the dielectric layer" technical solutions, In order to effectively reduce the warpage of the circuit board.

以上所公開的內容僅為本發明的優選可行實施例,並非因此侷限本發明的申請專利範圍,所以凡是運用本發明說明書及圖式內容所做的等效技術變化,均包含於本發明的申請專利範圍內。The content disclosed above is only a preferred and feasible embodiment of the present invention, and does not limit the scope of the patent application of the present invention. Therefore, all equivalent technical changes made using the description and schematic content of the present invention are included in the application of the present invention. Within the scope of the patent.

100:電路板100: circuit board

1:核心基板結構1: Core substrate structure

11:基板11: substrate

111:第一表面111: first surface

112:第二表面112: second surface

12:內層圖案化線路12: inner patterned circuit

13:底面圖案化線路13: Patterned circuit on the bottom surface

14:底面應力緩衝結構14: Bottom stress buffer structure

141:底面應力緩衝凸塊141: Bottom stress buffer bump

141a:固定間隙141a: fixed gap

2:線路增層結構2: Line build-up structure

21:介電質層21: Dielectric layer

211:第三表面211: Third Surface

22:頂面圖案化線路22: Patterned circuit on the top surface

23:頂面應力緩衝結構23: Top surface stress buffer structure

231:頂面應力緩衝凸塊231: Top stress buffer bump

231a:固定間隙231a: fixed gap

3:電鍍通孔結構3: Plated through hole structure

31:通孔31: Through hole

32:金屬傳導層32: Metal conductive layer

A:關鍵區域A: Key area

B:非關鍵區域B: Non-critical area

H1,H2:高度H1, H2: height

T1:第一厚度T1: first thickness

T2:第二厚度T2: second thickness

W1:第一寬度W1: first width

W2:第二寬度W2: second width

W3:第三寬度W3: third width

W4:第四寬度W4: Fourth width

圖1為本發明實施例的電路板的剖視示意圖。FIG. 1 is a schematic cross-sectional view of a circuit board according to an embodiment of the present invention.

圖2為本發明實施例的電路板包含有底面應力緩衝結構的剖視示意圖。2 is a schematic cross-sectional view of a circuit board including a bottom surface stress buffer structure according to an embodiment of the present invention.

圖3為本發明實施例的電路板包含有底面應力緩衝結構及頂面應力緩衝結構的剖視示意圖。3 is a schematic cross-sectional view of a circuit board including a bottom surface stress buffer structure and a top surface stress buffer structure according to an embodiment of the present invention.

圖4為本發明其中一實施例的電路板的示意圖。Fig. 4 is a schematic diagram of a circuit board according to one embodiment of the present invention.

圖5為本發明實施例的底面應力緩衝結構的放大示意圖。FIG. 5 is an enlarged schematic diagram of the bottom surface stress buffer structure according to an embodiment of the present invention.

圖6為本發明實施例的頂面應力緩衝結構的放大示意圖。FIG. 6 is an enlarged schematic diagram of a top surface stress buffer structure according to an embodiment of the present invention.

圖7為本發明實施例的電路板的製造方法的前置步驟的示意圖。FIG. 7 is a schematic diagram of the pre-steps of the manufacturing method of the circuit board according to the embodiment of the present invention.

圖8為本發明實施例的電路板的製造方法的增層步驟的示意圖。FIG. 8 is a schematic diagram of the build-up step of the manufacturing method of the circuit board according to the embodiment of the present invention.

圖9為本發明實施例的電路板的製造方法的鑽孔步驟的示意圖。FIG. 9 is a schematic diagram of a drilling step of a manufacturing method of a circuit board according to an embodiment of the present invention.

圖10為本發明實施例的電路板的製造方法的電鍍步驟的示意圖。FIG. 10 is a schematic diagram of an electroplating step in a method of manufacturing a circuit board according to an embodiment of the present invention.

圖11為本發明實施例的電路板的製造方法的外層圖案化步驟的示意圖。FIG. 11 is a schematic diagram of an outer layer patterning step of a method of manufacturing a circuit board according to an embodiment of the present invention.

100:電路板 100: circuit board

1:核心基板結構 1: Core substrate structure

11:基板 11: substrate

111:第一表面 111: first surface

112:第二表面 112: second surface

12:內層圖案化線路 12: inner patterned circuit

13:底面圖案化線路 13: Patterned circuit on the bottom surface

2:線路增層結構 2: Line build-up structure

21:介電質層 21: Dielectric layer

211:第三表面 211: Third Surface

22:頂面圖案化線路 22: Patterned circuit on the top surface

3:電鍍通孔結構 3: Plated through hole structure

31:通孔 31: Through hole

32:金屬傳導層 32: Metal conductive layer

T1:第一厚度 T1: first thickness

T2:第二厚度 T2: second thickness

Claims (9)

一種具有非對稱結構的電路板,其包括:一核心基板結構,其包含:一基板,其具有位於相反側的一第一表面及一第二表面;一內層圖案化線路,其形成於所述第一表面上;一底面圖案化線路,其形成於所述第二表面上;及一底面應力緩衝結構,其形成於所述基板的所述第二表面上,並且所述底面應力緩衝結構是環繞於所述底面圖案化線路的周圍而形成;其中,所述底面應力緩衝結構經配置於所述核心基板結構上產生抵抗所述電路板朝著所述核心基板結構方向彎曲的一應力;以及一線路增層結構,其包含:一介電質層,其形成於所述基板的所述第一表面上、且覆蓋所述內層圖案化線路,並且所述介電質層的遠離所述基板的一側表面定義為一第三表面;及一頂面圖案化線路,其形成於所述第三表面上;其中,所述基板具有一第一厚度,所述介電質層具有一第二厚度,並且所述第一厚度大於所述第二厚度,以形成一非對稱結構。 A circuit board with an asymmetric structure, comprising: a core substrate structure, including: a substrate having a first surface and a second surface on opposite sides; and an inner layer patterned circuit formed on all sides On the first surface; a bottom surface patterned circuit formed on the second surface; and a bottom surface stress buffer structure formed on the second surface of the substrate, and the bottom surface stress buffer structure Is formed around the bottom surface patterned circuit; wherein, the bottom surface stress buffer structure is disposed on the core substrate structure to generate a stress that resists bending of the circuit board toward the core substrate structure; And a circuit build-up structure, comprising: a dielectric layer formed on the first surface of the substrate and covering the inner patterned circuit, and the dielectric layer is far away from the One side surface of the substrate is defined as a third surface; and a top surface patterned circuit is formed on the third surface; wherein, the substrate has a first thickness, and the dielectric layer has a A second thickness, and the first thickness is greater than the second thickness to form an asymmetric structure. 如請求項1所述的電路板,其中,所述基板的所述第一厚度為所述介電質層的所述第二厚度的1.2倍至2.0倍;其中,所述基板的所述第一厚度是介於50微米至80微米之間,並且所述介電質層的所述第二厚度是介於25微米至55微米之間;其中,所述核心基板結構的所述基板的所述第二表面上未形成有其它的線路增層結構。 The circuit board according to claim 1, wherein the first thickness of the substrate is 1.2 to 2.0 times the second thickness of the dielectric layer; wherein the first thickness of the substrate A thickness is between 50 micrometers and 80 micrometers, and the second thickness of the dielectric layer is between 25 micrometers and 55 micrometers; wherein all the substrates of the core substrate structure No other circuit build-up structure is formed on the second surface. 如請求項1所述的電路板,其進一步包括:一電鍍通孔結構(plated-through holes,PTH),所述電鍍通孔結構貫穿地形成於所述核心基板結構及所述線路增層結構,並且所述內層圖案化 線路、所述底面圖案化線路、及所述頂面圖案化線路是通過所述電鍍通孔結構彼此電性連接。 The circuit board according to claim 1, further comprising: a plated-through hole structure (plated-through holes, PTH), the plated-through hole structure is formed through the core substrate structure and the circuit build-up structure , And the inner layer is patterned The circuit, the patterned circuit on the bottom surface, and the patterned circuit on the top surface are electrically connected to each other through the plated through-hole structure. 如請求項1所述的電路板,其中,所述底面應力緩衝結構包含有多個底面應力緩衝凸塊,並且多個所述底面應力緩衝凸塊彼此間隔設置、且呈交錯排列或矩陣排列。 The circuit board according to claim 1, wherein the bottom stress buffer structure includes a plurality of bottom stress buffer bumps, and the plurality of bottom stress buffer bumps are spaced apart from each other, and are arranged in a staggered or matrix arrangement. 如請求項4所述的電路板,其中,每個所述底面應力緩衝凸塊為呈非圓形的幾何圖形,每個所述底面應力緩衝凸塊與其相鄰的底面應力緩衝凸塊之間形成有一固定間隙,並且所述固定間隙具有一第一寬度;其中,每個所述底面應力緩衝凸塊具有一第二寬度,所述第二寬度大於所述第一寬度,並且所述第二寬度為所述第一寬度的5.0倍至15倍。 The circuit board according to claim 4, wherein each of the bottom surface stress buffer bumps is a non-circular geometric figure, and each of the bottom surface stress buffer bumps and its adjacent bottom surface stress buffer bumps A fixed gap is formed, and the fixed gap has a first width; wherein each of the bottom stress buffer bumps has a second width, the second width is greater than the first width, and the second The width is 5.0 to 15 times the first width. 如請求項5所述的電路板,其中,所述固定間隙的所述第一寬度是介於0.1毫米至0.3毫米之間,並且每個所述底面應力緩衝凸塊的所述第二寬度是介於1.0毫米至1.8毫米之間;其中,每個所述底面應力緩衝凸塊具有介於20微米至40微米之間的一高度。 The circuit board according to claim 5, wherein the first width of the fixed gap is between 0.1 mm and 0.3 mm, and the second width of each of the bottom surface stress buffer bumps is It is between 1.0 mm and 1.8 mm; wherein, each of the bottom stress buffer bumps has a height between 20 μm and 40 μm. 如請求項5所述的電路板,其中,每個所述底面應力緩衝凸塊為呈五角形或六角形的幾何圖形,多個所述底面應力緩衝凸塊彼此間隔設置、且呈交錯排列,並且每個所述底面應力緩衝凸塊是被其它至少五個相鄰的所述底面應力緩衝凸塊所包圍。 The circuit board according to claim 5, wherein each of the bottom surface stress buffer bumps is a pentagonal or hexagonal geometric figure, and a plurality of the bottom surface stress buffer bumps are arranged at intervals and in a staggered arrangement, and Each of the bottom stress buffer bumps is surrounded by at least five other adjacent bottom stress buffer bumps. 如請求項1所述的電路板,其中,所述線路增層結構進一步包含:一頂面應力緩衝結構,其形成於所述介電質層的所述第三表面上,並且所述頂面應力緩衝結構是環繞於所述頂面圖案化線路的周圍而形成;其中,所述頂面應力緩衝結構經配置於所述線路增層結構上產 生抵抗所述電路板朝著所述線路增層結構方向彎曲的一應力。 The circuit board according to claim 1, wherein the circuit build-up structure further comprises: a top surface stress buffer structure formed on the third surface of the dielectric layer, and the top surface The stress buffer structure is formed around the patterned circuit on the top surface; wherein the stress buffer structure on the top surface is configured on the circuit build-up structure to produce A stress that resists bending of the circuit board toward the line build-up structure direction is generated. 如請求項8所述的電路板,其中,所述電路板定義有一關鍵區域及一非關鍵區域,所述關鍵區域是位於所述電路板的中間部分,並且所述非關鍵區域環繞所述關鍵區域;其中,在所述核心基板結構中,所述內層圖案化線路及所述底面圖案化線路皆是位於所述關鍵區域,並且所述底面應力緩衝結構是位於所述非關鍵區域;其中,在所述線路增層結構中,所述頂面圖案化線路是位於所述關鍵區域,並且所述頂面應力緩衝結構是位於所述非關鍵區域。The circuit board according to claim 8, wherein the circuit board defines a critical area and a non-critical area, the critical area is located in the middle part of the circuit board, and the non-critical area surrounds the critical area. Area; wherein, in the core substrate structure, the inner layer patterned circuit and the bottom surface patterned circuit are located in the critical area, and the bottom stress buffer structure is located in the non-critical area; wherein In the line build-up structure, the top surface patterned line is located in the critical area, and the top surface stress buffer structure is located in the non-critical area.
TW109140691A 2020-11-20 2020-11-20 Circuit board having asymmetrical structure TWI748758B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW109140691A TWI748758B (en) 2020-11-20 2020-11-20 Circuit board having asymmetrical structure

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW109140691A TWI748758B (en) 2020-11-20 2020-11-20 Circuit board having asymmetrical structure

Publications (2)

Publication Number Publication Date
TWI748758B true TWI748758B (en) 2021-12-01
TW202222116A TW202222116A (en) 2022-06-01

Family

ID=80680996

Family Applications (1)

Application Number Title Priority Date Filing Date
TW109140691A TWI748758B (en) 2020-11-20 2020-11-20 Circuit board having asymmetrical structure

Country Status (1)

Country Link
TW (1) TWI748758B (en)

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW200518642A (en) * 2003-11-20 2005-06-01 Phoenix Prec Technology Corp Un-symmetric printed circuit board and method for fabricating the same
TW200601924A (en) * 2004-06-29 2006-01-01 Phoenix Prec Technology Corp Un-symmetric circuit board and method for fabricating the same
TW201315313A (en) * 2011-09-28 2013-04-01 Unimicron Technology Corp Manufacturing method of circuit structure
CN104582253A (en) * 2013-10-10 2015-04-29 三星电机株式会社 Printed circuit board and method of manufacturing the same

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW200518642A (en) * 2003-11-20 2005-06-01 Phoenix Prec Technology Corp Un-symmetric printed circuit board and method for fabricating the same
TW200601924A (en) * 2004-06-29 2006-01-01 Phoenix Prec Technology Corp Un-symmetric circuit board and method for fabricating the same
TW201315313A (en) * 2011-09-28 2013-04-01 Unimicron Technology Corp Manufacturing method of circuit structure
CN104582253A (en) * 2013-10-10 2015-04-29 三星电机株式会社 Printed circuit board and method of manufacturing the same

Also Published As

Publication number Publication date
TW202222116A (en) 2022-06-01

Similar Documents

Publication Publication Date Title
CN102832181B (en) Chip Scale Package
JP6478309B2 (en) Multilayer substrate and method for manufacturing multilayer substrate
TWI526128B (en) Multilayered substrate and method of manufacturing the same
TWI484875B (en) Circuit board and method for manufacturing same
JP2014131017A (en) Multilayered substrate
KR20120092050A (en) Wiring board and method of manufacturing the same
US7877873B2 (en) Method for forming a wire bonding substrate
US9854669B2 (en) Package substrate
TWI748758B (en) Circuit board having asymmetrical structure
TWI746275B (en) Manufacturing method of circuit board having asymmetrical structure
CN112235966A (en) Circuit board with asymmetric structure and manufacturing method thereof
JP2007214568A (en) Circuit board structure
TW202034468A (en) Embedded component package structure, embedded type panel substrate and manufacturing method thereof
CN203055903U (en) Multilayer packaging substrate structure
US20070151753A1 (en) Printed circuit board having plated through hole with multiple connections and method of fabricating same
CN213342867U (en) Circuit board with asymmetric structure
CN108461405B (en) Circuit carrier plate and manufacturing method thereof
TW201742213A (en) Circuit board and method for making the same
TWI582902B (en) Substrate structure and manufacturing method thereof
TWI722625B (en) Gold finger structure and manufacturing method thereof
TWI704854B (en) Circuit board structure and manufacturing method thereof, display device having circuit board structure and manufacturing method thereof
JP2005340676A (en) Semiconductor device
KR100388296B1 (en) Printed circuit board for semiconductor package
KR20240045408A (en) Method of reducing the electroplating deviation for printed circuit board
JP2022175396A (en) Method for manufacturing printed wiring board