TWI617030B - Thin film transistor and manufacturing method thereof - Google Patents

Thin film transistor and manufacturing method thereof Download PDF

Info

Publication number
TWI617030B
TWI617030B TW102134429A TW102134429A TWI617030B TW I617030 B TWI617030 B TW I617030B TW 102134429 A TW102134429 A TW 102134429A TW 102134429 A TW102134429 A TW 102134429A TW I617030 B TWI617030 B TW I617030B
Authority
TW
Taiwan
Prior art keywords
region
thin film
film transistor
electrode
manufacturing
Prior art date
Application number
TW102134429A
Other languages
Chinese (zh)
Other versions
TW201413970A (en
Inventor
Mamoru Ishizaki
Ryohei Matsubara
Original Assignee
Toppan Printing Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toppan Printing Co Ltd filed Critical Toppan Printing Co Ltd
Publication of TW201413970A publication Critical patent/TW201413970A/en
Application granted granted Critical
Publication of TWI617030B publication Critical patent/TWI617030B/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/417Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
    • H01L29/41725Source or drain electrodes for field effect devices
    • H01L29/41733Source or drain electrodes for field effect devices for thin film transistors with insulated gate

Abstract

本發明之課題在於提供一種半導體形成時對源極電極、汲極電極對準的偏差或圖案寬度不均之影響小的薄膜電晶體。發明之薄膜電晶體係在絕緣基板上以依序積層之方式具有閘極電極、閘極絕緣膜、以及在平面觀看時在與閘極電極重疊之區域彼此具有間隙的源極電極與汲極電極,並具有在該間隙具有區域之半導體圖案的薄膜電晶體,間隙具有間隔固定之第1區域與間隔漸增之第2區域,半導體圖案的形狀係包含間隔固定之區域的整體與間隔漸增之區域的一部分。 An object of the present invention is to provide a thin-film transistor having a small influence on a deviation in alignment of a source electrode and a drain electrode or a variation in pattern width during semiconductor formation. The invented thin film transistor system has a gate electrode, a gate insulating film, and a source electrode and a drain electrode having gaps with each other in a region overlapping the gate electrode when viewed in plan on an insulating substrate. And a thin film transistor having a semiconductor pattern with a region in the gap, the gap has a first region with a fixed interval and a second region with a gradually increasing interval, and the shape of the semiconductor pattern includes the entire region with a constant interval Part of the area.

Description

薄膜電晶體及其製造方法 Thin film transistor and manufacturing method thereof

本發明係有關於薄膜電晶體及其製造方法,尤其係有關於適合軟性基板或印刷法之薄膜電晶體及其製造方法。 The invention relates to a thin film transistor and a manufacturing method thereof, and more particularly to a thin film transistor suitable for a flexible substrate or a printing method and a manufacturing method thereof.

以將半導體本身作為基板之電晶體或積體電路技術為基礎,在玻璃基板上製造非晶形矽(a-Si)或多晶矽(poly-Si)之薄膜電晶體(Thin Film Transistor:TFT),並應用於液晶顯示器等(非專利文獻1)。作為TFT,使用例如如第13圖所示者(在第13圖,半導體形狀係未明示)。在此,TFT係發揮開關之功用,在根據對閘極配線2’所供給之選擇電壓使TFT變成導通時,將對源極配線4’所供給之信號電壓寫入與汲極電極5連接之像素電極5’。所寫入之電壓係被由像素電極5’/閘極絕緣膜3/電容電極10所構成之儲存電容器所保持。閘極絕緣膜3係位於比閘極電極2、閘極配線2’、電容電極10及電容器配線10’更上層,並位於比源極電極4、源極配線4’、汲極電極5、像素電極5’及未圖示之半導體圖案更下層。從電容器配線10’對電容電極10施加電壓。在此,在TFT陣列的情況,因為源極電極及汲極電極之作用係根據所寫入之電壓的極性而變,所以無法根據動作之特徵決定源極電極 及汲極電極之名稱。因此,權宜上將一方稱為源極電極、將另一方稱為汲極電極,預先統一稱呼方法。在本發明,將與配線連接之一方稱為源極、將與像素電極連接之一方稱為汲極。 Based on the transistor or integrated circuit technology using the semiconductor itself as the substrate, manufacture a thin film transistor (TFT) of amorphous silicon (a-Si) or polycrystalline silicon (poly-Si) on a glass substrate, and It is applied to a liquid crystal display and the like (Non-Patent Document 1). As the TFT, for example, as shown in FIG. 13 (the semiconductor shape is not explicitly shown in FIG. 13) is used. Here, the TFT functions as a switch. When the TFT is turned on according to the selection voltage supplied to the gate wiring 2 ′, the signal voltage supplied to the source wiring 4 ′ is written to be connected to the drain electrode 5. Pixel electrode 5 '. The written voltage is held by a storage capacitor composed of the pixel electrode 5 '/ gate insulating film 3 / capacitor electrode 10. The gate insulating film 3 is located higher than the gate electrode 2, the gate wiring 2 ', the capacitor electrode 10, and the capacitor wiring 10', and is located above the source electrode 4, the source wiring 4 ', the drain electrode 5, and the pixel. The electrode 5 'and a semiconductor pattern (not shown) are further lower. A voltage is applied to the capacitor electrode 10 from the capacitor wiring 10 '. Here, in the case of a TFT array, since the roles of the source electrode and the drain electrode change according to the polarity of the written voltage, the source electrode cannot be determined based on the characteristics of the operation. And the name of the drain electrode. Therefore, expediently, one method is called a source electrode and the other is called a drain electrode, and the methods are uniformly called in advance. In the present invention, the one connected to the wiring is referred to as a source, and the one connected to the pixel electrode is referred to as a drain.

[先前技術文獻] [Prior technical literature] [非專利文獻] [Non-patent literature]

[非專利文獻1]松本正一編著:「液晶顯示器技術-主動陣列LCD」產業圖書,1996年11月發行,p.55 [Non-Patent Document 1] Edited by Masaichi Matsumoto: "Liquid Crystal Display Technology-Active Array LCD" Industry Book, Published November 1996, p.55

近年來,有機半導體或氧化物半導體出現,表示可在200℃以下之低溫製作TFT,而對使用塑膠基板之軟性顯示器之期待高漲。除了軟性之特點以外,亦期待重量輕、難損壞、可薄型化之優點。又,由於藉印刷形成TFT,而期待便宜、大面積之顯示器。 In recent years, the emergence of organic semiconductors or oxide semiconductors indicates that TFTs can be manufactured at low temperatures below 200 ° C, and expectations for flexible displays using plastic substrates are rising. In addition to the characteristics of softness, the advantages of light weight, hard damage, and thinness are also expected. In addition, since TFTs are formed by printing, inexpensive and large-area displays are expected.

可是,在使用軟性基板的情況或使用印刷法的情況,與使用硬性基板及光刻法的情況相比,對準偏差變大。軟性基板係因為基板本身之位置精度差,印刷法係因為印刷時之移動所造成的位置精度惡化。又,在油墨之黏度小的情況,因印刷後之流動,而有半導體印刷之圖案寬度不均的問題。 However, when a flexible substrate or a printing method is used, the alignment deviation becomes larger than when a rigid substrate or a photolithography method is used. The position accuracy of the flexible substrate is poor because of the position accuracy of the substrate itself, and the position accuracy of the printing method is deteriorated due to the movement during printing. In addition, when the viscosity of the ink is small, there is a problem that the pattern width of semiconductor printing is uneven due to the flow after printing.

對薄膜電晶體之電流特性影響最大的尺寸參數係通道長度L及通道寬度W。通道係在半導體中電流所流動的區域,通道長度L係電流方向的長度,通道寬度W 係與電流垂直之方向的寬度。通道長度L係大致取決於源極電極、汲極電極之間的距離,若以同一印刷形成源極電極、汲極電極,則無對準偏差或半導體印刷的影響。可是,通道寬度W係受到半導體形成時對源極電極、汲極電極對準的偏差或圖案寬度的影響大。在例如第14A圖~第14C圖所示之圖案設計的情況,第14A圖係完全照設計,但是如第14B圖所示,半導體圖案6偏移至右時則W變大,如第14C圖所示,半導體圖案6偏移至左時則W變小。在例如第15A圖~第15C圖所示之圖案設計的情況,第15A圖係完全照設計,但是如第15B圖所示,半導體圖案6的寬度變大時則W變大,如第15C圖所示,半導體圖案6的寬度變小時則W變小。W變化,電流亦隨之呈比例變化。此外,虛線表示在設計之半導體邊緣。 The size parameters that have the greatest effect on the current characteristics of thin film transistors are the channel length L and the channel width W. A channel is a region in which a current flows in a semiconductor, and a channel length L is a length in a current direction and a channel width W The width in the direction perpendicular to the current. The channel length L is approximately determined by the distance between the source electrode and the drain electrode. If the source electrode and the drain electrode are formed by the same printing, there is no effect of misalignment or semiconductor printing. However, the channel width W is greatly affected by the deviation of the alignment of the source electrode and the drain electrode or the pattern width when the semiconductor is formed. For example, in the case of the pattern design shown in FIGS. 14A to 14C, FIG. 14A is completely designed, but as shown in FIG. 14B, when the semiconductor pattern 6 is shifted to the right, W becomes larger, as shown in FIG. 14C. As shown, when the semiconductor pattern 6 is shifted to the left, W becomes smaller. For example, in the case of the pattern design shown in FIGS. 15A to 15C, FIG. 15A is completely designed, but as shown in FIG. 15B, when the width of the semiconductor pattern 6 becomes larger, W becomes larger, as shown in FIG. 15C. As shown, as the width of the semiconductor pattern 6 becomes smaller, W becomes smaller. As W changes, the current changes proportionally. In addition, the dashed lines indicate the semiconductor edges of the design.

像這樣,由於對源極電極、汲極電極之半導體的對準偏差或圖案寬度不均,發生通道寬度的不均,而有引起電流不均的問題。電流的變化(不均)係在液晶顯示器或電子紙之電晶體、有機電致發光元件之掃描電晶體產生使安全係數(=設計電流值/所需電流值)變大的需要,即設置過大的電晶體。又,在有機電致發光元件之驅動電晶體產生亮度不均,而使畫質變差。 In this manner, unevenness in the channel width due to misalignment of the semiconductors of the source electrode and the drain electrode or pattern width causes the problem of uneven current flow. The change (unevenness) of the current is caused by the need to increase the safety factor (= design current value / required current value) in the transistor of the liquid crystal display or electronic paper, or the scanning transistor of the organic electroluminescence element, that is, set it too large Transistor. In addition, the driving transistor of the organic electroluminescence element has uneven brightness, which deteriorates the image quality.

本發明係鑑於該習知技術之狀況而開發,其課題在於提供對源極電極、汲極電極之半導體的對準偏差或圖案寬度不均之影響小的薄膜電晶體及其製造方法。 The present invention was developed in view of the state of the known technology, and an object thereof is to provide a thin film transistor having a small influence on the misalignment of the semiconductors of the source electrode and the drain electrode or the uneven pattern width, and a method for manufacturing the same.

用以解決該課題之第1發明係一種薄膜電晶體,係在絕緣基板上以依序積層之方式具有閘極電極、閘極絕緣膜、以及在平面觀看時在與該閘極電極重疊之區域彼此具有間隙的源極電極與汲極電極,並具有在該間隙具有區域之半導體圖案的薄膜電晶體,其特徵為:該間隙具有間隔固定之第1區域與間隔漸增之第2區域,該半導體圖案的形狀係包含間隔固定之區域的整體與間隔漸增之區域的一部分。 The first invention to solve this problem is a thin-film transistor having a gate electrode, a gate insulating film, and an area overlapping the gate electrode when viewed in a plane in order to be laminated in order. A thin film transistor having a source electrode and a drain electrode having a gap between each other, and a semiconductor pattern having a region in the gap, wherein the gap has a first region with a fixed interval and a second region with an increasing interval. The shape of the semiconductor pattern includes the entire spaced-apart region and a portion of the gradually-increased region.

第2發明係一種薄膜電晶體,其特徵為:在第1發明,係該閘極電極與閘極配線連接、該源極電極與源極配線連接之陣列狀的薄膜電晶體,該半導體圖案係沿著該源極配線之等寬的帶狀,複數個薄膜電晶體之半導體連接而成。 The second invention is a thin film transistor, and the first invention is an array of thin film transistors in which the gate electrode is connected to the gate wiring, and the source electrode is connected to the source wiring, and the semiconductor pattern is A plurality of thin film transistors are connected along a strip of equal width along the source wiring.

第3發明係一種薄膜電晶體,係在絕緣基板上以依序積層之方式具有閘極電極、閘極絕緣膜、以及在平面觀看時在與該閘極電極重疊之區域彼此具有間隙的源極電極與汲極電極,並具有在該間隙具有區域之半導體圖案的薄膜電晶體,其特徵為:該間隙具有間隔固定之第1區域與間隔漸增之第2區域,該半導體圖案形成於該第1區域,而在該第2區域係未必形成。 The third invention is a thin film transistor having a gate electrode, a gate insulating film, and a source electrode having a gap with each other in a region overlapping the gate electrode when viewed in plan on an insulating substrate. An electrode and a drain electrode, and a thin film transistor having a semiconductor pattern having a region in the gap, characterized in that the gap has a first region with a fixed interval and a second region with an increasing interval, and the semiconductor pattern is formed on the first 1 area, but the second area is not necessarily formed.

第4發明係一種薄膜電晶體,其特徵為:在第3發明,係該閘極電極與閘極配線連接、該源極電極與源極配線連接之陣列狀的薄膜電晶體,該半導體圖案係沿著該源極配線的帶狀,複數個薄膜電晶體之半導體連接而成。 The fourth invention is a thin film transistor, and the third invention is an array of thin film transistors in which the gate electrode is connected to the gate wiring and the source electrode is connected to the source wiring, and the semiconductor pattern is A plurality of thin-film transistor semiconductors are connected along a strip shape along the source wiring.

第5發明係一種薄膜電晶體之製造方法,係至少具有以下之步驟之薄膜電晶體的製造方法,形成步驟,係在絕緣基板上以依序積層之方式具有閘極電極、閘極絕緣膜、以及在平面觀看時在與該閘極電極重疊之區域彼此具有間隙的源極電極與汲極電極;及印刷步驟,係印刷在該間隙具有區域之半導體圖案;該製造方法之特徵為:該間隙具有間隔固定之第1區域與間隔漸增之第2區域,以包含該第1區域的整體與該第2區域的一部分的方式印刷該半導體圖案。 The fifth invention is a method for manufacturing a thin film transistor, a method for manufacturing a thin film transistor having at least the following steps, and a forming step, which includes a gate electrode, a gate insulating film, And a source electrode and a drain electrode having a gap with each other in a region overlapping the gate electrode when viewed in plan; and a printing step of printing a semiconductor pattern in a region having the gap; the manufacturing method is characterized by the gap The semiconductor pattern has a first region with a fixed interval and a second region with a gradually increasing interval, and the semiconductor pattern is printed so as to include the entirety of the first region and a part of the second region.

第6發明係一種薄膜電晶體的製造方法,其特徵為:在第5發明,該半導體圖案之印刷圖案係沿著該源極配線之等寬的帶狀。 A sixth invention is a method for manufacturing a thin film transistor, and in the fifth invention, the printed pattern of the semiconductor pattern is in a strip shape having a constant width along the source wiring.

第7發明係一種薄膜電晶體的製造方法,其特徵為:在第5或第6發明,以包含該第1區域之整體與該第2區域之一部分的方式所印刷之該半導體圖案的該印刷圖案中,印刷於該第2區域之半導體會被該第1區域所吸收。 A seventh invention is a method for manufacturing a thin film transistor, characterized in that in the fifth or sixth invention, the printing of the semiconductor pattern printed so as to include the entirety of the first area and a part of the second area In the pattern, the semiconductor printed on the second region is absorbed by the first region.

第8發明係一種薄膜電晶體的製造方法,其特徵為:在第5~第7之任一發明,該第2區域之該間隙與該半導體圖案之該印刷圖案重疊的重疊部具有銳角。 An eighth invention is a method for manufacturing a thin film transistor, and in any one of the fifth to seventh inventions, the overlapping portion where the gap in the second region overlaps the printed pattern of the semiconductor pattern has an acute angle.

若依據本發明,可提供對源極電極、汲極電極之半導體的對準偏差或圖案寬度不均之影響小的薄膜電晶體及其製造方法。 According to the present invention, it is possible to provide a thin film transistor having a small influence on the misalignment of the semiconductors of the source electrode and the drain electrode or the uneven pattern width, and a method for manufacturing the same.

1‧‧‧絕緣基板 1‧‧‧ insulating substrate

2‧‧‧閘極電極 2‧‧‧Gate electrode

2’‧‧‧閘極配線 2’‧‧‧Gate wiring

3‧‧‧閘極絕緣膜 3‧‧‧Gate insulation film

4‧‧‧源極電極 4‧‧‧Source electrode

4’‧‧‧源極配線 4’‧‧‧Source wiring

5‧‧‧汲極電極 5‧‧‧ Drain electrode

5’‧‧‧像素電極 5’‧‧‧pixel electrode

6‧‧‧半導體圖案 6‧‧‧ semiconductor pattern

6’‧‧‧半導體之印刷圖案 6’‧‧‧Printed pattern of semiconductor

7‧‧‧密封層 7‧‧‧Sealing layer

8‧‧‧層間絕緣膜 8‧‧‧ interlayer insulation film

9‧‧‧上部像素電極 9‧‧‧upper pixel electrode

10‧‧‧電容電極 10‧‧‧Capacitive electrode

10’‧‧‧電容器配線 10’‧‧‧ capacitor wiring

第1圖係表示本發明之實施形態,係表示薄膜電晶體之第1構成例的平面圖。 Fig. 1 is a plan view showing an embodiment of the present invention and a first configuration example of a thin film transistor.

第2圖係表示本發明之實施形態,係表示薄膜電晶體之第2構成例的平面圖。 Fig. 2 is a plan view showing an embodiment of the present invention and a second configuration example of a thin film transistor.

第3A圖係表示本發明之實施形態,係關於不均降低效果之第1說明的圖。 FIG. 3A is a diagram illustrating the embodiment of the present invention, and is the first description of the effect of reducing unevenness.

第3B圖係表示本發明之實施形態,係關於不均降低效果之第2說明的圖。 FIG. 3B is a diagram illustrating a second embodiment of the effect of reducing unevenness according to the embodiment of the present invention.

第4A圖係對第2圖之薄膜電晶體之製造方法的一例表示第1步驟的平面圖。 Fig. 4A is a plan view showing an example of the method for manufacturing the thin film transistor of Fig. 2 in the first step.

第4B圖係對第2圖之薄膜電晶體之製造方法的一例表示第2步驟的平面圖。 Fig. 4B is a plan view showing an example of the method for manufacturing the thin film transistor of Fig. 2 in the second step.

第4C圖係對第2圖之薄膜電晶體之製造方法的一例表示第3步驟的平面圖。 FIG. 4C is a plan view showing a third step of an example of the method for manufacturing the thin film transistor of FIG. 2.

第4D圖係對第2圖之薄膜電晶體之製造方法的一例表示第4步驟的平面圖。 FIG. 4D is a plan view showing a fourth step of an example of the method for manufacturing the thin film transistor of FIG. 2.

第4E圖係對第2圖之薄膜電晶體之製造方法的一例表示第5步驟的平面圖。 Fig. 4E is a plan view showing a fifth step of an example of the method for manufacturing the thin film transistor of Fig. 2.

第4F圖係對第2圖之薄膜電晶體之製造方法的一例表示第6步驟的平面圖。 FIG. 4F is a plan view showing the sixth step of an example of the method of manufacturing the thin film transistor of FIG. 2.

第5圖係表示本發明之實施形態,係表示薄膜電晶體之一例的平面圖。 Fig. 5 is a plan view showing an embodiment of the present invention and an example of a thin film transistor.

第6A圖係對第5圖之薄膜電晶體之製造方法的一例表示第1步驟的平面圖。 Fig. 6A is a plan view showing an example of the method for manufacturing the thin film transistor of Fig. 5 in the first step.

第6B圖係對第5圖之薄膜電晶體之製造方法的一例表示第2步驟的平面圖。 FIG. 6B is a plan view showing a second step of an example of the method for manufacturing the thin film transistor of FIG. 5. FIG.

第6C圖係對第5圖之薄膜電晶體之製造方法的一例表示第3步驟的平面圖。 FIG. 6C is a plan view showing a third step of an example of the method of manufacturing the thin film transistor of FIG. 5.

第7圖係表示本發明之實施形態,係表示薄膜電晶體之第3構成例的平面圖。 Fig. 7 is a plan view showing an embodiment of the present invention and a third configuration example of a thin film transistor.

第8圖係表示本發明之實施形態,係表示薄膜電晶體之第4構成例的平面圖。 Fig. 8 is a plan view showing an embodiment of the present invention and a fourth configuration example of a thin film transistor.

第9A圖係表示本發明之實施形態,係關於半導體流動效果之第1說明的平面圖。 Fig. 9A is a plan view showing an embodiment of the present invention and is the first description of the semiconductor flow effect.

第9B圖係表示本發明之實施形態,係關於半導體流動效果之第2說明的平面圖。 Fig. 9B is a plan view showing an embodiment of the present invention, and is the second description of the semiconductor flow effect.

第10A圖係對第8圖之薄膜電晶體之製造方法的一例表示第1步驟的平面圖。 Fig. 10A is a plan view showing an example of the method for manufacturing the thin film transistor of Fig. 8 in the first step.

第10B圖係對第8圖之薄膜電晶體之製造方法的一例表示第2步驟的平面圖。 FIG. 10B is a plan view showing an example of the method of manufacturing the thin film transistor of FIG. 8 in the second step.

第10C圖係對第8圖之薄膜電晶體之製造方法的一例表示第3步驟的平面圖。 Fig. 10C is a plan view showing a third step of an example of the method of manufacturing the thin film transistor of Fig. 8.

第10D圖係對第8圖之薄膜電晶體之製造方法的一例表示第4步驟的平面圖。 FIG. 10D is a plan view showing an example of a method of manufacturing the thin film transistor of FIG. 8 in a fourth step.

第10E圖係對第8圖之薄膜電晶體之製造方法的一例表示第5步驟的平面圖。 Fig. 10E is a plan view showing a fifth step of an example of the method of manufacturing the thin film transistor of Fig. 8.

第10F圖係對第8圖之薄膜電晶體之製造方法的一例表示第6步驟的平面圖。 Fig. 10F is a plan view showing an example of the method of manufacturing the thin film transistor of Fig. 8 in the sixth step.

第10G圖係對第8圖之薄膜電晶體之製造方法的一例 表示第7步驟的平面圖。 Figure 10G is an example of a method for manufacturing the thin film transistor of Figure 8 A plan view showing the seventh step.

第11圖係表示本發明之實施形態,係表示薄膜電晶體之一例的平面圖。 Fig. 11 is a plan view showing an embodiment of the present invention and an example of a thin film transistor.

第12A圖係對第11圖之薄膜電晶體之製造方法的一例表示第1步驟的平面圖。 FIG. 12A is a plan view showing an example of the method of manufacturing the thin film transistor of FIG. 11 in the first step.

第12B圖係對第11圖之薄膜電晶體之製造方法的一例表示第2步驟的平面圖。 FIG. 12B is a plan view showing an example of the method of manufacturing the thin film transistor of FIG. 11 in the second step.

第12C圖係對第11圖之薄膜電晶體之製造方法的一例表示第3步驟的平面圖。 FIG. 12C is a plan view showing a third step of an example of the method of manufacturing the thin film transistor of FIG. 11.

第12D圖係對第11圖之薄膜電晶體之製造方法的一例表示第4步驟的平面圖。 Fig. 12D is a plan view showing an example of the method for manufacturing the thin film transistor of Fig. 11 in the fourth step.

第13圖係表示習知技術,係表示薄膜電晶體之構成例的平面圖。 FIG. 13 is a plan view showing a conventional technique and a configuration example of a thin film transistor.

第14A圖係表示習知技術,係表示薄膜電晶體之第1圖案設計例的平面圖。 Fig. 14A is a plan view showing a conventional technique and a first pattern design example of a thin film transistor.

第14B圖係表示在第14A圖之圖案設計之第1圖案偏差的平面圖。 FIG. 14B is a plan view showing the first pattern deviation in the pattern design of FIG. 14A.

第14C圖係表示在第14A圖之圖案設計之第2圖案偏差的平面圖。 Fig. 14C is a plan view showing a second pattern deviation in the pattern design of Fig. 14A.

第15A圖係表示習知技術,係表示薄膜電晶體之第2圖案設計例的平面圖。 Fig. 15A is a plan view showing a conventional technique and a second pattern design example of a thin film transistor.

第15B圖係表示在第15A圖之圖案設計之第1圖案偏差的平面圖。 Fig. 15B is a plan view showing the deviation of the first pattern in the pattern design of Fig. 15A.

第15C圖係表示在第15A圖之圖案設計之第2圖案偏差的平面圖。 Fig. 15C is a plan view showing the second pattern deviation in the pattern design of Fig. 15A.

[實施發明之形態] [Form of Implementing Invention]

以下,使用圖面,詳細說明本發明之實施形態。此外,在以下所使用之圖面,為了易於了解說明,未正確地描繪比例尺。 Hereinafter, embodiments of the present invention will be described in detail using drawings. In addition, in the drawings used below, for easy understanding and explanation, the scale is not drawn correctly.

[第1實施形態] [First Embodiment]

在第1圖、第2圖及第5圖,以平面圖表示本發明之第1實施形態的薄膜電晶體之例子。如第1圖、第2圖及第5圖所示,本實施形態之薄膜電晶體係在絕緣基板1上,具有閘極電極2、閘極配線2’、電容電極10及電容器配線10’,在其上具有閘極絕緣膜3,在其上,具有從上面觀察時在與該閘極電極2重疊之區域具有間隙之源極電極4與汲極電極5、源極配線4’及與汲極電極5連接之像素電極5’,並具有如在該源極電極4與汲極電極5之間的間隙具有區域之半導體圖案6的薄膜電晶體。又,在該薄膜電晶體,該源極電極4與汲極電極5的間隙具有間隔固定之區域與間隔漸增之區域,半導體圖案6的形狀係包含間隔固定之區域的整體與間隔漸增之區域的一部分。該間隔固定之區域係亦可如第5圖所示是直線狀,亦可如第1圖所示是具有稜角之角部的多角形狀,亦可如第2圖所示是具有圓滑角部的曲線形狀。此外,因為絕緣基板1係在第1圖、第2圖及第5圖擴大至最下層之整體,所以邊界線係未特別地表示,這在其他的圖亦一樣。又,源極配線4’係指連接薄膜電晶體之各源極電極4與源極電極驅動電路輸出的部分,但是因為在圖面上源極配線4’兼作為源極 電極4,即源極配線4’之一部分成為源極電極4,所以在源極電極4一併標記符號4’。 Examples of the thin film transistor according to the first embodiment of the present invention are shown in plan views in FIGS. 1, 2 and 5. As shown in FIG. 1, FIG. 2, and FIG. 5, the thin film transistor system of this embodiment includes a gate electrode 2, a gate wiring 2 ′, a capacitor electrode 10, and a capacitor wiring 10 ′ on an insulating substrate 1. A gate insulating film 3 is provided thereon, and there are a source electrode 4 and a drain electrode 5, a source wiring 4 ′, and a drain electrode having gaps in an area overlapping with the gate electrode 2 when viewed from above. The pixel electrode 5 ′ to which the electrode electrode 5 is connected has a thin film transistor having a semiconductor pattern 6 having a region as a gap between the source electrode 4 and the drain electrode 5. Further, in the thin film transistor, the gap between the source electrode 4 and the drain electrode 5 has a region with a constant interval and a region with an increasing interval. The shape of the semiconductor pattern 6 includes the entire interval with a constant interval and a gradually increasing interval. Part of the area. The fixed-interval area may be linear as shown in FIG. 5, or may be a polygonal shape having corners as shown in FIG. 1, or may be rounded as shown in FIG. 2. Curve shape. In addition, since the insulating substrate 1 is enlarged to the entirety of the lowermost layer in FIGS. 1, 2, and 5, the boundary line system is not particularly shown, and this is the same in other drawings. The source wiring 4 'refers to a portion that connects each of the source electrode 4 of the thin-film transistor and the output of the source electrode driving circuit. However, the source wiring 4' also serves as a source in the drawing. Since the electrode 4, that is, a part of the source wiring 4 'becomes the source electrode 4, the source electrode 4 is also marked with the symbol 4'.

使用第3A圖及第3B圖,說明半導體圖案6之邊緣位於間隔漸增之區域的效果。在如以往般半導體圖案6之邊緣位於間隔為固定值L之部分的情況(第3A圖),若半導體圖案6之邊緣(實線)自設計位置(虛線)僅偏移△x時,通道寬度/通道長度係僅變化△x/L。另一方面,在本實施形態(第3B圖)的情況,間隔漸增之部分的通道寬度/通道長度係成為W1/(L1-L)×ln[{(L1-L)/W2+L}/L],若半導體圖案之邊緣偏移△x,通道寬度/通道長度係僅變化△x/{(L1-L)/W1×W2+L},此值小至以往之值的L/{(L1-L)/W1×W2+L}倍(在L1>L的情況)。其中,L係間隔固定部之間隔,L1係在變寬之尖端的間隔,W1係對應於斜度之x方向尺寸,W2係從斜度開始位置至半導體邊緣的設計值。例如在L=10μm、L1=30μm、W1=20μm、W2=10μm的情況,通道寬度/通道長度之變化量係成為以往之一半。藉此效果,可壓低通道寬度之不均。在第1圖及第2圖,可降低由半導體印刷之對準偏差所引起的通道寬度不均。在第5圖,可降低由半導體印刷之圖案寬度不均所引起的通道寬度不均。此外,上述之數學式係斜度成直線狀擴大的情況,但是即使斜度不是直線狀,亦具有類似之效果,本發明係未限定為直線狀之斜度的情況。 3A and 3B, the effect of the edge of the semiconductor pattern 6 in a region where the interval is gradually increased will be described. In the case where the edge of the semiconductor pattern 6 is located at a fixed interval L (FIG. 3A) as usual, if the edge (solid line) of the semiconductor pattern 6 is shifted from the design position (dashed line) only by Δx, the channel width The channel length changes only by Δx / L. On the other hand, in the case of this embodiment (FIG. 3B), the channel width / channel length of the portion with increasing intervals becomes W1 / (L1-L) × ln [{(L1-L) / W2 + L} / L], if the edge of the semiconductor pattern is shifted by △ x, the channel width / channel length only changes by △ x / {(L1-L) / W1 × W2 + L}, which is as small as the previous value of L / { (L1-L) / W1 × W2 + L} times (in the case of L1> L). Among them, L is the interval between the fixed portions, L1 is the interval at the widened tip, W1 is the dimension corresponding to the x direction of the slope, and W2 is the design value from the slope starting position to the edge of the semiconductor. For example, in the case of L = 10 μm, L1 = 30 μm, W1 = 20 μm, and W2 = 10 μm, the amount of change in channel width / channel length is one and a half of that in the past. With this effect, unevenness in channel width can be reduced. In FIGS. 1 and 2, unevenness in channel width caused by misalignment of semiconductor printing can be reduced. In FIG. 5, unevenness in channel width caused by unevenness in pattern width of semiconductor printing can be reduced. In addition, the above-mentioned mathematical formula is a case where the slope is linearly expanded, but even if the slope is not linear, it has similar effects. The present invention is not limited to the case of a linear slope.

又,如第4A圖~第4F圖、第6A圖~第6C圖所示,本實施形態之薄膜電晶體的製造方法係至少具有以下 之步驟之薄膜電晶體的製造方法,在絕緣基板1上形成閘極電極2之步驟;在其上形成閘極絕緣膜3之步驟;形成從上面觀察時在與該閘極電極2重疊之區域具有間隙之源極電極4與汲極電極5的步驟;及以在該源極電極4與汲極電極5之間隙具有區域的方式印刷半導體圖案6之步驟;該製造方法之特徵為:該源極電極4與汲極電極5之間隙具有間隔固定之區域與間隔漸增之區域,並以包含間隔固定之區域的整體與間隔漸增之區域的一部分的方式印刷半導體圖案6。 In addition, as shown in FIGS. 4A to 4F and FIGS. 6A to 6C, the method for manufacturing a thin film transistor of this embodiment has at least the following The method of manufacturing a thin film transistor includes the steps of forming a gate electrode 2 on an insulating substrate 1; the step of forming a gate insulating film 3 thereon; and forming a region overlapping with the gate electrode 2 when viewed from above A step of a source electrode 4 and a drain electrode 5 having a gap; and a step of printing a semiconductor pattern 6 so that there is a region between the source electrode 4 and the drain electrode 5; the manufacturing method is characterized by: the source The gap between the electrode electrode 4 and the drain electrode 5 has a region with a constant interval and a region with a gradually increasing interval, and a semiconductor pattern 6 is printed so as to include the entire region with a fixed interval and a part of a region with a gradually increasing interval.

作為絕緣基板1,亦可是如玻璃基板之硬性者,亦可是聚對苯二甲酸乙二醇酯(PET)、聚萘二甲酸乙二醇酯(PEN)、聚醯亞胺(PI)、聚醚醯亞胺(PEI)、聚醚砜(PES)等之軟性者。 The insulating substrate 1 may be a rigid one such as a glass substrate, and may also be polyethylene terephthalate (PET), polyethylene naphthalate (PEN), polyimide (PI), or polyimide. Ethene imine (PEI), polyethersulfone (PES) and other soft ones.

在其上,形成閘極電極2(第4A圖、第6A圖)。一般,閘極電極2係與閘極配線2’連接。又,亦可在同一層具有電容電極10,電容電極10與電容器配線10’連接。作為閘極電極2、閘極配線2’、電容電極10及電容器配線10’,可使用Al、Ag、Cu、Cr、Ni、Mo、Au、Pt等之金屬、或ITO等之導電性氧化物、碳、導電性高分子等。作為製法,亦可對油墨進行印刷、燒成,亦可在全面成膜後藉光蝕刻、光阻劑剝離所形成。或者在全面成膜後藉光阻劑印刷、蝕刻、光阻劑剝離所形成。 A gate electrode 2 is formed thereon (FIG. 4A, FIG. 6A). Generally, the gate electrode 2 is connected to a gate wiring 2 '. The capacitor electrode 10 may be provided on the same layer, and the capacitor electrode 10 and the capacitor wiring 10 'may be connected. As the gate electrode 2, the gate wiring 2 ', the capacitor electrode 10, and the capacitor wiring 10', a metal such as Al, Ag, Cu, Cr, Ni, Mo, Au, Pt, or a conductive oxide such as ITO can be used. , Carbon, conductive polymer, etc. As a manufacturing method, the ink may be printed and fired, or formed by photo-etching or photoresist peeling after full film formation. Or formed by photoresist printing, etching, and photoresist stripping after full film formation.

接著,如在第4A圖、第6A圖以網狀花樣所示形成閘極絕緣膜3。作為閘極絕緣膜3,可使用SiO2、SiON、SiN等之無機物、或聚乙烯基苯酚(PVP)、環氧樹脂等 之有機物。作為製法,可藉濺鍍、CVD等之真空成膜、或溶液之塗布、燒成而獲得。 Next, as shown in FIGS. 4A and 6A, a gate insulating film 3 is formed in a mesh pattern. As the gate insulating film 3, can be used SiO 2, SiON, SiN etc. inorganic, polyvinyl phenol (PVP), epoxy resin, etc. The organic matter. The manufacturing method can be obtained by vacuum deposition such as sputtering or CVD, or coating and firing of a solution.

進而,形成源極電極4、汲極電極5(第4B圖、第6B圖)。在此,源極電極4、汲極電極5係從上面觀察時在與該閘極電極2重疊之區域具有間隙,該間隙係具有間隔固定之區域與間隔漸增之區域。此外,源極電極4係一般與源極配線4’連接,汲極電極5係一般與像素電極5’連接。作為源極電極4、汲極電極5,可使用Ag、Cu、Cr、Ni、Mo、Au、Pt、Al等之金屬、或ITO等之導電性氧化物、碳、導電性高分子等。作為製法,在全面成膜後藉光蝕刻、光阻劑剝離所形成亦可,但是對油墨進行印刷、燒成所得較佳。作為印刷方法,網版印刷、凹版印刷、柔版印刷、平版印刷等係適合。尤其,凹版印刷、柔版印刷、平版印刷係可高度重現性地形成20μm以下的圖案。 Further, a source electrode 4 and a drain electrode 5 are formed (FIGS. 4B and 6B). Here, the source electrode 4 and the drain electrode 5 have a gap in a region overlapping the gate electrode 2 when viewed from above, and the gap has a region with a fixed interval and a region with an increasing interval. The source electrode 4 is generally connected to the source wiring 4 ', and the drain electrode 5 is generally connected to the pixel electrode 5'. As the source electrode 4 and the drain electrode 5, metals such as Ag, Cu, Cr, Ni, Mo, Au, Pt, and Al, or conductive oxides such as ITO, carbon, and a conductive polymer can be used. As a manufacturing method, it may be formed by photo-etching or photoresist peeling after full film formation, but it is preferably obtained by printing and firing the ink. As a printing method, screen printing, gravure printing, flexographic printing, and lithographic printing are suitable. In particular, patterns of 20 μm or less can be formed with high reproducibility by gravure, flexographic, and lithographic systems.

然後,在第4B圖或第6B圖之狀態的基板上形成半導體圖案6。在此時,以半導體圖案6包含該間隔固定之區域的整體與該間隔漸增之區域的一部分的方式形成剛印刷後之半導體的印刷圖案6’(第4C圖、第6C圖)。半導體圖案6係亦可在各電晶體獨立,亦可是在與源極配線4’平行之方向連接的帶狀。作為半導體圖案6,可使用聚噻吩系、並苯系、烯丙胺系等之有機半導體、或In2O3系、Ga2O3系、ZnO系、SnO2系、InGaZnO系、InGaSnO系、InSnZnO系等之氧化物半導體。作為製法,對溶液以噴墨、分配器、柔版印刷等進行印刷、燒成的方法係適 合。 Then, a semiconductor pattern 6 is formed on the substrate in the state of FIG. 4B or 6B. At this time, a printed pattern 6 ′ of the semiconductor immediately after printing is formed so that the semiconductor pattern 6 includes the entire area of the fixed interval and a portion of the gradually increasing interval (FIGS. 4C and 6C). The semiconductor pattern 6 may be independent of each transistor, or may be a strip shape connected in a direction parallel to the source wiring 4 ′. As the semiconductor pattern 6, organic semiconductors such as polythiophene, acene, and allylamine, or In 2 O 3 , Ga 2 O 3 , ZnO, SnO 2 , InGaZnO, InGaSnO, and InSnZnO can be used. Series of oxide semiconductors. As a manufacturing method, the method of printing and baking a solution with inkjet, a dispenser, flexographic printing, etc. is suitable.

此外,半導體之印刷圖案6’係單純的形狀較佳。這是由於愈單純的形狀,印刷愈容易。最佳者係與源極配線4’平行之等寬的帶狀,在縱向所排列之TFT的半導體連接的形狀。在此情況,縱向之對準偏差係對特性無影響。次佳者係將長方形配置於各TFT的形狀。在此情況,若縱向之對準偏差小,則對特性無影響。 It is preferable that the printed pattern 6 'of the semiconductor has a simple shape. This is because the simpler the shape, the easier it is to print. The most preferable is the shape of the semiconductor connection of the TFTs arranged in the stripe width parallel to the source wiring 4 'in the longitudinal direction. In this case, the misalignment in the longitudinal direction has no effect on the characteristics. The second best is a shape in which a rectangle is arranged in each TFT. In this case, if the misalignment in the longitudinal direction is small, it has no effect on the characteristics.

藉由對依此方式所製作之TFT的閘極配線2’及源極配線4’賦予適當的波形,可控制像素電極5’之電位,而可進行電子紙等之顯示。 By applying appropriate waveforms to the gate wiring 2 'and the source wiring 4' of the TFT produced in this way, the potential of the pixel electrode 5 'can be controlled, and electronic paper and the like can be displayed.

根據情況,可進而設置覆蓋半導體圖案6之密封層7(第4D圖)、或在像素電極5’上具有開口A之層間絕緣膜8(在第4E圖以花樣表示)、或經由該開口A與像素電極5’連接之上部像素電極9(第4F圖)。在半導體圖案6是帶狀的情況,密封層7亦是帶狀較佳。又,亦可半導體圖案6係獨立,密封層7係帶狀。作為密封層7,可使用氟樹脂等之有機物、或SiO2、SiN、SiON等之無機物、或者那些之混合物、積層物等。作為製法,在全面成膜後,藉光蝕刻(photolithography etching)、光阻劑除去之方法亦可,但是在對溶液以網版印刷等之方法進行印刷、燒成的方法更適合。作為層間絕緣膜8,環氧樹脂等之有機絕緣膜係適合,作為上部像素電極9,Ag膏等係適合,都可藉網版印刷等之方法印刷、燒成。在具有層間絕緣膜8及上部像素電極9的情況,藉由對閘極配線2’及源極配線4’賦予適當的波形,可控制上部像素電極9之電位,而可 進行電子紙等之顯示。 Depending on the situation, a sealing layer 7 (FIG. 4D) covering the semiconductor pattern 6 or an interlayer insulating film 8 (shown as a pattern in FIG. 4E) having an opening A on the pixel electrode 5 'may be further provided, or via the opening A The upper pixel electrode 9 is connected to the pixel electrode 5 '(FIG. 4F). When the semiconductor pattern 6 is band-shaped, the sealing layer 7 is also preferably band-shaped. Moreover, the semiconductor pattern 6 may be independent, and the sealing layer 7 may be band-shaped. As the sealing layer 7, use of the organic fluorine resin, or SiO 2, SiN, SiON, etc. inorganic material, or a mixture of those, laminate and the like. As a manufacturing method, after the entire film formation, a method of photolithography etching and photoresist removal may be used, but a method of printing and firing the solution by screen printing or the like is more suitable. As the interlayer insulating film 8, an organic insulating film such as epoxy resin is suitable, and as the upper pixel electrode 9, Ag paste or the like is suitable. Both can be printed and fired by a method such as screen printing. When the interlayer insulating film 8 and the upper pixel electrode 9 are provided, by applying appropriate waveforms to the gate wiring 2 ′ and the source wiring 4 ′, the potential of the upper pixel electrode 9 can be controlled, and electronic paper and the like can be displayed. .

[第2實施形態] [Second Embodiment]

在第7圖、第8圖及第11圖,表示本發明之第2實施形態的薄膜電晶體之例子的平面圖。如第7圖、第8圖及第11圖所示,本實施形態之薄膜電晶體係在絕緣基板1上,具有閘極電極2、閘極配線2’、電容電極10及電容器配線10’,在其上具有閘極絕緣膜3,在其上,具有從上面觀察時在與該閘極電極2重疊之區域具有間隙之源極電極4與汲極電極5、源極配線4’及像素電極5’,並具有如在該源極電極4與汲極電極5之間的間隙具有區域之半導體圖案6。又,在該薄膜電晶體,該源極電極4與汲極電極5的間隙具有間隔固定之區域與間隔漸增之區域。半導體圖案6係形成於間隔固定之區域,而在間隔漸增之區域係未形成。該間隔固定之區域係亦可如第11所示是直線狀,亦可如第7圖所示是具有稜角之角部的多角形狀,亦可如第8圖所示是具有圓滑角部的曲線形狀。 7, 8 and 11 are plan views showing examples of a thin film transistor according to a second embodiment of the present invention. As shown in FIG. 7, FIG. 8 and FIG. 11, the thin film transistor system of this embodiment has a gate electrode 2, a gate wiring 2 ′, a capacitor electrode 10 and a capacitor wiring 10 ′ on an insulating substrate 1 A gate insulating film 3 is provided thereon, and there are a source electrode 4 and a drain electrode 5, a source wiring 4 ', and a pixel electrode having gaps in an area overlapping with the gate electrode 2 when viewed from above. 5 ', and has a semiconductor pattern 6 having a region such as a gap between the source electrode 4 and the drain electrode 5. In the thin film transistor, the gap between the source electrode 4 and the drain electrode 5 has a region with a fixed interval and a region with a gradually increasing interval. The semiconductor pattern 6 is formed in a region with a fixed interval, and is not formed in a region with a gradually increasing interval. The spaced-apart region may be linear as shown in FIG. 11, or a polygonal shape with corners as shown in FIG. 7, or a curve with rounded corners as shown in FIG. 8. shape.

又,如第10A圖~第10G圖、第12A圖~第12D圖所示,本實施形態之薄膜電晶體的製造方法係至少具有以下之步驟之薄膜電晶體的製造方法,在絕緣基板1上形成閘極電極2之步驟;在其上形成閘極絕緣膜3之步驟;形成從上面觀察在與該閘極電極2重疊之區域具有間隙之源極電極4與汲極電極5的步驟;及以在該源極電極4與汲極電極5之間隙具有區域的方式印刷半導體圖案6之步驟;該製造方法之特徵為:該源極電極4與汲極電極5之間隙具有間隔固定之區域與間隔漸增之區域,並以包 含間隔固定之區域的整體與間隔漸增之區域的一部分的方式進行半導體之印刷圖案6’的印刷。 In addition, as shown in FIGS. 10A to 10G and 12A to 12D, the method for manufacturing a thin film transistor of this embodiment is a method for manufacturing a thin film transistor having at least the following steps. A step of forming a gate electrode 2; a step of forming a gate insulating film 3 thereon; a step of forming a source electrode 4 and a drain electrode 5 having a gap in an area overlapping the gate electrode 2 as viewed from above; and The step of printing the semiconductor pattern 6 in such a manner that the gap between the source electrode 4 and the drain electrode 5 has a region; the manufacturing method is characterized in that the gap between the source electrode 4 and the drain electrode 5 has a region with a fixed interval and Increasingly spaced areas The printed pattern 6 'of the semiconductor is printed in such a manner as to include the entire spaced-apart region and a portion of the gradually-increased region.

在本實施形態的情況,在該源極電極4與汲極 電極5之間隙中,印刷於如第9A圖所示之間隔漸增之區域的半導體如第9B圖所示被間隔固定的區域吸收。這是表面張力之效果。又,在該源極電極4與汲極電極5之間隔漸增的區域中源極電極4與汲極電極5的間隙和半導體之印刷圖案6’的重疊部具有銳角的情況,可順利地吸收半導體。 In the case of this embodiment, the source electrode 4 and the drain electrode Among the gaps between the electrodes 5, the semiconductor printed on the area where the interval is gradually increased as shown in FIG. 9A is absorbed by the area where the interval is fixed as shown in FIG. 9B. This is the effect of surface tension. In the region where the distance between the source electrode 4 and the drain electrode 5 gradually increases, the gap between the source electrode 4 and the drain electrode 5 and the overlapping portion of the semiconductor printed pattern 6 'have an acute angle, and can be smoothly absorbed. semiconductor.

與第1實施形態之差異係主要半導體油墨的黏性發揮作用。在第1實施形態,因為油墨之黏性大,所以印刷後之油墨的流動難發生,而印刷圖案6’幾乎原封不動地成為半導體圖案6。另一方面,在第2實施形態,因為油墨之黏性小,所以印刷後之油墨的流動易發生。藉半導體油墨之表面張力,半導體油墨係位於間隔固定(窄)之區域者比位於間隔漸增之區域者更穩定。又,因為半導體油墨位於源極電極4及汲極電極5之附近比較穩定,所以在源極電極4與汲極電極5之間隙和半導體之印刷圖案6’重疊的重疊部具有銳角的情況,如第9A圖所示,因為半導體油墨被源極電極4或汲極電極5吸引的方向、與半導體油墨被間隔固定之區域吸引的方向接近,所以可加強間隔固定之區域所吸引的作用。 The difference from the first embodiment is that the viscosity of the main semiconductor ink works. In the first embodiment, since the viscosity of the ink is large, the flow of the ink after printing hardly occurs, and the printed pattern 6 'becomes the semiconductor pattern 6 almost intact. On the other hand, in the second embodiment, since the viscosity of the ink is small, the flow of the ink after printing tends to occur. By the surface tension of the semiconductor ink, the semiconductor ink is more stable in the area with a fixed (narrow) interval than in the area with an increasing interval. In addition, since the semiconductor ink is relatively stable near the source electrode 4 and the drain electrode 5, the overlapping portion where the gap between the source electrode 4 and the drain electrode 5 and the semiconductor printed pattern 6 'overlaps has an acute angle, such as As shown in FIG. 9A, since the direction in which the semiconductor ink is attracted by the source electrode 4 or the drain electrode 5 is close to the direction in which the semiconductor ink is attracted by a region with a fixed interval, the effect of the region with a fixed interval can be enhanced.

作為絕緣基板1,亦可是如玻璃基板之硬性者,亦可是聚對苯二甲酸乙二醇酯(PET)、聚萘二甲酸乙二醇酯(PEN)、聚醯亞胺(PI)、聚醚醯亞胺(PEI)、聚醚砜 (PES)等之軟性者。 The insulating substrate 1 may be a rigid one such as a glass substrate, and may also be polyethylene terephthalate (PET), polyethylene naphthalate (PEN), polyimide (PI), or polyimide. Etherimide (PEI), polyethersulfone (PES) and other soft people.

在其上,形成閘極電極2(第10A圖、第12A圖)。一般,閘極電極2係與閘極配線2’連接。又,亦可在同一層具有電容電極10,電容電極10與電容器配線10’連接。作為閘極電極2、閘極配線2’、電容電極10及電容器配線10’,可使用Al、Ag、Cu、Cr、Ni、Mo、Au、Pt等之金屬、或ITO等之導電性氧化物、碳、導電性高分子等。作為製法,亦可對油墨進行印刷、燒成,亦可在全面成膜後藉光蝕刻、光阻劑剝離所形成。或者在全面成膜後藉光阻劑印刷、蝕刻、光阻劑剝離所形成。 A gate electrode 2 is formed thereon (FIGS. 10A and 12A). Generally, the gate electrode 2 is connected to a gate wiring 2 '. The capacitor electrode 10 may be provided on the same layer, and the capacitor electrode 10 and the capacitor wiring 10 'may be connected. As the gate electrode 2, the gate wiring 2 ', the capacitor electrode 10, and the capacitor wiring 10', metals such as Al, Ag, Cu, Cr, Ni, Mo, Au, Pt, or conductive oxides such as ITO can be used. , Carbon, conductive polymer, etc. As a manufacturing method, the ink may be printed and fired, or formed by photo-etching or photoresist peeling after full film formation. Or formed by photoresist printing, etching, and photoresist stripping after full film formation.

接著,如在第10A圖、第12A圖以網狀花樣所示形成閘極絕緣膜3。作為閘極絕緣膜3,可使用SiO2、SiON、SiN等之無機物、或聚乙烯基苯酚(PVP)、環氧樹脂等之有機物。作為製法,可藉濺鍍、CVD等之真空成膜、或溶液之塗布、燒成得到。 Next, as shown in FIG. 10A and FIG. 12A, a gate insulating film 3 is formed in a mesh pattern. As the gate insulating film 3, an inorganic substance such as SiO 2 , SiON, SiN, or the like, or an organic substance such as polyvinyl phenol (PVP), epoxy resin, or the like can be used. The manufacturing method can be obtained by vacuum deposition such as sputtering or CVD, or coating and firing of a solution.

進而,形成源極電極4、汲極電極5(第10B圖、第12B圖)。在此,源極電極4、汲極電極5係從上面觀察時在與該閘極電極2重疊之區域具有間隙,該間隙係具有間隔固定之區域與間隔漸增之區域。此外,源極電極4係一般與源極配線4’連接,汲極電極5係一般與像素電極5’連接。作為源極電極4、汲極電極5,可使用Ag、Cu、Cr、Ni、Mo、Au、Pt、Al等之金屬、或ITO等之導電性氧化物、碳、導電性高分子等。作為製法,在全面成膜後藉光蝕刻、光阻劑剝離所形成亦可,但是對油墨進行印刷、燒成所得較佳。作為印刷方法,網版印刷、凹版 印刷、柔版印刷、平版印刷等係適合。尤其,凹版印刷、柔版印刷、平版印刷係可高度重現性地形成20μm以下的圖案。 Further, a source electrode 4 and a drain electrode 5 are formed (FIGS. 10B and 12B). Here, the source electrode 4 and the drain electrode 5 have a gap in a region overlapping the gate electrode 2 when viewed from above, and the gap has a region with a fixed interval and a region with an increasing interval. The source electrode 4 is generally connected to the source wiring 4 ', and the drain electrode 5 is generally connected to the pixel electrode 5'. As the source electrode 4 and the drain electrode 5, metals such as Ag, Cu, Cr, Ni, Mo, Au, Pt, and Al, or conductive oxides such as ITO, carbon, and a conductive polymer can be used. As a manufacturing method, it may be formed by photo-etching or photoresist peeling after full film formation, but it is preferably obtained by printing and firing the ink. As a printing method, screen printing, gravure Suitable for printing, flexographic printing, and lithographic printing. In particular, patterns of 20 μm or less can be formed with high reproducibility by gravure, flexographic, and lithographic systems.

然後,以包含該間隔固定之區域的整體與該間隔漸增之區域的一部分的方式形成半導體的印刷圖案6’(第10C圖、第12C圖)。印刷圖案6’係如上述所示,被源極電極4與汲極電極5之間隔固定之區域所吸收(第10D圖、第12D圖)。作為半導體圖案6,可使用聚噻吩系、並苯系、烯丙胺系等之有機半導體、或In2O3系、Ga2O3系、ZnO系、SnO2系、InGaZnO系、InGaSnO系、InSnZnO系等之氧化物半導體。作為製法,對溶液以噴墨、分配器、柔版印刷等進行印刷、燒成的方法係適合。 Then, a printed pattern 6 ′ of the semiconductor is formed so as to include the entire area with the fixed interval and a part of the gradually increasing interval (FIGS. 10C and 12C). As shown above, the printed pattern 6 ′ is absorbed by the region where the distance between the source electrode 4 and the drain electrode 5 is fixed (FIGS. 10D and 12D). As the semiconductor pattern 6, organic semiconductors such as polythiophene, acene, and allylamine, or In 2 O 3 , Ga 2 O 3 , ZnO, SnO 2 , InGaZnO, InGaSnO, and InSnZnO can be used. Series of oxide semiconductors. As a manufacturing method, the method of printing and baking a solution with inkjet, a dispenser, flexographic printing, etc. is suitable.

此外,半導體之印刷圖案6’係單純的形狀較佳。這是由於愈單純的形狀,印刷愈容易。最佳者係與源極配線4’平行之等寬的帶狀,在縱向所排列之TFT的半導體連接的形狀。在此情況,縱向之對準偏差係對特性無影響。次佳者係將長方形配置於各TFT的形狀。在此情況,若縱向之對準偏差小,則對特性無影響。 It is preferable that the printed pattern 6 'of the semiconductor has a simple shape. This is because the simpler the shape, the easier it is to print. The most preferable is the shape of the semiconductor connection of the TFTs arranged in the stripe width parallel to the source wiring 4 'in the longitudinal direction. In this case, the misalignment in the longitudinal direction has no effect on the characteristics. The second best is a shape in which a rectangle is arranged in each TFT. In this case, if the misalignment in the longitudinal direction is small, it has no effect on the characteristics.

藉由對依此方式所製作之TFT的閘極配線2’及源極配線4’賦予適當的波形,可控制像素電極5’之電位,而可進行電子紙等之顯示。 By applying appropriate waveforms to the gate wiring 2 'and the source wiring 4' of the TFT produced in this way, the potential of the pixel electrode 5 'can be controlled, and electronic paper and the like can be displayed.

根據情況,可進而設置覆蓋半導體圖案6之密封層7(第10E圖)、或在像素電極5’上具有開口A之層間絕緣膜8(第10F圖)、或經由該開口A與像素電極5’連接之上部像素電極9(第10G圖)。在半導體圖案6是帶狀的情況, 密封層7亦是帶狀較佳。又,亦可半導體圖案6係獨立,密封層7係帶狀。作為密封層7,可使用氟樹脂等之有機物、或SiO2、SiN、SiON等之無機物、或者那些之混合物、積層物等。作為製法,在全面成膜後,藉光蝕刻、光阻劑除去之方法亦可,但是在對溶液以網版印刷等之方法進行印刷、燒成的方法更適合。作為層間絕緣膜8,環氧樹脂等之有機絕緣膜係適合,作為上部像素電極9,Ag膏等係適合,都可藉網版印刷等之方法印刷、燒成。在具有層間絕緣膜8及上部像素電極9的情況,藉由對閘極配線2’及源極配線4’賦予適當的波形,可控制上部像素電極9之電位,而可進行電子紙等之顯示。 Depending on circumstances, a sealing layer 7 (FIG. 10E) covering the semiconductor pattern 6 or an interlayer insulating film 8 (FIG. 10F) having an opening A on the pixel electrode 5 'may be further provided, or the pixel electrode 5 may be connected through the opening A. 'Connect the upper pixel electrode 9 (Fig. 10G). When the semiconductor pattern 6 is band-shaped, the sealing layer 7 is also preferably band-shaped. Moreover, the semiconductor pattern 6 may be independent, and the sealing layer 7 may be band-shaped. As the sealing layer 7, use of the organic fluorine resin, or SiO 2, SiN, SiON, etc. inorganic material, or a mixture of those, laminate and the like. As the manufacturing method, after the entire film formation, a method of photolithography and photoresist removal may be used, but a method of printing and firing the solution by screen printing or the like is more suitable. As the interlayer insulating film 8, an organic insulating film such as epoxy resin is suitable, and as the upper pixel electrode 9, Ag paste or the like is suitable. Both can be printed and fired by a method such as screen printing. When the interlayer insulating film 8 and the upper pixel electrode 9 are provided, by applying appropriate waveforms to the gate wiring 2 ′ and the source wiring 4 ′, the potential of the upper pixel electrode 9 can be controlled, and electronic paper and the like can be displayed. .

[實施例] [Example] (第1實施例) (First Embodiment)

使用第4A圖~第4C圖說明本發明之實施例。根據第4A圖~第4C圖之步驟製作第2圖所示的元件。首先,在作為絕緣基板1之PEN上,藉蒸鍍將Al成膜50nm,再藉光刻與濕蝕刻形成閘極電極2、電容電極10(第4A圖)。接著,旋塗聚乙烯基苯酚溶液,並在150℃燒成,藉此,形成1μm的聚乙烯基苯酚作為閘極絕緣膜3(第4A圖)。進而,作為源極電極4、源極配線4’、汲極電極5及像素電極5’,將Ag油墨進行反轉印刷,並在180℃燒成,藉此,形成圖案(第4B圖)。進而,柔版印刷聚噻吩溶液(黏度100mPa‧s),並在100℃燒成,藉此,形成半導體層6(第4C圖)。 An embodiment of the present invention will be described with reference to FIGS. 4A to 4C. According to the steps of FIGS. 4A to 4C, the device shown in FIG. 2 is produced. First, on the PEN as the insulating substrate 1, Al was deposited to a thickness of 50 nm by vapor deposition, and then gate electrode 2 and capacitor electrode 10 were formed by photolithography and wet etching (FIG. 4A). Next, a polyvinyl phenol solution was spin-coated and fired at 150 ° C., thereby forming 1 μm of polyvinyl phenol as the gate insulating film 3 (FIG. 4A). Furthermore, as the source electrode 4, the source wiring 4 ', the drain electrode 5 and the pixel electrode 5', Ag ink was reverse-printed and fired at 180 ° C to form a pattern (Fig. 4B). Further, a polythiophene solution (viscosity 100 mPa · s) was flexographically printed and fired at 100 ° C., thereby forming a semiconductor layer 6 (FIG. 4C).

調查依此方式所製作之薄膜電晶體的電流不均時,成為後述之第1比較例之不均的約一半。 When the current unevenness of the thin film transistor manufactured in this way was examined, it was about half of the unevenness of the first comparative example described later.

(第2實施例) (Second Embodiment)

使用第6A圖~第6C圖說明本發明之實施例。根據第6A圖~第6C圖之步驟製作第5圖所示的元件。首先,在作為絕緣基板1之PEN上,藉蒸鍍將Al成膜50nm,再藉光刻與濕蝕刻形成閘極電極2(第6A圖)。接著,旋塗聚乙烯基苯酚溶液,並在150℃燒成,藉此,形成1μm的聚乙烯基苯酚作為閘極絕緣膜3(第6A圖)。進而,作為源極電極4、源極配線4’、汲極電極5及像素電極5’,將Ag油墨進行反轉印刷,並在180℃燒成,藉此,形成圖案(第6B圖)。進而,柔版印刷聚噻吩溶液(黏度100mPa‧s),並在100℃燒成,藉此,形成半導體層6(第6C圖)。 An embodiment of the present invention will be described using FIGS. 6A to 6C. The device shown in FIG. 5 is manufactured according to the steps of FIGS. 6A to 6C. First, on the PEN as the insulating substrate 1, Al was deposited to a thickness of 50 nm by vapor deposition, and then the gate electrode 2 was formed by photolithography and wet etching (FIG. 6A). Next, a polyvinyl phenol solution was spin-coated and fired at 150 ° C., thereby forming 1 μm of polyvinyl phenol as the gate insulating film 3 (FIG. 6A). Furthermore, as the source electrode 4, source wiring 4 ', drain electrode 5 and pixel electrode 5', Ag ink was reverse-printed and fired at 180 ° C to form a pattern (Fig. 6B). Furthermore, a polythiophene solution (viscosity 100 mPa · s) was flexographically printed and fired at 100 ° C to form a semiconductor layer 6 (Fig. 6C).

調查依此方式所製作之薄膜電晶體的電流不均時,成為後述之第2比較例之不均的約一半。 When the current unevenness of the thin film transistor manufactured in this way was examined, it was about half of the unevenness of the second comparative example described later.

(第3實施例) (3rd Embodiment)

使用第10A圖~第10D圖說明本發明之實施例。根據第10A圖~第10D圖之步驟製作第8圖所示的元件。首先,在作為絕緣基板1之PEN上,藉蒸鍍將Al成膜50nm,再藉光刻與濕蝕刻形成閘極電極2、電容電極10(第10A圖)。接著,旋塗聚乙烯基苯酚溶液,並在150℃燒成,藉此,形成1μm的聚乙烯基苯酚作為閘極絕緣膜3(第10A圖)。進而,作為源極電極4、源極配線4’、汲極電極5及像素電極5’,將Ag油墨進行反轉印刷,並在180℃燒成,藉此,形成圖案(第10B圖)。進而,柔版印刷聚噻吩溶液(黏度10mPa‧s),並在100℃燒成,藉此,形成半導體層6(第10C圖~第10D圖)。 Embodiments of the present invention will be described with reference to Figs. 10A to 10D. According to the steps of FIGS. 10A to 10D, the device shown in FIG. 8 is fabricated. First, on the PEN as the insulating substrate 1, Al is deposited to a thickness of 50 nm by vapor deposition, and then gate electrode 2 and capacitor electrode 10 are formed by photolithography and wet etching (FIG. 10A). Next, a polyvinyl phenol solution was spin-coated and fired at 150 ° C., thereby forming 1 μm of polyvinyl phenol as the gate insulating film 3 (FIG. 10A). Further, as the source electrode 4, source wiring 4 ', drain electrode 5 and pixel electrode 5', Ag ink was reverse-printed and fired at 180 ° C to form a pattern (Fig. 10B). Furthermore, a polythiophene solution (viscosity: 10 mPa · s) was flexographically printed and fired at 100 ° C., thereby forming a semiconductor layer 6 (FIGS. 10C to 10D).

調查依此方式所製作之薄膜電晶體的電流不均時,成為後述之第1比較例之不均的約1/3。 When the current unevenness of the thin film transistor manufactured in this way was examined, it was about 1/3 of the unevenness of the first comparative example described later.

(第4實施例) (Fourth embodiment)

使用第12A圖~第12D圖說明本發明之實施例。根據第12A圖~第12D圖之步驟製作第11圖所示的元件。首先,在作為絕緣基板1之PEN上,藉蒸鍍將Al成膜50nm,再藉光刻與濕蝕刻形成閘極電極2(第12A圖)。接著,旋塗聚乙烯基苯酚溶液,並在150℃燒成,藉此,形成1μm的聚乙烯基苯酚作為閘極絕緣膜3(第12A圖)。進而,作為源極電極4、源極配線4’、汲極電極5及像素電極5’,將Ag油墨進行反轉印刷,並在180℃燒成,藉此,形成圖案(第12B圖)。進而,柔版印刷聚噻吩溶液(黏度10mPa‧s),並在100℃燒成,藉此,形成半導體層6(第12C圖~第12D圖)。 Embodiments of the present invention will be described with reference to Figs. 12A to 12D. The device shown in FIG. 11 is manufactured according to the steps of FIGS. 12A to 12D. First, on the PEN as the insulating substrate 1, Al is deposited to a thickness of 50 nm by vapor deposition, and then the gate electrode 2 is formed by photolithography and wet etching (FIG. 12A). Next, a polyvinyl phenol solution was spin-coated and fired at 150 ° C., thereby forming 1 μm of polyvinyl phenol as the gate insulating film 3 (FIG. 12A). Furthermore, as the source electrode 4, source wiring 4 ', drain electrode 5 and pixel electrode 5', Ag ink was reverse-printed and fired at 180 ° C to form a pattern (Fig. 12B). Furthermore, a polythiophene solution (viscosity: 10 mPa · s) was flexographically printed and fired at 100 ° C., thereby forming a semiconductor layer 6 (FIGS. 12C to 12D).

調查依此方式所製作之薄膜電晶體的電流不均時,成為後述之第2比較例之不均的約1/3。 When the current unevenness of the thin film transistor manufactured in this way was examined, it was about 1/3 of the unevenness of the second comparative example described later.

(第1比較例) (First Comparative Example)

使用第14A圖~第14C圖說明比較例。根據與第4A圖~第4C圖相似之步驟製作第14A圖所示的元件。首先,在作為絕緣基板1之PEN上,藉蒸鍍將Al成膜50nm,再藉光刻與濕蝕刻形成閘極電極2、電容電極10。接著,旋塗聚乙烯基苯酚溶液,並在150℃燒成,藉此,形成1μm的聚乙烯基苯酚作為閘極絕緣膜3。進而,作為源極電極4、源極配線4’、汲極電極5及像素電極5’,將Ag油墨進行反轉印刷,並在180℃燒成,藉此,形成圖案。進而,柔版 印刷聚噻吩溶液(黏度100mPa‧s),並在100℃燒成,藉此,形成半導體層6。 A comparative example is described using FIGS. 14A to 14C. The components shown in FIG. 14A are produced by steps similar to those in FIGS. 4A to 4C. First, on the PEN as the insulating substrate 1, Al is deposited to a thickness of 50 nm by vapor deposition, and then the gate electrode 2 and the capacitor electrode 10 are formed by photolithography and wet etching. Next, a polyvinyl phenol solution was spin-coated and fired at 150 ° C., thereby forming 1 μm of polyvinyl phenol as the gate insulating film 3. Further, Ag source ink 4, source wiring 4 ', drain electrode 5 and pixel electrode 5' were reverse-printed and fired at 180 ° C to form a pattern. Further, flexo A polythiophene solution (viscosity 100 mPa · s) was printed and fired at 100 ° C to form a semiconductor layer 6.

在依此方式所製作之薄膜電晶體,發生了認為是由半導體圖案之位置偏差(第14B圖、第14C圖)所造成的電流不均。 In the thin film transistor manufactured in this manner, current unevenness caused by the positional deviation of the semiconductor pattern (FIG. 14B and FIG. 14C) occurred.

(第2比較例) (Second Comparative Example)

使用第15A圖~第15C圖說明比較例。根據與第6A圖~第6C圖相似之步驟製作第15A圖所示的元件。首先,在作為絕緣基板1之PEN上,藉蒸鍍將Al成膜50nm,再藉光刻與濕蝕刻形成閘極電極2、電容電極10。接著,旋塗聚乙烯基苯酚溶液,並在150℃燒成,藉此,形成1μm的聚乙烯基苯酚作為閘極絕緣膜3。進而,作為源極電極4、源極配線4’、汲極電極5及像素電極5’,將Ag油墨進行反轉印刷,並在180℃燒成,藉此,形成圖案。進而,柔版印刷聚噻吩溶液(黏度10mPa‧s),並在100℃燒成,藉此,形成半導體層6。 A comparative example is described using FIGS. 15A to 15C. The device shown in FIG. 15A is manufactured according to steps similar to those in FIGS. 6A to 6C. First, on the PEN as the insulating substrate 1, Al is deposited to a thickness of 50 nm by vapor deposition, and then the gate electrode 2 and the capacitor electrode 10 are formed by photolithography and wet etching. Next, a polyvinyl phenol solution was spin-coated and fired at 150 ° C., thereby forming 1 μm of polyvinyl phenol as the gate insulating film 3. Further, Ag source ink 4, source wiring 4 ', drain electrode 5 and pixel electrode 5' were reverse-printed and fired at 180 ° C to form a pattern. Furthermore, a polythiophene solution (viscosity: 10 mPa · s) was flexographically printed and fired at 100 ° C. to form a semiconductor layer 6.

在依此方式所製作之薄膜電晶體,發生了認為是由半導體圖案寬度之不均(第15B圖、第15C圖)所造成的電流不均。 In the thin-film transistor fabricated in this way, current unevenness caused by unevenness in semiconductor pattern widths (FIGS. 15B and 15C) occurred.

從以上之說明可理解,在本發明,具有以下之效果。一個效果係源極電極與汲極電極之間隙具有間隔固定之第1區域與間隔漸增之第2區域,藉由以包含第1區域之整體與第2區域之一部分的方式形成半導體圖案,可使對準偏差對通道寬度之影響變小。另一個效果係在源極電極與汲極電極之間隙中,印刷於第2區域之半導 體被第1區域吸收,藉此,通道寬度大致取決於第1區域,可使對準偏差或通道寬度不均之影響變小。藉由位於第2區域的部分之源極電極與汲極電極的間隙和半導體印刷圖案重疊的重疊部具有銳角,半導體之移動變成更順暢。 As can be understood from the above description, the present invention has the following effects. One effect is that the gap between the source electrode and the drain electrode has a first region with a fixed interval and a second region with an increasing interval. By forming a semiconductor pattern including the entirety of the first region and a part of the second region, The effect of misalignment on channel width is reduced. Another effect is printed in the gap between the source electrode and the drain electrode on the semiconductor in the second area. The body is absorbed by the first region, whereby the channel width is approximately determined by the first region, and the effect of misalignment or uneven channel width can be reduced. Since the gap between the source electrode and the drain electrode in the portion located in the second region and the overlapping portion of the semiconductor printed pattern have an acute angle, the movement of the semiconductor becomes smoother.

[產業上之可利用性] [Industrial availability]

本發明係可應用於液晶顯示裝置、電子紙、有機電致發光顯示裝置等之薄膜電晶體。 The present invention is a thin film transistor that can be applied to liquid crystal display devices, electronic paper, organic electroluminescence display devices, and the like.

1‧‧‧絕緣基板 1‧‧‧ insulating substrate

2‧‧‧閘極電極 2‧‧‧Gate electrode

2’‧‧‧閘極配線 2’‧‧‧Gate wiring

3‧‧‧閘極絕緣膜 3‧‧‧Gate insulation film

4‧‧‧源極電極 4‧‧‧Source electrode

4’‧‧‧源極配線 4’‧‧‧Source wiring

5‧‧‧汲極電極 5‧‧‧ Drain electrode

5’‧‧‧像素電極 5’‧‧‧pixel electrode

6‧‧‧半導體圖案 6‧‧‧ semiconductor pattern

10‧‧‧電容電極 10‧‧‧Capacitive electrode

10’‧‧‧電容器配線 10’‧‧‧ capacitor wiring

Claims (9)

一種薄膜電晶體,係在絕緣基板上以依序積層之方式具有閘極電極、閘極絕緣膜、以及在平面觀看時在與該閘極電極重疊之區域彼此具有間隙的源極電極與汲極電極,並具有在該間隙具有區域之半導體圖案的薄膜電晶體,其特徵為:該間隙具有間隔固定之第1區域與間隔漸增之第2區域,該半導體圖案的形狀係包含間隔固定之區域的整體與間隔漸增之區域的一部分。 A thin film transistor has a gate electrode, a gate insulating film, and a source electrode and a drain electrode having gaps with each other in a region overlapping with the gate electrode when viewed in plan on an insulating substrate. An electrode, and a thin film transistor having a semiconductor pattern having a region in the gap, characterized in that the gap has a first region with a fixed interval and a second region with an increasing interval, and the shape of the semiconductor pattern includes regions with a fixed interval The whole and part of the increasing space. 如申請專利範圍第1項之薄膜電晶體,其中該薄膜電晶體係該閘極電極與閘極配線連接、該源極電極與源極配線連接之陣列狀的薄膜電晶體,該半導體圖案係沿著該源極配線之等寬的帶狀,複數個薄膜電晶體之半導體連接而成。 For example, the thin film transistor of the first patent application range, wherein the thin film transistor system is an array of thin film transistors in which the gate electrode is connected to the gate wiring, the source electrode is connected to the source wiring, and the semiconductor pattern is along the A plurality of thin film transistors are connected to form a strip of equal width of the source wiring. 一種薄膜電晶體,係在絕緣基板上以依序積層之方式具有閘極電極、閘極絕緣膜、以及在平面觀看時在與該閘極電極重疊之區域彼此具有間隙的源極電極與汲極電極,並具有在該間隙具有區域之半導體圖案的薄膜電晶體,其特徵為:該間隙具有間隔固定之第1區域與間隔漸增之第2區域,該半導體圖案形成於該第1區域,而在該第2區域係未必形成。 A thin film transistor has a gate electrode, a gate insulating film, and a source electrode and a drain electrode having gaps with each other in a region overlapping with the gate electrode when viewed in plan on an insulating substrate. An electrode, and a thin film transistor having a semiconductor pattern having a region in the gap, wherein the gap has a first region with a fixed interval and a second region with an increasing interval; the semiconductor pattern is formed in the first region; The second region is not necessarily formed. 如申請專利範圍第3項之薄膜電晶體,其中該薄膜電晶體係該閘極電極與閘極配線連接、該源極電極與源極配線連接之陣列狀的薄膜電晶體,該半導體圖案係沿 著該源極配線的帶狀,複數個薄膜電晶體之半導體連接而成。 For example, in the thin film transistor of the third scope of the patent application, the thin film transistor system is an array of thin film transistors in which the gate electrode is connected to the gate wiring, and the source electrode is connected to the source wiring. A plurality of thin-film transistor semiconductors are connected to form a strip of the source wiring. 一種薄膜電晶體之製造方法,係至少具有以下之步驟之薄膜電晶體的製造方法,形成步驟,係在絕緣基板上以依序積層之方式具有閘極電極、閘極絕緣膜、以及在平面觀看時在與該閘極電極重疊之區域彼此具有間隙的源極電極與汲極電極;及印刷步驟,係印刷在該間隙具有區域之半導體圖案;該製造方法之特徵為:該間隙具有間隔固定之第1區域與間隔漸增之第2區域,以包含該第1區域的整體與該第2區域的一部分的方式印刷該半導體圖案。 A method for manufacturing a thin film transistor is a method for manufacturing a thin film transistor having at least the following steps. The forming step includes a gate electrode, a gate insulating film, and a planar view on an insulating substrate. A source electrode and a drain electrode having a gap with each other in a region overlapping the gate electrode; and a printing step of printing a semiconductor pattern in the region with the gap; the manufacturing method is characterized in that the gap has a fixed interval The first region and the second region having an increasing interval are printed with the semiconductor pattern so as to include the entirety of the first region and a part of the second region. 如申請專利範圍第5項之薄膜電晶體的製造方法,其中該半導體圖案之印刷圖案係沿著該源極配線之等寬的帶狀。 For example, the method for manufacturing a thin film transistor in the fifth item of the patent application, wherein the printed pattern of the semiconductor pattern is a stripe of equal width along the source wiring. 如申請專利範圍第5或6項之薄膜電晶體的製造方法,其中以包含該第1區域之整體與該第2區域之一部分的方式所印刷之該半導體圖案的該印刷圖案中,印刷於該第2區域之半導體會被該第1區域所吸收。 For example, a method for manufacturing a thin film transistor of the scope of application for a patent No. 5 or 6, wherein the printed pattern of the semiconductor pattern printed in a manner including the entirety of the first region and a part of the second region is printed on the The semiconductor in the second region is absorbed by the first region. 如申請專利範圍第5或6項之薄膜電晶體的製造方法,其中該第2區域之該間隙與該半導體圖案之該印刷圖案重疊的重疊部具有銳角。 For example, the method for manufacturing a thin film transistor of claim 5 or 6, wherein an overlapping portion where the gap in the second region overlaps with the printed pattern of the semiconductor pattern has an acute angle. 如申請專利範圍第7項之薄膜電晶體的製造方法,其中該第2區域之該間隙與該半導體圖案之該印刷圖案重疊的重疊部具有銳角。 For example, the method of manufacturing a thin film transistor of claim 7 in which the overlapping portion where the gap in the second region overlaps with the printed pattern of the semiconductor pattern has an acute angle.
TW102134429A 2012-09-26 2013-09-25 Thin film transistor and manufacturing method thereof TWI617030B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2012212533A JP2014067884A (en) 2012-09-26 2012-09-26 Thin film transistor and manufacturing method of the same

Publications (2)

Publication Number Publication Date
TW201413970A TW201413970A (en) 2014-04-01
TWI617030B true TWI617030B (en) 2018-03-01

Family

ID=50387417

Family Applications (1)

Application Number Title Priority Date Filing Date
TW102134429A TWI617030B (en) 2012-09-26 2013-09-25 Thin film transistor and manufacturing method thereof

Country Status (3)

Country Link
JP (1) JP2014067884A (en)
TW (1) TWI617030B (en)
WO (1) WO2014049968A1 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP6627213B2 (en) * 2014-10-30 2020-01-08 凸版印刷株式会社 Bottom-gate / bottom-contact thin film transistor, method of manufacturing bottom-gate / bottom-contact thin film transistor, and image display device
JP6711350B2 (en) * 2015-04-22 2020-06-17 凸版印刷株式会社 Substrate for forming thin film transistor array, substrate for image display device, and method for manufacturing substrate for forming thin film transistor array

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1684248A (en) * 2004-04-17 2005-10-19 鸿富锦精密工业(深圳)有限公司 Low temperature polysilicon thin film electric crystal base board and its producing method
CN101562198A (en) * 2009-05-27 2009-10-21 友达光电股份有限公司 Thin-film transistor structure and production method thereof

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4593094B2 (en) * 2003-08-21 2010-12-08 日本電気株式会社 Liquid crystal display device and manufacturing method thereof
JP2006352083A (en) * 2005-05-18 2006-12-28 Ricoh Co Ltd Organic thin film transistor and active matrix display device
JP5521270B2 (en) * 2007-02-21 2014-06-11 凸版印刷株式会社 THIN FILM TRANSISTOR ARRAY, METHOD FOR PRODUCING THIN FILM TRANSISTOR ARRAY, AND ACTIVE MATRIX DISPLAY USING THIN FILM TRANSISTOR ARRAY
JP5286826B2 (en) * 2007-03-28 2013-09-11 凸版印刷株式会社 Thin film transistor array, method for manufacturing thin film transistor array, and active matrix display

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1684248A (en) * 2004-04-17 2005-10-19 鸿富锦精密工业(深圳)有限公司 Low temperature polysilicon thin film electric crystal base board and its producing method
CN101562198A (en) * 2009-05-27 2009-10-21 友达光电股份有限公司 Thin-film transistor structure and production method thereof

Also Published As

Publication number Publication date
WO2014049968A1 (en) 2014-04-03
TW201413970A (en) 2014-04-01
JP2014067884A (en) 2014-04-17

Similar Documents

Publication Publication Date Title
JP5365007B2 (en) Thin film transistor array and manufacturing method thereof
JP5369367B2 (en) Thin film transistor and manufacturing method thereof
WO2019146264A1 (en) Display device and production method therefor
JP4721972B2 (en) Thin film transistor substrate and method for manufacturing thin film transistor substrate
JP2008065225A (en) Thin-film transistor array, image display device using the same, and method for driving the image display device
JP2007311377A (en) Manufacturing method of thin-film transistor, thin-film transistor, and display
JP6028642B2 (en) Thin film transistor array
JP2007134482A (en) Thin film transistor device, its manufacturing method, thin film transistor array using the same and thin film transistor display
JP2010003723A (en) Thin-film transistor, thin-film transistor array and image display
JP5292805B2 (en) Thin film transistor array and manufacturing method thereof
TWI532192B (en) Thin film transistor and pixel structure
US20160035830A1 (en) Thin film transistor and display device using the same
JP4622630B2 (en) Thin film transistor manufacturing method
TWI617030B (en) Thin film transistor and manufacturing method thereof
US8257992B2 (en) Method of fabricating a pixel array
JP6402713B2 (en) THIN FILM TRANSISTOR ARRAY, ITS MANUFACTURING METHOD, IMAGE DISPLAY DEVICE AND DISPLAY METHOD
JP5103742B2 (en) THIN FILM TRANSISTOR DEVICE, ITS MANUFACTURING METHOD, THIN FILM TRANSISTOR ARRAY AND THIN FILM TRANSISTOR DISPLAY
JP2010050348A (en) Thin-film transistor, active matrix circuit, and display
US7851803B2 (en) Semiconductor device, manufacturing method of semiconductor device, and display device
JP2008008963A (en) Display panel
JP6451054B2 (en) THIN FILM TRANSISTOR ARRAY, ITS MANUFACTURING METHOD, AND IMAGE DISPLAY DEVICE
WO2016208414A1 (en) Element substrate, method for producing element substrate and display device
JP6236792B2 (en) THIN FILM TRANSISTOR, ITS MANUFACTURING METHOD, AND IMAGE DISPLAY DEVICE
CN103137708B (en) Active element and manufacturing method thereof
JP5741134B2 (en) Electrophoretic display device and manufacturing method thereof

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees