TWI316258B - Adjustable delay cells and delay lines including the same - Google Patents

Adjustable delay cells and delay lines including the same

Info

Publication number
TWI316258B
TWI316258B TW095119128A TW95119128A TWI316258B TW I316258 B TWI316258 B TW I316258B TW 095119128 A TW095119128 A TW 095119128A TW 95119128 A TW95119128 A TW 95119128A TW I316258 B TWI316258 B TW I316258B
Authority
TW
Taiwan
Prior art keywords
same
delay
lines including
adjustable
cells
Prior art date
Application number
TW095119128A
Other languages
English (en)
Other versions
TW200713321A (en
Inventor
Kwan-Yeob Chae
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Publication of TW200713321A publication Critical patent/TW200713321A/zh
Application granted granted Critical
Publication of TWI316258B publication Critical patent/TWI316258B/zh

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/13Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
    • H03K5/14Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals by the use of delay lines
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H11/00Networks using active elements
    • H03H11/02Multiple-port networks
    • H03H11/26Time-delay networks
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/13Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
    • H03K5/133Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals using a chain of active delay devices
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K2005/00013Delay, i.e. output pulse is delayed after input pulse and pulse length of output pulse is dependent on pulse length of input pulse
    • H03K2005/00019Variable delay
    • H03K2005/00058Variable delay controlled by a digital setting
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K2005/00013Delay, i.e. output pulse is delayed after input pulse and pulse length of output pulse is dependent on pulse length of input pulse
    • H03K2005/00019Variable delay
    • H03K2005/00058Variable delay controlled by a digital setting
    • H03K2005/00065Variable delay controlled by a digital setting by current control, e.g. by parallel current control transistors
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K2005/00013Delay, i.e. output pulse is delayed after input pulse and pulse length of output pulse is dependent on pulse length of input pulse
    • H03K2005/0015Layout of the delay element
    • H03K2005/00156Layout of the delay element using opamps, comparators, voltage multipliers or other analog building blocks

Landscapes

  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Pulse Circuits (AREA)
TW095119128A 2005-09-27 2006-05-30 Adjustable delay cells and delay lines including the same TWI316258B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
KR1020050089944A KR100714874B1 (ko) 2005-09-27 2005-09-27 딜레이 스텝이 조절되는 딜레이 라인 회로 및 이를 위한딜레이 셀

Publications (2)

Publication Number Publication Date
TW200713321A TW200713321A (en) 2007-04-01
TWI316258B true TWI316258B (en) 2009-10-21

Family

ID=37893096

Family Applications (1)

Application Number Title Priority Date Filing Date
TW095119128A TWI316258B (en) 2005-09-27 2006-05-30 Adjustable delay cells and delay lines including the same

Country Status (5)

Country Link
US (1) US7394300B2 (zh)
JP (1) JP2007097179A (zh)
KR (1) KR100714874B1 (zh)
CN (1) CN1941623B (zh)
TW (1) TWI316258B (zh)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9712145B2 (en) 2014-02-24 2017-07-18 Taiwan Semiconductor Manufacturing Company, Ltd. Delay line circuit with variable delay line unit
TWI757038B (zh) * 2020-04-21 2022-03-01 台灣積體電路製造股份有限公司 數位控制延遲線電路及其控制訊號延遲時間的方法
US11563429B2 (en) 2020-04-21 2023-01-24 Taiwan Semiconductor Manufacturing Company, Ltd. Digitally controlled delay line circuit and method

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101125018B1 (ko) * 2005-12-12 2012-03-28 삼성전자주식회사 디지털 지연셀 및 이를 구비하는 지연 라인 회로
US7733149B2 (en) * 2008-06-11 2010-06-08 Pmc-Sierra, Inc. Variable-length digitally-controlled delay chain with interpolation-based tuning
US8115532B2 (en) * 2008-07-11 2012-02-14 Integrated Device Technology, Inc. Linear monotonic delay chain circuit
US8472278B2 (en) * 2010-04-09 2013-06-25 Qualcomm Incorporated Circuits, systems and methods for adjusting clock signals based on measured performance characteristics
US8373470B2 (en) * 2010-10-11 2013-02-12 Apple Inc. Modular programmable delay line blocks for use in a delay locked loop
US8350628B1 (en) 2011-02-15 2013-01-08 Western Digital Technologies, Inc. Gate speed regulator dithering ring oscillator to match critical path circuit
US9899993B2 (en) * 2013-08-19 2018-02-20 Japan Science And Technology Agency Reconfigurable delay circuit, delay monitor circuit using said delay circuit, variation compensation circuit, variation measurement method, and variation compensation method
CN104333369B (zh) * 2014-07-08 2017-08-29 北京芯诣世纪科技有限公司 一种ddr3 phy sstl15输出驱动电路
KR102280437B1 (ko) 2015-10-14 2021-07-22 삼성전자주식회사 딜레이 셀 및 이를 포함하는 딜레이 라인
US9915968B2 (en) * 2016-04-19 2018-03-13 Qualcomm Incorporated Systems and methods for adaptive clock design
US10848153B2 (en) * 2018-11-30 2020-11-24 Micron Technology, Inc. Leakage current reduction in electronic devices
CN111726108A (zh) * 2019-03-18 2020-09-29 澜起科技股份有限公司 一种延迟电路、时钟控制电路以及控制方法
CN110988826A (zh) * 2019-12-17 2020-04-10 中航贵州飞机有限责任公司 多用途飞机无线电高度模拟器光纤延迟线结构
CN112291120B (zh) * 2020-12-29 2021-06-15 苏州裕太微电子有限公司 一种延时线结构及其时延抖动的校正方法
CN116827313A (zh) * 2023-06-27 2023-09-29 成都电科星拓科技有限公司 一种数字电路延迟单元、延迟电路、芯片及控制方法

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5570294A (en) * 1994-03-11 1996-10-29 Advanced Micro Devices Circuit configuration employing a compare unit for testing variably controlled delay units
KR100197563B1 (ko) 1995-12-27 1999-06-15 윤종용 동기 지연라인을 이용한 디지탈 지연 동기루프 회로
JP3552434B2 (ja) 1996-12-12 2004-08-11 ソニー株式会社 遅延回路
JP3584651B2 (ja) 1996-12-26 2004-11-04 ソニー株式会社 遅延回路
US6229364B1 (en) * 1999-03-23 2001-05-08 Infineon Technologies North America Corp. Frequency range trimming for a delay line
US6236695B1 (en) * 1999-05-21 2001-05-22 Intel Corporation Output buffer with timing feedback
JP2001144591A (ja) 1999-11-18 2001-05-25 Hitachi Ltd 可変遅延回路及びこれを用いたタイミング制御回路
CN1120572C (zh) * 2000-02-12 2003-09-03 威盛电子股份有限公司 使用锁相环路调校的延迟装置及其调校方法
US6417714B1 (en) * 2000-03-30 2002-07-09 Inter Corporation Method and apparatus for obtaining linear code-delay response from area-efficient delay cells
US6424178B1 (en) * 2000-08-30 2002-07-23 Micron Technology, Inc. Method and system for controlling the duty cycle of a clock signal
JP3813435B2 (ja) 2000-11-07 2006-08-23 株式会社東芝 同期遅延制御回路
US6426661B1 (en) * 2001-08-20 2002-07-30 International Business Machines Corporation Clock distribution with constant delay clock buffer circuit
JP3859624B2 (ja) * 2003-07-31 2006-12-20 エルピーダメモリ株式会社 遅延回路と遅延同期ループ装置

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9712145B2 (en) 2014-02-24 2017-07-18 Taiwan Semiconductor Manufacturing Company, Ltd. Delay line circuit with variable delay line unit
TWI757038B (zh) * 2020-04-21 2022-03-01 台灣積體電路製造股份有限公司 數位控制延遲線電路及其控制訊號延遲時間的方法
US11563429B2 (en) 2020-04-21 2023-01-24 Taiwan Semiconductor Manufacturing Company, Ltd. Digitally controlled delay line circuit and method
US11855644B2 (en) 2020-04-21 2023-12-26 Taiwan Semiconductor Manufacturing Company, Ltd. Digitally controlled delay line circuit and method

Also Published As

Publication number Publication date
TW200713321A (en) 2007-04-01
KR20070035274A (ko) 2007-03-30
CN1941623A (zh) 2007-04-04
CN1941623B (zh) 2010-10-13
KR100714874B1 (ko) 2007-05-07
JP2007097179A (ja) 2007-04-12
US20070069791A1 (en) 2007-03-29
US7394300B2 (en) 2008-07-01

Similar Documents

Publication Publication Date Title
TWI316258B (en) Adjustable delay cells and delay lines including the same
IL189245A0 (en) Interleukin-1 conjugates and uses thereof
IL185280A0 (en) Tetrahydroindolone and tetrahydroindazolone derivatives
IL191759A0 (en) Ganaxolone formulations and methods for the making and use thereof
AU2006339063A8 (en) Macro-diacrylates and macro-polyacrylates
EP1895838A4 (en) COMPOSITIONS AND METHODS
EP1846419A4 (en) ALKYLOXYSUBSTITUTED THIAZOLOCHINOLINE AND THIAZOLONAPHTHYRIDINE
EP1824467A4 (en) APOGOSSYPOLON AND ITS USES
EP1877068A4 (en) NICOTINAMIDRIBOSIDE KINASE COMPOSITIONS AND METHOD FOR THEIR USE
EP1878206A4 (en) SYSTEMS AND METHODS FOR BEAM FORMATION
EP2051313A4 (en) BATTERY BUSH AND BATTERY THEREOF
EP1895853A4 (en) YOGHURT BEAUTY PRODUCTS AND METHOD OF PREPARING THEM
EP1796425A4 (en) SPEAKER AND SPEAKER DAMPER EQUIPPED WITH SAID SHOCK ABSORBER
EP1962635A4 (en) LOAD REDUCTION FOR SHOULDER AND USE THEREOF
IL184834A0 (en) Compositions and methods for the manufacture thereof
IL189252A0 (en) Dihydroxyanthraquinones and their use
EP1951924A4 (en) MATERIALS WITH INCREASED EMISSIONS AND MANUFACTURING METHOD THEREFOR
EP1893750A4 (en) AMNIOTIC CELLS AND METHODS OF USE
GB0501348D0 (en) Compositions and methods
GB2410990B (en) An adjustable bumpstop
EP1975171A4 (en) Antitumor agent and immunostimulant
ZA200706293B (en) Delay units and methods of making the same
EP1930406A4 (en) IN THE BRAIN WALKING CELL AND USE THEREOF
ZA200805851B (en) Stress-reducer for shoulder and the use thereof
GB0502843D0 (en) Jig-was and jig-will