TW519654B - Integrated semiconductor-memory with redundant units for memory-cells - Google Patents
Integrated semiconductor-memory with redundant units for memory-cells Download PDFInfo
- Publication number
- TW519654B TW519654B TW090102743A TW90102743A TW519654B TW 519654 B TW519654 B TW 519654B TW 090102743 A TW090102743 A TW 090102743A TW 90102743 A TW90102743 A TW 90102743A TW 519654 B TW519654 B TW 519654B
- Authority
- TW
- Taiwan
- Prior art keywords
- circuit
- address
- memory
- integrated semiconductor
- semiconductor memory
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/08—Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
- G11C29/12—Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
- G11C29/18—Address generation devices; Devices for accessing memories, e.g. details of addressing circuits
- G11C29/24—Accessing extra cells, e.g. dummy cells or redundant cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/78—Masking faults in memories by using spares or by reconfiguring using programmable devices
- G11C29/785—Masking faults in memories by using spares or by reconfiguring using programmable devices with redundancy programming schemes
- G11C29/787—Masking faults in memories by using spares or by reconfiguring using programmable devices with redundancy programming schemes using a fuse hierarchy
Landscapes
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
- Tests Of Electronic Circuits (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE10005618A DE10005618A1 (de) | 2000-02-09 | 2000-02-09 | Integrierter Halbleiterspeicher mit redundanter Einheit von Speicherzellen |
Publications (1)
Publication Number | Publication Date |
---|---|
TW519654B true TW519654B (en) | 2003-02-01 |
Family
ID=7630289
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW090102743A TW519654B (en) | 2000-02-09 | 2001-02-08 | Integrated semiconductor-memory with redundant units for memory-cells |
Country Status (6)
Country | Link |
---|---|
US (1) | US6353562B2 (de) |
EP (1) | EP1124232B1 (de) |
JP (1) | JP2001273791A (de) |
KR (1) | KR100395031B1 (de) |
DE (2) | DE10005618A1 (de) |
TW (1) | TW519654B (de) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI511235B (zh) * | 2009-12-23 | 2015-12-01 | Electro Scient Ind Inc | 用於記憶體修復之適應性處理限制 |
Families Citing this family (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6552939B1 (en) * | 2001-10-15 | 2003-04-22 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having disturb test circuit |
US7673273B2 (en) * | 2002-07-08 | 2010-03-02 | Tier Logic, Inc. | MPGA products based on a prototype FPGA |
US20040004251A1 (en) * | 2002-07-08 | 2004-01-08 | Madurawe Raminda U. | Insulated-gate field-effect thin film transistors |
US7312109B2 (en) * | 2002-07-08 | 2007-12-25 | Viciciv, Inc. | Methods for fabricating fuse programmable three dimensional integrated circuits |
US7129744B2 (en) * | 2003-10-23 | 2006-10-31 | Viciciv Technology | Programmable interconnect structures |
US7112994B2 (en) | 2002-07-08 | 2006-09-26 | Viciciv Technology | Three dimensional integrated circuits |
US6992503B2 (en) | 2002-07-08 | 2006-01-31 | Viciciv Technology | Programmable devices with convertibility to customizable devices |
US7812458B2 (en) * | 2007-11-19 | 2010-10-12 | Tier Logic, Inc. | Pad invariant FPGA and ASIC devices |
US8643162B2 (en) | 2007-11-19 | 2014-02-04 | Raminda Udaya Madurawe | Pads and pin-outs in three dimensional integrated circuits |
JP2004265523A (ja) * | 2003-03-03 | 2004-09-24 | Renesas Technology Corp | 半導体装置 |
US7030651B2 (en) | 2003-12-04 | 2006-04-18 | Viciciv Technology | Programmable structured arrays |
KR101009020B1 (ko) * | 2003-12-16 | 2011-01-17 | 주식회사 포스코 | 유동층 환원로의 분산판 청소장치 |
KR101009021B1 (ko) * | 2003-12-29 | 2011-01-17 | 주식회사 포스코 | 유동층 환원로의 분산판 청소장치 |
US7489164B2 (en) | 2004-05-17 | 2009-02-10 | Raminda Udaya Madurawe | Multi-port memory devices |
US7284168B2 (en) * | 2005-01-26 | 2007-10-16 | Hewlett-Packard Development Company, L.P. | Method and system for testing RAM redundant integrated circuits |
DE102006019075B4 (de) * | 2006-04-25 | 2008-01-31 | Infineon Technologies Ag | Integrierte Schaltung zur Speicherung eines Datums |
US20090128189A1 (en) * | 2007-11-19 | 2009-05-21 | Raminda Udaya Madurawe | Three dimensional programmable devices |
US7635988B2 (en) * | 2007-11-19 | 2009-12-22 | Tier Logic, Inc. | Multi-port thin-film memory devices |
US7573293B2 (en) * | 2007-12-26 | 2009-08-11 | Tier Logic, Inc. | Programmable logic based latches and shift registers |
US7573294B2 (en) * | 2007-12-26 | 2009-08-11 | Tier Logic, Inc. | Programmable logic based latches and shift registers |
US7795913B2 (en) * | 2007-12-26 | 2010-09-14 | Tier Logic | Programmable latch based multiplier |
US7602213B2 (en) * | 2007-12-26 | 2009-10-13 | Tier Logic, Inc. | Using programmable latch to implement logic |
US8230375B2 (en) | 2008-09-14 | 2012-07-24 | Raminda Udaya Madurawe | Automated metal pattern generation for integrated circuits |
US11579776B2 (en) * | 2020-10-23 | 2023-02-14 | Silicon Laboratories Inc. | Optimizing power consumption of memory repair of a device |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE69326154T2 (de) * | 1993-11-30 | 2000-02-24 | Stmicroelectronics S.R.L., Agrate Brianza | Integrierte Schaltung für die Programmierung einer Speicherzelle eines nicht flüchtigen Speicherregisters |
GB9417269D0 (en) * | 1994-08-26 | 1994-10-19 | Inmos Ltd | Memory and test method therefor |
KR0145222B1 (ko) * | 1995-05-20 | 1998-08-17 | 김광호 | 반도체 메모리장치의 메모리 셀 테스트 제어회로 및 방법 |
JP3189886B2 (ja) * | 1997-10-30 | 2001-07-16 | 日本電気株式会社 | 半導体記憶装置 |
DE19843470B4 (de) * | 1998-09-22 | 2005-03-10 | Infineon Technologies Ag | Integrierter Speicher mit Selbstreparaturfunktion |
-
2000
- 2000-02-09 DE DE10005618A patent/DE10005618A1/de active Pending
-
2001
- 2001-01-25 DE DE50113843T patent/DE50113843D1/de not_active Expired - Lifetime
- 2001-01-25 EP EP01101730A patent/EP1124232B1/de not_active Expired - Lifetime
- 2001-02-06 JP JP2001029947A patent/JP2001273791A/ja active Pending
- 2001-02-08 KR KR10-2001-0006103A patent/KR100395031B1/ko not_active IP Right Cessation
- 2001-02-08 TW TW090102743A patent/TW519654B/zh not_active IP Right Cessation
- 2001-02-09 US US09/780,326 patent/US6353562B2/en not_active Expired - Lifetime
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI511235B (zh) * | 2009-12-23 | 2015-12-01 | Electro Scient Ind Inc | 用於記憶體修復之適應性處理限制 |
Also Published As
Publication number | Publication date |
---|---|
EP1124232A2 (de) | 2001-08-16 |
US6353562B2 (en) | 2002-03-05 |
DE10005618A1 (de) | 2001-08-30 |
EP1124232B1 (de) | 2008-04-16 |
KR100395031B1 (ko) | 2003-08-19 |
KR20010078791A (ko) | 2001-08-21 |
US20010021134A1 (en) | 2001-09-13 |
DE50113843D1 (de) | 2008-05-29 |
JP2001273791A (ja) | 2001-10-05 |
EP1124232A3 (de) | 2005-10-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW519654B (en) | Integrated semiconductor-memory with redundant units for memory-cells | |
US6262935B1 (en) | Shift redundancy scheme for wordlines in memory circuits | |
US6281739B1 (en) | Fuse circuit and redundant decoder | |
KR102467455B1 (ko) | 리던던시 영역을 리페어 하는 반도체 장치 | |
TW521278B (en) | Method for addressing electrical fuses | |
KR100790442B1 (ko) | 글로벌 리던던시를 갖는 메모리소자 및 그 동작 방법 | |
TW509952B (en) | Semiconductor apparatus | |
EP1408516B1 (de) | Interface zum Durchbrennen von Schmelzsicherungen für ein Speicherchip | |
JP3631277B2 (ja) | メモリモジュール | |
EP0945803A2 (de) | Redundante Wortleitungersatzung bei einer Halbleiterspeichervorrichtung | |
JP2004503897A (ja) | 行修理をセグメント化した半導体メモリ | |
EP1328944B1 (de) | Flächeneffizientes verfahren zur programmierung von elektrischen schmelzsicherungen | |
US7027339B2 (en) | Memory device employing open bit line architecture for providing identical data topology on repaired memory cell block and method thereof | |
US6590818B1 (en) | Method and apparatus for soft defect detection in a memory | |
KR102253011B1 (ko) | 리페어 회로 및 이를 포함하는 반도체 메모리 장치 | |
TW511095B (en) | Semiconductor memory device having row repair circuitry | |
US5561636A (en) | Random access memory with a simple test arrangement | |
US6999357B2 (en) | Memory circuit with redundant memory cell array allowing simplified shipment tests and reduced power consumptions | |
US20040062096A1 (en) | Rapidly testable semiconductor memory device | |
US6304499B1 (en) | Integrated dynamic semiconductor memory having redundant units of memory cells, and a method of self-repair | |
US6178124B1 (en) | Integrated memory having a self-repair function | |
US20020006061A1 (en) | Integrated memory having memory cells with a magnetoresistive storage property | |
KR100963552B1 (ko) | 반도체 메모리 | |
US6601194B1 (en) | Circuit configuration for repairing a semiconductor memory | |
US6560149B2 (en) | Integrated semiconductor memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
GD4A | Issue of patent certificate for granted invention patent | ||
MM4A | Annulment or lapse of patent due to non-payment of fees |