TW417204B - Semiconductor metalization system and method - Google Patents
Semiconductor metalization system and method Download PDFInfo
- Publication number
- TW417204B TW417204B TW088109515A TW88109515A TW417204B TW 417204 B TW417204 B TW 417204B TW 088109515 A TW088109515 A TW 088109515A TW 88109515 A TW88109515 A TW 88109515A TW 417204 B TW417204 B TW 417204B
- Authority
- TW
- Taiwan
- Prior art keywords
- layer
- gold
- dielectric layer
- edge
- conductors
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76885—By forming conductive members before deposition of protective insulating material, e.g. pillars, studs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5222—Capacitive arrangements or effects of, or between wiring layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
- H01L23/5283—Cross-sectional geometry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Geometry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/099,093 US6137178A (en) | 1998-06-17 | 1998-06-17 | Semiconductor metalization system and method |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| TW417204B true TW417204B (en) | 2001-01-01 |
Family
ID=22272661
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| TW088109515A TW417204B (en) | 1998-06-17 | 1999-06-08 | Semiconductor metalization system and method |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US6137178A (enExample) |
| EP (1) | EP0966035B1 (enExample) |
| JP (1) | JP2000031280A (enExample) |
| KR (1) | KR100598256B1 (enExample) |
| CN (1) | CN1139112C (enExample) |
| DE (1) | DE69930027T2 (enExample) |
| TW (1) | TW417204B (enExample) |
Families Citing this family (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| FR2786609B1 (fr) * | 1998-11-26 | 2003-10-17 | St Microelectronics Sa | Circuit integre a capacite interlignes reduite et procede de fabrication associe |
| US6849923B2 (en) | 1999-03-12 | 2005-02-01 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method of the same |
| US20060017162A1 (en) * | 1999-03-12 | 2006-01-26 | Shoji Seta | Semiconductor device and manufacturing method of the same |
| US6420252B1 (en) * | 2000-05-10 | 2002-07-16 | Emcore Corporation | Methods of forming robust metal contacts on compound semiconductors |
| US7892962B2 (en) * | 2007-09-05 | 2011-02-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Nail-shaped pillar for wafer-level chip-scale packaging |
| KR101654820B1 (ko) | 2008-07-09 | 2016-09-06 | 인벤사스 코포레이션 | 감소된 도전체 공간을 가진 마이크로전자 상호접속 소자, 및 그것을 형성하는 방법 |
| US8309446B2 (en) | 2008-07-16 | 2012-11-13 | Applied Materials, Inc. | Hybrid heterojunction solar cell fabrication using a doping layer mask |
| EP2359410A4 (en) | 2008-12-10 | 2014-09-24 | Applied Materials Inc | IMPROVED VISIBILITY SYSTEM FOR ALIGNMENT OF SCREEN PRINT PATTERNS |
| US9064968B2 (en) * | 2013-08-19 | 2015-06-23 | Phison Electronics Corp. | Non-volatile memory device and operation and fabricating methods thereof |
| US8772951B1 (en) | 2013-08-29 | 2014-07-08 | Qualcomm Incorporated | Ultra fine pitch and spacing interconnects for substrate |
| US9159670B2 (en) | 2013-08-29 | 2015-10-13 | Qualcomm Incorporated | Ultra fine pitch and spacing interconnects for substrate |
| KR102377372B1 (ko) * | 2014-04-02 | 2022-03-21 | 어플라이드 머티어리얼스, 인코포레이티드 | 인터커넥트들을 형성하기 위한 방법 |
| US20190067178A1 (en) * | 2017-08-30 | 2019-02-28 | Qualcomm Incorporated | Fine pitch and spacing interconnects with reserve interconnect portion |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3057975B2 (ja) * | 1993-09-27 | 2000-07-04 | 日本電気株式会社 | 集積回路の配線 |
| US5471093A (en) * | 1994-10-28 | 1995-11-28 | Advanced Micro Devices, Inc. | Pseudo-low dielectric constant technology |
| JPH08293523A (ja) * | 1995-02-21 | 1996-11-05 | Seiko Epson Corp | 半導体装置およびその製造方法 |
| US5702982A (en) * | 1996-03-28 | 1997-12-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for making metal contacts and interconnections concurrently on semiconductor integrated circuits |
| US5846876A (en) * | 1996-06-05 | 1998-12-08 | Advanced Micro Devices, Inc. | Integrated circuit which uses a damascene process for producing staggered interconnect lines |
| US5753976A (en) * | 1996-06-14 | 1998-05-19 | Minnesota Mining And Manufacturing Company | Multi-layer circuit having a via matrix interlayer connection |
| KR100219508B1 (ko) * | 1996-12-30 | 1999-09-01 | 윤종용 | 반도체장치의 금속배선층 형성방법 |
-
1998
- 1998-06-17 US US09/099,093 patent/US6137178A/en not_active Expired - Lifetime
-
1999
- 1999-05-31 DE DE69930027T patent/DE69930027T2/de not_active Expired - Lifetime
- 1999-05-31 EP EP99110469A patent/EP0966035B1/en not_active Expired - Lifetime
- 1999-06-08 TW TW088109515A patent/TW417204B/zh not_active IP Right Cessation
- 1999-06-17 KR KR1019990022670A patent/KR100598256B1/ko not_active Expired - Fee Related
- 1999-06-17 CN CNB991086899A patent/CN1139112C/zh not_active Expired - Fee Related
- 1999-06-17 JP JP11171020A patent/JP2000031280A/ja not_active Withdrawn
Also Published As
| Publication number | Publication date |
|---|---|
| EP0966035A1 (en) | 1999-12-22 |
| KR100598256B1 (ko) | 2006-07-07 |
| DE69930027D1 (de) | 2006-04-27 |
| DE69930027T2 (de) | 2006-09-14 |
| CN1254949A (zh) | 2000-05-31 |
| EP0966035B1 (en) | 2006-03-01 |
| US6137178A (en) | 2000-10-24 |
| KR20000006238A (ko) | 2000-01-25 |
| CN1139112C (zh) | 2004-02-18 |
| JP2000031280A (ja) | 2000-01-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| TW454240B (en) | Improved contact and deep trench patterning | |
| TW417204B (en) | Semiconductor metalization system and method | |
| TW415041B (en) | Processing methods of forming integrated circuitry memory devices, methods of forming DRAM arrays, and related semiconductor masks | |
| TW385531B (en) | A dual damascene process for metal layers and organic intermetal layers | |
| TW441093B (en) | DRAM-cell device and its production method | |
| TW199234B (enExample) | ||
| TW522514B (en) | Method of forming metal contact in semiconductor device | |
| TW308727B (en) | Semiconductor memory device with capacitor (4) | |
| TW456032B (en) | Method for fabricating 4F2 memory cells with improved gate conductor structure | |
| TW388954B (en) | Metalization system | |
| TW380316B (en) | Manufacturing method for fin-trench-structure capacitor of DRAM | |
| TW408446B (en) | The manufacture method of the node contact | |
| TW544917B (en) | Semiconductor memory device and method for manufacturing the same | |
| TW399327B (en) | The manufacturing method of DRAM capacitor | |
| TW415078B (en) | DRAM with dummy word lines | |
| TW462105B (en) | Gas etchant composition and method for simultaneously etching silicon oxide and polysilicon, and method for manufacturing semiconductor device using the same | |
| TW411589B (en) | Method of manufacturing capacitor bottom electrode and structure thereof | |
| TW519738B (en) | Extended type capacitor manufacturing method and device of memory | |
| TW395050B (en) | Method of manufacturing the capacitor of dynamic random access memory (DRAM) | |
| TW395021B (en) | DRAM contacts' manufacturing methods | |
| TW525233B (en) | Substrate with a layer composed of monocrystalline silicon and its generating method | |
| TW399325B (en) | The manufacturing method of DRAM capacitor | |
| TW381318B (en) | Method of manufacturing analog semiconductor device | |
| TW411579B (en) | Structure of dual damascene and production method thereof | |
| TW427015B (en) | Structure and manufacturing method of stacked-type capacitors |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| GD4A | Issue of patent certificate for granted invention patent | ||
| MM4A | Annulment or lapse of patent due to non-payment of fees |