TW324800B - Dual-directory virtual cache and control method thereof - Google Patents
Dual-directory virtual cache and control method thereofInfo
- Publication number
- TW324800B TW324800B TW085114360A TW85114360A TW324800B TW 324800 B TW324800 B TW 324800B TW 085114360 A TW085114360 A TW 085114360A TW 85114360 A TW85114360 A TW 85114360A TW 324800 B TW324800 B TW 324800B
- Authority
- TW
- Taiwan
- Prior art keywords
- tag
- memory
- address
- virtual
- physical
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/10—Address translation
- G06F12/1027—Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB]
- G06F12/1045—Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB] associated with a data cache
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
- G06F12/0806—Multiuser, multiprocessor or multiprocessing cache systems
- G06F12/0815—Cache consistency protocols
- G06F12/0831—Cache consistency protocols using a bus scheme, e.g. with bus monitoring or watching means
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019950041977A KR970029072A (ko) | 1995-11-17 | 1995-11-17 | 이중 디렉토리 가상 캐쉬 및 그 제어 방법 |
Publications (1)
Publication Number | Publication Date |
---|---|
TW324800B true TW324800B (en) | 1998-01-11 |
Family
ID=19434528
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW085114360A TW324800B (en) | 1995-11-17 | 1996-11-21 | Dual-directory virtual cache and control method thereof |
Country Status (4)
Country | Link |
---|---|
JP (1) | JP3116215B2 (zh) |
KR (1) | KR970029072A (zh) |
GB (1) | GB2307319B (zh) |
TW (1) | TW324800B (zh) |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6598128B1 (en) * | 1999-10-01 | 2003-07-22 | Hitachi, Ltd. | Microprocessor having improved memory management unit and cache memory |
US7191291B2 (en) | 2003-01-16 | 2007-03-13 | Ip-First, Llc | Microprocessor with variable latency stack cache |
US7136990B2 (en) | 2003-01-16 | 2006-11-14 | Ip-First, Llc. | Fast POP operation from RAM cache using cache row value stack |
US7139876B2 (en) | 2003-01-16 | 2006-11-21 | Ip-First, Llc | Microprocessor and apparatus for performing fast speculative pop operation from a stack memory cache |
US7139877B2 (en) | 2003-01-16 | 2006-11-21 | Ip-First, Llc | Microprocessor and apparatus for performing speculative load operation from a stack memory cache |
US8612690B2 (en) * | 2012-01-17 | 2013-12-17 | Qualcomm Incorporated | Method for filtering traffic to a physically-tagged data cache |
US10831664B2 (en) | 2017-06-16 | 2020-11-10 | International Business Machines Corporation | Cache structure using a logical directory |
US10698836B2 (en) | 2017-06-16 | 2020-06-30 | International Business Machines Corporation | Translation support for a virtual cache |
US10606762B2 (en) | 2017-06-16 | 2020-03-31 | International Business Machines Corporation | Sharing virtual and real translations in a virtual cache |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB8823077D0 (en) * | 1988-09-30 | 1988-11-09 | Int Computers Ltd | Data processing apparatus |
GB2260429B (en) * | 1991-10-11 | 1995-05-24 | Intel Corp | Versatile cache memory |
DE69427734T2 (de) * | 1993-10-29 | 2002-05-23 | Advanced Micro Devices, Inc. | Linearadressierter Mikroprozessorcachespeicher |
-
1995
- 1995-11-17 KR KR1019950041977A patent/KR970029072A/ko not_active IP Right Cessation
-
1996
- 1996-11-18 GB GB9623913A patent/GB2307319B/en not_active Expired - Fee Related
- 1996-11-18 JP JP08342315A patent/JP3116215B2/ja not_active Expired - Fee Related
- 1996-11-21 TW TW085114360A patent/TW324800B/zh active
Also Published As
Publication number | Publication date |
---|---|
KR970029072A (ko) | 1997-06-26 |
JP3116215B2 (ja) | 2000-12-11 |
JPH1091521A (ja) | 1998-04-10 |
GB2307319A (en) | 1997-05-21 |
GB9623913D0 (en) | 1997-01-08 |
GB2307319B (en) | 2000-05-31 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW259855B (en) | Data processing device | |
IL109390A (en) | System for disk meshing and flexible storage mapping with enhanced flexible caching | |
MY109414A (en) | Bus interface logic for computer system having dual bus architecture | |
EP1343076A3 (en) | integrated circuit with multiple functions sharing multiple internal signal buses according to distributed bus access and control arbitration | |
WO1998013740A3 (en) | Method and apparatus for aliasing memory data in an advanced microprocessor | |
ES2005092A6 (es) | Un ordenador equipado con una organizacion de memoria de ocultacion y memoria virtual para para almacenamiento de datos. | |
WO1996006390A3 (en) | A two-way set-associative cache memory | |
CA2066454A1 (en) | Apparatus and method for maintaining cache/main memory consistency | |
TW375706B (en) | Programmable memory access | |
TW324800B (en) | Dual-directory virtual cache and control method thereof | |
EP0285346A3 (en) | Cache memory device | |
WO2004088461A3 (en) | Local emulation of data ram utilizing write-through cache hardware within a cpu module | |
KR930023830A (ko) | 하이스루풋 단일포트 다중갱신 유니트 태그제어기 | |
KR970076214A (ko) | 마이크로 프로세서와 메모리간의 데이타 인터페이스 방법 | |
US5953740A (en) | Computer memory system having programmable operational characteristics based on characteristics of a central processor | |
EP0400839A3 (en) | Microcomputer system employing adress offset mechanism to increase the supported cache memory capacity | |
JPS55123739A (en) | Memory content prefetch control system | |
TW233354B (en) | Data processor with memory cache and method of operation | |
WO1994025914A3 (en) | Symmetric multiprocessing system with unified environment and distributed system functions | |
KR950033864A (ko) | 동적 컴퓨터 버스를 사용한 데이타 패킹 장치 및 방법 | |
TW326512B (en) | Pre-charging output peripheral for direct memory access operation | |
WO1993004431A1 (fr) | Systeme de commande de memoire tampon | |
JPS57117056A (en) | Microcomputer device | |
KR940007686A (ko) | 캐시(Cache) 메모리를 가지는 프로세서(Processor) | |
JPS6431238A (en) | System for controlling store buffer |