| JPH0316123A
              (ja)
            
            * | 1989-03-29 | 1991-01-24 | Mitsubishi Electric Corp | イオン注入方法およびそれにより製造される半導体装置 | 
        
          | JP2694815B2
              (ja)
            
            * | 1995-03-31 | 1997-12-24 | 日本電気株式会社 | 半導体装置およびその製造方法 | 
        
          | KR0154702B1
              (ko)
            
            * | 1995-06-09 | 1998-10-15 | 김광호 | 항복전압을 향상시킨 다이오드 제조 방법 | 
        
          | JP3604791B2
              (ja)
            
            * | 1995-11-09 | 2004-12-22 | 株式会社ルネサステクノロジ | 半導体装置の製造方法 | 
        
          | US5792678A
              (en)
            
            * | 1996-05-02 | 1998-08-11 | Motorola, Inc. | Method for fabricating a semiconductor on insulator device | 
        
          | US5773326A
              (en)
            
            * | 1996-09-19 | 1998-06-30 | Motorola, Inc. | Method of making an SOI integrated circuit with ESD protection | 
        
          | US6057214A
              (en)
            
            * | 1996-12-09 | 2000-05-02 | Texas Instruments Incorporated | Silicon-on-insulation trench isolation structure and method for forming | 
        
          | US6054356A
              (en)
            
            * | 1996-12-10 | 2000-04-25 | Advanced Micro Devices, Inc. | Transistor and process of making a transistor having an improved LDD masking material | 
        
          | US5930642A
              (en)
            
            * | 1997-06-09 | 1999-07-27 | Advanced Micro Devices, Inc. | Transistor with buried insulative layer beneath the channel region | 
        
          | US5894152A
              (en)
            
            * | 1997-06-18 | 1999-04-13 | International Business Machines Corporation | SOI/bulk hybrid substrate and method of forming the same | 
        
          | US5849613A
              (en)
            
            * | 1997-10-23 | 1998-12-15 | Chartered Semiconductor Manufacturing Ltd. | Method and mask structure for self-aligning ion implanting to form various device structures | 
        
          | US6197656B1
              (en)
            
            * | 1998-03-24 | 2001-03-06 | International Business Machines Corporation | Method of forming planar isolation and substrate contacts in SIMOX-SOI. | 
        
          | US6013936A
              (en)
            
            * | 1998-08-06 | 2000-01-11 | International Business Machines Corporation | Double silicon-on-insulator device and method therefor | 
        
          | US6753229B1
              (en)
            
            * | 1998-12-04 | 2004-06-22 | The Regents Of The University Of California | Multiple-thickness gate oxide formed by oxygen implantation | 
        
          | US6255145B1
              (en) | 1999-01-08 | 2001-07-03 | International Business Machines Corporation | Process for manufacturing patterned silicon-on-insulator layers with self-aligned trenches and resulting product | 
        
          | US6524974B1
              (en) | 1999-03-22 | 2003-02-25 | Lsi Logic Corporation | Formation of improved low dielectric constant carbon-containing silicon oxide dielectric material by reaction of carbon-containing silane with oxidizing agent in the presence of one or more reaction retardants | 
        
          | US6303047B1
              (en) | 1999-03-22 | 2001-10-16 | Lsi Logic Corporation | Low dielectric constant multiple carbon-containing silicon oxide dielectric material for use in integrated circuit structures, and method of making same | 
        
          | US6204192B1
              (en) | 1999-03-29 | 2001-03-20 | Lsi Logic Corporation | Plasma cleaning process for openings formed in at least one low dielectric constant insulation layer over copper metallization in integrated circuit structures | 
        
          | US6476445B1
              (en) | 1999-04-30 | 2002-11-05 | International Business Machines Corporation | Method and structures for dual depth oxygen layers in silicon-on-insulator processes | 
        
          | US6232658B1
              (en)
            
            * | 1999-06-30 | 2001-05-15 | Lsi Logic Corporation | Process to prevent stress cracking of dielectric films on semiconductor wafers | 
        
          | US6391795B1
              (en) | 1999-10-22 | 2002-05-21 | Lsi Logic Corporation | Low k dielectric composite layer for intergrated circuit structure which provides void-free low k dielectric material between metal lines while mitigating via poisoning | 
        
          | US6423628B1
              (en) | 1999-10-22 | 2002-07-23 | Lsi Logic Corporation | Method of forming integrated circuit structure having low dielectric constant material and having silicon oxynitride caps over closely spaced apart metal lines | 
        
          | US6756674B1
              (en) | 1999-10-22 | 2004-06-29 | Lsi Logic Corporation | Low dielectric constant silicon oxide-based dielectric layer for integrated circuit structures having improved compatibility with via filler materials, and method of making same | 
        
          | US6316354B1
              (en) | 1999-10-26 | 2001-11-13 | Lsi Logic Corporation | Process for removing resist mask of integrated circuit structure which mitigates damage to underlying low dielectric constant silicon oxide dielectric layer | 
        
          | US6346490B1
              (en) | 2000-04-05 | 2002-02-12 | Lsi Logic Corporation | Process for treating damaged surfaces of low k carbon doped silicon oxide dielectric material after plasma etching and plasma cleaning steps | 
        
          | US6506678B1
              (en) | 2000-05-19 | 2003-01-14 | Lsi Logic Corporation | Integrated circuit structures having low k porous aluminum oxide dielectric material separating aluminum lines, and method of making same | 
        
          | US6365528B1
              (en) | 2000-06-07 | 2002-04-02 | Lsi Logic Corporation | Low temperature process for forming a low dielectric constant fluorine and carbon-containing silicon oxide dielectric-material characterized by improved resistance to oxidation and good gap-filling capabilities | 
        
          | US6346488B1
              (en) | 2000-06-27 | 2002-02-12 | Lsi Logic Corporation | Process to provide enhanced resistance to cracking and to further reduce the dielectric constant of a low dielectric constant dielectric film of an integrated circuit structure by implantation with hydrogen ions | 
        
          | US6350700B1
              (en) | 2000-06-28 | 2002-02-26 | Lsi Logic Corporation | Process for forming trenches and vias in layers of low dielectric constant carbon-doped silicon oxide dielectric material of an integrated circuit structure | 
        
          | US6368979B1
              (en) | 2000-06-28 | 2002-04-09 | Lsi Logic Corporation | Process for forming trenches and vias in layers of low dielectric constant carbon-doped silicon oxide dielectric material of an integrated circuit structure | 
        
          | US6489242B1
              (en) | 2000-09-13 | 2002-12-03 | Lsi Logic Corporation | Process for planarization of integrated circuit structure which inhibits cracking of low dielectric constant dielectric material adjacent underlying raised structures | 
        
          | US6391768B1
              (en) | 2000-10-30 | 2002-05-21 | Lsi Logic Corporation | Process for CMP removal of excess trench or via filler metal which inhibits formation of concave regions on oxide surface of integrated circuit structure | 
        
          | US6423630B1
              (en) | 2000-10-31 | 2002-07-23 | Lsi Logic Corporation | Process for forming low K dielectric material between metal lines | 
        
          | US6537923B1
              (en) | 2000-10-31 | 2003-03-25 | Lsi Logic Corporation | Process for forming integrated circuit structure with low dielectric constant material between closely spaced apart metal lines | 
        
          | US6420277B1
              (en) | 2000-11-01 | 2002-07-16 | Lsi Logic Corporation | Process for inhibiting crack formation in low dielectric constant dielectric films of integrated circuit structure | 
        
          | US6572925B2
              (en) | 2001-02-23 | 2003-06-03 | Lsi Logic Corporation | Process for forming a low dielectric constant fluorine and carbon containing silicon oxide dielectric material | 
        
          | US6858195B2
              (en) | 2001-02-23 | 2005-02-22 | Lsi Logic Corporation | Process for forming a low dielectric constant fluorine and carbon-containing silicon oxide dielectric material | 
        
          | US6649219B2
              (en) | 2001-02-23 | 2003-11-18 | Lsi Logic Corporation | Process for forming a low dielectric constant fluorine and carbon-containing silicon oxide dielectric material characterized by improved resistance to oxidation | 
        
          | JP2002299591A
              (ja)
            
            * | 2001-03-30 | 2002-10-11 | Toshiba Corp | 半導体装置 | 
        
          | US6503840B2
              (en) | 2001-05-02 | 2003-01-07 | Lsi Logic Corporation | Process for forming metal-filled openings in low dielectric constant dielectric material while inhibiting via poisoning | 
        
          | US6559048B1
              (en) | 2001-05-30 | 2003-05-06 | Lsi Logic Corporation | Method of making a sloped sidewall via for integrated circuit structure to suppress via poisoning | 
        
          | US6562700B1
              (en) | 2001-05-31 | 2003-05-13 | Lsi Logic Corporation | Process for removal of resist mask over low k carbon-doped silicon oxide dielectric material of an integrated circuit structure, and removal of residues from via etch and resist mask removal | 
        
          | US6583026B1
              (en) | 2001-05-31 | 2003-06-24 | Lsi Logic Corporation | Process for forming a low k carbon-doped silicon oxide dielectric material on an integrated circuit structure | 
        
          | US6566171B1
              (en) | 2001-06-12 | 2003-05-20 | Lsi Logic Corporation | Fuse construction for integrated circuit structure having low dielectric constant dielectric material | 
        
          | US6930056B1
              (en)
            
            * | 2001-06-19 | 2005-08-16 | Lsi Logic Corporation | Plasma treatment of low dielectric constant dielectric material to form structures useful in formation of metal interconnects and/or filled vias for integrated circuit structure | 
        
          | US6559033B1
              (en) | 2001-06-27 | 2003-05-06 | Lsi Logic Corporation | Processing for forming integrated circuit structure with low dielectric constant material between closely spaced apart metal lines | 
        
          | US6673721B1
              (en)
            
            * | 2001-07-02 | 2004-01-06 | Lsi Logic Corporation | Process for removal of photoresist mask used for making vias in low k carbon-doped silicon oxide dielectric material, and for removal of etch residues from formation of vias and removal of photoresist mask | 
        
          | US6723653B1
              (en) | 2001-08-17 | 2004-04-20 | Lsi Logic Corporation | Process for reducing defects in copper-filled vias and/or trenches formed in porous low-k dielectric material | 
        
          | US6881664B2
              (en)
            
            * | 2001-08-28 | 2005-04-19 | Lsi Logic Corporation | Process for planarizing upper surface of damascene wiring structure for integrated circuit structures | 
        
          | US6531375B1
              (en) | 2001-09-18 | 2003-03-11 | International Business Machines Corporation | Method of forming a body contact using BOX modification | 
        
          | US6528423B1
              (en) | 2001-10-26 | 2003-03-04 | Lsi Logic Corporation | Process for forming composite of barrier layers of dielectric material to inhibit migration of copper from copper metal interconnect of integrated circuit structure into adjacent layer of low k dielectric material | 
        
          | US6613665B1
              (en) | 2001-10-26 | 2003-09-02 | Lsi Logic Corporation | Process for forming integrated circuit structure comprising layer of low k dielectric material having antireflective properties in an upper surface | 
        
          | US6495429B1
              (en)
            
            * | 2002-01-23 | 2002-12-17 | International Business Machines Corporation | Controlling internal thermal oxidation and eliminating deep divots in SIMOX by chlorine-based annealing | 
        
          | FR2847077B1
              (fr) | 2002-11-12 | 2006-02-17 | Soitec Silicon On Insulator | Composants semi-conducteurs, et notamment de type soi mixtes, et procede de realisation | 
        
          | KR100956711B1
              (ko)
            
            * | 2003-12-16 | 2010-05-06 | 인터내셔널 비지네스 머신즈 코포레이션 | 실리콘-온-절연체 웨이퍼의 컨투어화 된 절연체 층 및 이의제조 프로세스 | 
        
          | US7115463B2
              (en)
            
            * | 2004-08-20 | 2006-10-03 | International Business Machines Corporation | Patterning SOI with silicon mask to create box at different depths | 
        
          | JP5157075B2
              (ja)
            
            * | 2006-03-27 | 2013-03-06 | 株式会社Sumco | Simoxウェーハの製造方法 | 
        
          | US7452784B2
              (en)
            
            * | 2006-05-25 | 2008-11-18 | International Business Machines Corporation | Formation of improved SOI substrates using bulk semiconductor wafers | 
        
          | US7956415B2
              (en)
            
            * | 2008-06-05 | 2011-06-07 | International Business Machines Corporation | SOI transistor having a carrier recombination structure in a body | 
        
          | US8470682B2
              (en) | 2010-12-14 | 2013-06-25 | International Business Machines Corporation | Methods and structures for increased thermal dissipation of thin film resistors | 
        
          | CN102148183B
              (zh)
            
            * | 2011-03-10 | 2015-04-29 | 上海华虹宏力半导体制造有限公司 | 具有阶梯型氧化埋层的soi的形成方法 | 
        
          | US8871557B2
              (en)
            
            * | 2011-09-02 | 2014-10-28 | Electronics And Telecommunications Research Institute | Photomultiplier and manufacturing method thereof | 
        
          | US10347538B2
              (en) | 2017-06-30 | 2019-07-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for direct forming stressor, semiconductor device having stressor, and method for forming the same | 
        
          | US10748934B2
              (en) | 2018-08-28 | 2020-08-18 | Qualcomm Incorporated | Silicon on insulator with multiple semiconductor thicknesses using layer transfer |