SG147417A1 - Method of forming an in-situ recessed structure - Google Patents
Method of forming an in-situ recessed structureInfo
- Publication number
- SG147417A1 SG147417A1 SG200807515-2A SG2008075152A SG147417A1 SG 147417 A1 SG147417 A1 SG 147417A1 SG 2008075152 A SG2008075152 A SG 2008075152A SG 147417 A1 SG147417 A1 SG 147417A1
- Authority
- SG
- Singapore
- Prior art keywords
- etch
- pattern
- interface
- differential interface
- forming
- Prior art date
Links
- 238000000034 method Methods 0.000 title abstract 5
- 238000011065 in-situ storage Methods 0.000 title abstract 2
- 239000000758 substrate Substances 0.000 abstract 3
- 238000000059 patterning Methods 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F7/00—Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
- G03F7/0002—Lithographic processes using patterning methods other than those involving the exposure to radiation, e.g. by stamping
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02118—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer carbon based polymeric organic or inorganic material, e.g. polyimides, poly cyclobutene or PVC
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02126—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/022—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being a laminate, i.e. composed of sublayers, e.g. stacks of alternating high-k metal oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02205—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
- H01L21/02208—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
- H01L21/02214—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound comprising silicon and oxygen
- H01L21/02216—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound comprising silicon and oxygen the compound being a molecule comprising at least one silicon-oxygen bond and the compound having hydrogen or an organic group attached to the silicon or oxygen, e.g. a siloxane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02282—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process liquid deposition, e.g. spin-coating, sol-gel techniques, spray coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0274—Photolithographic processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/308—Chemical or electrical treatment, e.g. electrolytic etching using masks
- H01L21/3083—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/3086—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76811—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving multiple stacked pre-patterned masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76817—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics using printing or stamping techniques
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76819—Smoothing of the dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76885—By forming conductive members before deposition of protective insulating material, e.g. pillars, studs
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Spectroscopy & Molecular Physics (AREA)
- Semiconductor Memories (AREA)
- Exposure Of Semiconductors, Excluding Electron Or Ion Beam Exposure (AREA)
- Micromachines (AREA)
- Shaping Of Tube Ends By Bending Or Straightening (AREA)
- Drying Of Semiconductors (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/946,574 US7205244B2 (en) | 2004-09-21 | 2004-09-21 | Patterning substrates employing multi-film layers defining etch-differential interfaces |
US10/946,565 US7252777B2 (en) | 2004-09-21 | 2004-09-21 | Method of forming an in-situ recessed structure |
US10/946,577 US7241395B2 (en) | 2004-09-21 | 2004-09-21 | Reverse tone patterning on surfaces having planarity perturbations |
US10/946,159 US7041604B2 (en) | 2004-09-21 | 2004-09-21 | Method of patterning surfaces while providing greater control of recess anisotropy |
US10/946,566 US7547504B2 (en) | 2004-09-21 | 2004-09-21 | Pattern reversal employing thick residual layers |
Publications (1)
Publication Number | Publication Date |
---|---|
SG147417A1 true SG147417A1 (en) | 2008-11-28 |
Family
ID=36090466
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
SG200807516-0A SG147418A1 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
SG200807515-2A SG147417A1 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
SG200807517-8A SG147419A1 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
SG200807518-6A SG147420A1 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
SG200807516-0A SG147418A1 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
SG200807517-8A SG147419A1 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
SG200807518-6A SG147420A1 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
Country Status (5)
Country | Link |
---|---|
EP (3) | EP2146370A3 (fr) |
JP (2) | JP2008513229A (fr) |
KR (2) | KR101243646B1 (fr) |
SG (4) | SG147418A1 (fr) |
WO (1) | WO2006033872A2 (fr) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7244660B2 (en) * | 2005-10-31 | 2007-07-17 | Spansion Llc | Method for manufacturing a semiconductor component |
JP2009105252A (ja) * | 2007-10-24 | 2009-05-14 | Cheil Industries Inc | 微細パターンの製造方法および光学素子 |
US9378974B2 (en) * | 2013-11-08 | 2016-06-28 | Tokyo Electron Limited | Method for chemical polishing and planarization |
US9514950B2 (en) * | 2013-12-30 | 2016-12-06 | Canon Nanotechnologies, Inc. | Methods for uniform imprint pattern transfer of sub-20 nm features |
JP6580705B2 (ja) * | 2015-04-20 | 2019-09-25 | ボード・オブ・リージエンツ,ザ・ユニバーシテイ・オブ・テキサス・システム | 大面積多層ナノ構造体の加工 |
JP6734913B2 (ja) | 2016-02-29 | 2020-08-05 | 富士フイルム株式会社 | パターン積層体の製造方法、反転パターンの製造方法およびパターン積層体 |
JP2023125842A (ja) * | 2022-02-28 | 2023-09-07 | キヤノン株式会社 | パターン形成方法、及び物品製造方法 |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS60214532A (ja) * | 1984-04-11 | 1985-10-26 | Nippon Telegr & Teleph Corp <Ntt> | パタ−ン形成方法 |
JPS6450425A (en) * | 1987-08-20 | 1989-02-27 | Toshiba Corp | Formation of fine pattern |
US6482742B1 (en) * | 2000-07-18 | 2002-11-19 | Stephen Y. Chou | Fluid pressure imprint lithography |
EP1003078A3 (fr) * | 1998-11-17 | 2001-11-07 | Corning Incorporated | Procédé pour reproduire un motif nanométrique |
US6334960B1 (en) * | 1999-03-11 | 2002-01-01 | Board Of Regents, The University Of Texas System | Step and flash imprint lithography |
JP4004014B2 (ja) * | 2000-03-28 | 2007-11-07 | 株式会社東芝 | レジストパターンの形成方法 |
US7071088B2 (en) * | 2002-08-23 | 2006-07-04 | Molecular Imprints, Inc. | Method for fabricating bulbous-shaped vias |
US6936194B2 (en) | 2002-09-05 | 2005-08-30 | Molecular Imprints, Inc. | Functional patterning material for imprint lithography processes |
US6762094B2 (en) * | 2002-09-27 | 2004-07-13 | Hewlett-Packard Development Company, L.P. | Nanometer-scale semiconductor devices and method of making |
US8349241B2 (en) | 2002-10-04 | 2013-01-08 | Molecular Imprints, Inc. | Method to arrange features on a substrate to replicate features having minimal dimensional variability |
US20040065252A1 (en) | 2002-10-04 | 2004-04-08 | Sreenivasan Sidlgata V. | Method of forming a layer on a substrate to facilitate fabrication of metrology standards |
US6871558B2 (en) * | 2002-12-12 | 2005-03-29 | Molecular Imprints, Inc. | Method for determining characteristics of substrate employing fluid geometries |
-
2005
- 2005-09-12 JP JP2007532387A patent/JP2008513229A/ja active Pending
- 2005-09-12 EP EP09173416A patent/EP2146370A3/fr not_active Withdrawn
- 2005-09-12 WO PCT/US2005/032276 patent/WO2006033872A2/fr active Application Filing
- 2005-09-12 KR KR1020077006500A patent/KR101243646B1/ko active IP Right Grant
- 2005-09-12 SG SG200807516-0A patent/SG147418A1/en unknown
- 2005-09-12 EP EP09173395A patent/EP2146369A3/fr not_active Withdrawn
- 2005-09-12 SG SG200807515-2A patent/SG147417A1/en unknown
- 2005-09-12 EP EP05796480A patent/EP1794099A4/fr not_active Withdrawn
- 2005-09-12 SG SG200807517-8A patent/SG147419A1/en unknown
- 2005-09-12 KR KR1020117030614A patent/KR101262730B1/ko active IP Right Grant
- 2005-09-12 SG SG200807518-6A patent/SG147420A1/en unknown
-
2014
- 2014-03-05 JP JP2014042722A patent/JP5848386B2/ja active Active
Also Published As
Publication number | Publication date |
---|---|
SG147420A1 (en) | 2008-11-28 |
WO2006033872A2 (fr) | 2006-03-30 |
KR20070065334A (ko) | 2007-06-22 |
SG147419A1 (en) | 2008-11-28 |
KR101262730B1 (ko) | 2013-05-09 |
SG147418A1 (en) | 2008-11-28 |
EP2146370A3 (fr) | 2010-03-31 |
EP2146369A2 (fr) | 2010-01-20 |
EP2146370A2 (fr) | 2010-01-20 |
KR20120013447A (ko) | 2012-02-14 |
KR101243646B1 (ko) | 2013-03-25 |
EP1794099A4 (fr) | 2008-12-17 |
JP2008513229A (ja) | 2008-05-01 |
JP2014150263A (ja) | 2014-08-21 |
EP2146369A3 (fr) | 2010-03-31 |
EP1794099A2 (fr) | 2007-06-13 |
JP5848386B2 (ja) | 2016-01-27 |
WO2006033872A3 (fr) | 2007-02-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW200629374A (en) | Patterning substrates employing multi-film layers defining etch-differential interfaces | |
SG147417A1 (en) | Method of forming an in-situ recessed structure | |
TW200619856A (en) | Printing plate and method for fabricating the same | |
TW200501199A (en) | Methods of forming semiconductor mesa structures including self-aligned contact layers and related devices | |
TW200705564A (en) | Method for manufacturing a narrow structure on an integrated circuit | |
WO2004093141A3 (fr) | Procedes de production de dispositifs electroluminescents | |
WO2005114719A3 (fr) | Méthode de formation d'une structure encastrée utilisant un processus de tonalité inversée | |
TW200620468A (en) | Patterning surfaces while providing greater control of recess anisotropy | |
WO2008048928A3 (fr) | ProcédéS de formation d'un motif de matériau sur un substrat polymère | |
WO2004013693A3 (fr) | Alignement par diffusiometrie pour lithographie par empreinte | |
WO2009057764A1 (fr) | Procédé de gravure et procédé de fabrication d'un dispositif optique/électronique l'utilisant | |
WO2010014380A3 (fr) | Réglage pour traitement fondé sur la métrologie à l’intérieur d’une séquence dans le cadre de la formation adaptative de motifs doubles à auto-alignement | |
WO2008091279A3 (fr) | Procédé de gravure et réseaux de trous | |
WO2009085598A3 (fr) | Double motif de résine photosensible | |
WO2004006291A3 (fr) | Procede de formation de motifs | |
WO2007030527A3 (fr) | Masque photographique utilise pour fabriquer une structure de damasquinage double et procede pour le produire | |
WO2005050700A3 (fr) | Reduction de la rugosite des flancs de motif pour gravure de tranchee | |
TW200634983A (en) | Method of forming a plug | |
TWI256082B (en) | Method of segmenting a wafer | |
WO2006011977A3 (fr) | Procede de fabrication d'un masque a echelle de gris pour la production d'un doe a echelle de gris a l'aide d'une couche absorbante | |
EP1732371A3 (fr) | Procédé de formation d'un motif conducteur sur un substrat | |
TW200623948A (en) | Manufacturing method for organic electronic device | |
TW200743140A (en) | Method for fabricating fine pattern in semiconductor device | |
TW200743238A (en) | Method for forming fine pattern of semiconductor device | |
DE60324222D1 (de) | Verfahren zur Herstellung strukturierter Schichten |