SE501385C2 - Krets för bibehållande av en klocksignal - Google Patents
Krets för bibehållande av en klocksignalInfo
- Publication number
- SE501385C2 SE501385C2 SE8804461A SE8804461A SE501385C2 SE 501385 C2 SE501385 C2 SE 501385C2 SE 8804461 A SE8804461 A SE 8804461A SE 8804461 A SE8804461 A SE 8804461A SE 501385 C2 SE501385 C2 SE 501385C2
- Authority
- SE
- Sweden
- Prior art keywords
- frequency
- clock signal
- signal
- output signal
- output
- Prior art date
Links
- 230000002194 synthesizing effect Effects 0.000 claims 4
- 230000008878 coupling Effects 0.000 claims 2
- 238000010168 coupling process Methods 0.000 claims 2
- 238000005859 coupling reaction Methods 0.000 claims 2
- 239000013078 crystal Substances 0.000 abstract description 8
- 230000001419 dependent effect Effects 0.000 abstract description 5
- 238000012423 maintenance Methods 0.000 description 10
- 238000012544 monitoring process Methods 0.000 description 5
- 238000010586 diagram Methods 0.000 description 4
- 230000006866 deterioration Effects 0.000 description 3
- 230000004913 activation Effects 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 230000014759 maintenance of location Effects 0.000 description 2
- 230000003213 activating effect Effects 0.000 description 1
- 230000032683 aging Effects 0.000 description 1
- 230000003679 aging effect Effects 0.000 description 1
- 230000006399 behavior Effects 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 230000000717 retained effect Effects 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 238000003786 synthesis reaction Methods 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/14—Details of the phase-locked loop for assuring constant frequency when supply or correction voltages fail or are interrupted
- H03L7/143—Details of the phase-locked loop for assuring constant frequency when supply or correction voltages fail or are interrupted by switching the reference signal of the phase-locked loop
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0079—Receiver details
- H04L7/0083—Receiver details taking measures against momentary loss of synchronisation, e.g. inhibiting the synchronisation, using idle words or using redundant clocks
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/14—Details of the phase-locked loop for assuring constant frequency when supply or correction voltages fail or are interrupted
- H03L7/143—Details of the phase-locked loop for assuring constant frequency when supply or correction voltages fail or are interrupted by switching the reference signal of the phase-locked loop
- H03L7/145—Details of the phase-locked loop for assuring constant frequency when supply or correction voltages fail or are interrupted by switching the reference signal of the phase-locked loop the switched reference signal being derived from the controlled oscillator output signal
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Electric Clocks (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/131,141 US4849993A (en) | 1987-12-10 | 1987-12-10 | Clock holdover circuit |
Publications (3)
Publication Number | Publication Date |
---|---|
SE8804461D0 SE8804461D0 (sv) | 1988-12-09 |
SE8804461L SE8804461L (sv) | 1989-06-11 |
SE501385C2 true SE501385C2 (sv) | 1995-01-30 |
Family
ID=22448075
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
SE8804461A SE501385C2 (sv) | 1987-12-10 | 1988-12-09 | Krets för bibehållande av en klocksignal |
Country Status (6)
Country | Link |
---|---|
US (1) | US4849993A (fr) |
JP (1) | JPH022722A (fr) |
DE (1) | DE3841512A1 (fr) |
FR (1) | FR2626690B1 (fr) |
GB (1) | GB2213664B (fr) |
SE (1) | SE501385C2 (fr) |
Families Citing this family (33)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4980899A (en) * | 1988-06-21 | 1990-12-25 | Siemens Ag | Method and apparatus for synchronization of a clock signal generator particularly useful in a digital telecommunications exchange |
DE3833940A1 (de) * | 1988-09-22 | 1990-04-05 | Siemens Ag | Verfahren zur neusynchronisation einer vermittlungsstelle in einem fernmeldenetz |
US4964117A (en) * | 1988-10-04 | 1990-10-16 | Vtc Incorporated | Timing synchronizing circuit for baseband data signals |
US5208831A (en) * | 1989-10-26 | 1993-05-04 | Kabushiki Kaisha Toshiba | Network interface system |
FI85084C (fi) * | 1990-08-15 | 1992-02-25 | Computec Oy | Foerfarande och anordning foer mottagning av paketformigt data. |
FI91821C (fi) * | 1991-02-22 | 1994-08-10 | Nokia Mobile Phones Ltd | Radiopuhelimen automaattinen taajuudensäätökytkentä |
CA2091962A1 (fr) * | 1992-03-31 | 1993-10-01 | Mark L. Witsaman | Systeme de synchronisation d'horloges |
US5365569A (en) * | 1992-08-17 | 1994-11-15 | Glenayre Electronics, Ltd. | Digital simulcast transmission system |
US5369682A (en) * | 1992-08-17 | 1994-11-29 | Glenayre Electronics, Inc. | Digital simulcast transmission system |
JPH084235B2 (ja) * | 1993-03-31 | 1996-01-17 | 日本電気株式会社 | 周波数制御装置 |
AU6339594A (en) * | 1993-06-09 | 1994-12-15 | Alcatel N.V. | Synchronized clock |
US5349310A (en) * | 1993-06-09 | 1994-09-20 | Alcatel Network Systems, Inc. | Digitally controlled fractional frequency synthesizer |
US5481258A (en) * | 1993-08-11 | 1996-01-02 | Glenayre Electronics, Inc. | Method and apparatus for coordinating clocks in a simulcast network |
US5410368A (en) * | 1993-12-29 | 1995-04-25 | Zenith Electronics Corp. | Carrier acquisition by applying substitute pilot to a synchronous demodulator during a start up interval |
GB2293062B (en) * | 1994-09-09 | 1996-12-04 | Toshiba Kk | Master-slave multiplex communication system and PLL circuit applied to the system |
US5717402A (en) * | 1994-12-09 | 1998-02-10 | Chu; Peter | GPS reference clock generator |
JP3523718B2 (ja) * | 1995-02-06 | 2004-04-26 | 株式会社ルネサステクノロジ | 半導体装置 |
US5982831A (en) * | 1996-02-21 | 1999-11-09 | Hewlett-Packard Company | Feed forward method and apparatus for generating a clock signal |
US6243372B1 (en) * | 1996-11-14 | 2001-06-05 | Omnipoint Corporation | Methods and apparatus for synchronization in a wireless network |
JP2001519109A (ja) * | 1997-04-07 | 2001-10-16 | シーメンス アクチエンゲゼルシヤフト | 相互デジタル合成によるデジタルafcチューニング法 |
US5963098A (en) * | 1997-08-22 | 1999-10-05 | Technology Service Corporation | FM canceler loop to reduce shock and vibration effects in crystal oscillators |
US7881413B2 (en) * | 2001-03-02 | 2011-02-01 | Adc Telecommunications, Inc. | Digital PLL with conditional holdover |
US6725157B1 (en) | 2002-06-10 | 2004-04-20 | Trimble Navigation Limited | Indoor GPS clock |
WO2004047302A1 (fr) * | 2002-11-21 | 2004-06-03 | Sony Ericsson Mobile Communications Ab | Commande de frequence d'oscillateur |
US7643602B2 (en) * | 2005-09-30 | 2010-01-05 | Freescale Semiconductor, Inc. | Method and system for estimating frequency offsets |
US8120430B1 (en) | 2009-01-15 | 2012-02-21 | Xilinx, Inc. | Stable VCO operation in absence of clock signal |
US8736394B2 (en) * | 2010-01-13 | 2014-05-27 | Furuno Electric Co., Ltd. | Reference frequency generating device |
US8634510B2 (en) | 2011-01-12 | 2014-01-21 | Qualcomm Incorporated | Full digital bang bang frequency detector with no data pattern dependency |
CN102427366B (zh) * | 2011-12-15 | 2013-09-18 | 上海唯星通信技术有限公司 | 精确合成北斗终端模块多个频率源的装置和方法 |
US9660797B2 (en) | 2013-03-21 | 2017-05-23 | Telefonaktiebolaget Lm Ericsson (Publ) | Method and apparatus for implementing clock holdover |
US9648414B1 (en) * | 2014-01-31 | 2017-05-09 | Cirrus Logic, Inc. | Systems and methods for controlling an audio signal path using redundant uninterruptable clock |
US9362926B2 (en) | 2014-02-19 | 2016-06-07 | Arbiter Systems, Incorporated | High-reliability holdover method and topologies |
US11487871B2 (en) * | 2015-01-31 | 2022-11-01 | San Diego Gas & Electric Company | Methods and systems for detecting and defending against invalid time signals |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE1194924B (de) * | 1961-06-29 | 1965-06-16 | Csf | Anordnung zur Regelung der Frequenz eines UEberlagerungsoszillators |
CH1229067A4 (fr) * | 1967-09-01 | 1970-05-29 | ||
US4069462A (en) * | 1976-12-13 | 1978-01-17 | Data General Corporation | Phase-locked loops |
US4034310A (en) * | 1977-01-05 | 1977-07-05 | Coe Thomas F | Phase-locked loop oscillator |
US4310805A (en) * | 1979-12-13 | 1982-01-12 | General Electric Company | Phase-locked loop stabilized by a crystal oscillator |
NL8202685A (nl) * | 1982-07-05 | 1984-02-01 | Philips Nv | Kloksignaalregenerator met hoge stabiliteit. |
FR2546691B1 (fr) * | 1983-05-27 | 1985-07-05 | Cit Alcatel | Base de temps asservie |
US4598257A (en) * | 1983-05-31 | 1986-07-01 | Siemens Corporate Research & Support, Inc. | Clock pulse signal generator system |
US4498059A (en) * | 1983-06-23 | 1985-02-05 | Gte Automatic Electric Incorporated | Circuit to minimize local clock frequency disturbances when phase locking to a reference clock circuit |
US4667328A (en) * | 1985-04-29 | 1987-05-19 | Mieczyslaw Mirowski | Clocking circuit with back-up clock source |
US4835481A (en) * | 1986-09-30 | 1989-05-30 | Siemens Aktiengesellschaft | Circuit arrangement for generating a clock signal which is synchronous in respect of frequency to a reference frequency |
-
1987
- 1987-12-10 US US07/131,141 patent/US4849993A/en not_active Expired - Lifetime
-
1988
- 1988-12-08 GB GB8828673A patent/GB2213664B/en not_active Expired - Fee Related
- 1988-12-09 JP JP63311821A patent/JPH022722A/ja active Pending
- 1988-12-09 DE DE3841512A patent/DE3841512A1/de active Granted
- 1988-12-09 SE SE8804461A patent/SE501385C2/sv not_active IP Right Cessation
- 1988-12-12 FR FR888816310A patent/FR2626690B1/fr not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
SE8804461D0 (sv) | 1988-12-09 |
FR2626690B1 (fr) | 1991-01-11 |
GB2213664B (en) | 1992-08-19 |
GB2213664A (en) | 1989-08-16 |
FR2626690A1 (fr) | 1989-08-04 |
JPH022722A (ja) | 1990-01-08 |
SE8804461L (sv) | 1989-06-11 |
DE3841512A1 (de) | 1989-06-29 |
GB8828673D0 (en) | 1989-01-11 |
US4849993A (en) | 1989-07-18 |
DE3841512C2 (fr) | 1990-10-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
SE501385C2 (sv) | Krets för bibehållande av en klocksignal | |
US4980899A (en) | Method and apparatus for synchronization of a clock signal generator particularly useful in a digital telecommunications exchange | |
US5673004A (en) | Method and circuit for controlling digital processing phase-locked loop for network synchronization | |
US4633193A (en) | Clock circuit synchronizer using a frequency synthesizer controlled by a frequency estimator | |
US6480047B2 (en) | Reduced jitter phase lock loop using a technique multi-stage digital delay line | |
JP4633706B2 (ja) | 電子回路及び電子回路を動作するための方法 | |
US7839222B2 (en) | Systems and methods using programmable fixed frequency digitally controlled oscillators for multirate low jitter frequency synthesis | |
US20170187481A1 (en) | Fail safe clock buffer and clock generator | |
US9595972B2 (en) | Digital phase locked loop arrangement with master clock redundancy | |
US6970045B1 (en) | Redundant clock module | |
KR100871205B1 (ko) | 다중 클럭 위상 결정 시스템 | |
US6362670B1 (en) | Controlled slew reference switch for a phase locked loop | |
NO774211L (no) | Utvidbar lagringsinnretning for undertrykkelse av fasestoey i overfoeringsanlegg for digitale signaler | |
KR20040089624A (ko) | 심리스 클록 | |
US5946362A (en) | Apparatus for detecting clock failure for use in a synchronous transmission system | |
US5268932A (en) | Interface circuit between a plurality of transmission lines and high bit rate data terminal equipment | |
US4418322A (en) | Automatic digital circuit for synchronizing with a variable baud rate generator | |
US6313708B1 (en) | Analog phase locked loop holdover | |
CN107431479B (zh) | 具有主时钟冗余的数字锁相环布置 | |
US20070079163A1 (en) | Transmitting apparatus | |
US5596300A (en) | Method and arrangement for determining phase changes of a reference input signal of a phase-locked loop | |
CA1296073C (fr) | Circuit de remplacement de signaux d'horloge | |
US5867545A (en) | Phase-locked loop circuit | |
US6999546B2 (en) | System and method for timing references for line interfaces | |
JPH04291819A (ja) | 位相同期ループ回路及び基準信号選択回路 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
NUG | Patent has lapsed |