MX170369B - Metodo para mantener estandarizadas las pulsaciones de datos de lectura - Google Patents
Metodo para mantener estandarizadas las pulsaciones de datos de lecturaInfo
- Publication number
- MX170369B MX170369B MX017502A MX1750289A MX170369B MX 170369 B MX170369 B MX 170369B MX 017502 A MX017502 A MX 017502A MX 1750289 A MX1750289 A MX 1750289A MX 170369 B MX170369 B MX 170369B
- Authority
- MX
- Mexico
- Prior art keywords
- data
- clicks
- keystrokes
- standardized
- reading
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06K—GRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
- G06K3/00—Methods or arrangements for printing of data in the shape of alphanumeric or other characters from a record carrier, e.g. interpreting, printing-out from a magnetic tape
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M5/00—Conversion of the form of the representation of individual digits
- H03M5/02—Conversion to or from representation by pulses
- H03M5/04—Conversion to or from representation by pulses the pulses having two levels
- H03M5/14—Code representation, e.g. transition, for a given bit cell depending on the information in one or more adjacent bit cells, e.g. delay modulation code, double density code
- H03M5/145—Conversion to or from block codes or representations thereof
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B20/00—Signal processing not specific to the method of recording or reproducing; Circuits therefor
- G11B20/10—Digital recording or reproducing
- G11B20/14—Digital recording or reproducing using self-clocking codes
- G11B20/1403—Digital recording or reproducing using self-clocking codes characterised by the use of two levels
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/089—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
- H03L7/0891—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M5/00—Conversion of the form of the representation of individual digits
- H03M5/02—Conversion to or from representation by pulses
- H03M5/04—Conversion to or from representation by pulses the pulses having two levels
- H03M5/06—Code representation, e.g. transition, for a given bit cell depending only on the information in that bit cell
- H03M5/12—Biphase level code, e.g. split phase code, Manchester code; Biphase space or mark code, e.g. double frequency code
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Signal Processing (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Signal Processing For Digital Recording And Reproducing (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Electric Clocks (AREA)
Abstract
La presente invención se refiere a método para mantener estandarizadas las pulsaciones de datos de lectura con un reloj de datos sincronizados, el cual comprende las etapas de: retrasar las pulsaciones de lectura de datos por un intervalo de tiempo previamente seleccionado para proporcionar pulsaciones normales de datos; aplicar las pulsaciones normales de los datos a un circuito de fase cerrada (PLL), para proporcionar y definir el reloj; generar pulsaciones de datos en respuesta a una señal de control la que indica un error potencialmente incorregible, selectivamente, de acuerdo a una opción previamente seleccionada, pudiendo ser pulsaciones tempranas de datos, que corresponden a la lectura de datos o pulsaciones tardías de datos, que corresponden a pulsaciones siguientes de datos de lectura retrasados; y registrar selectivamente, de acuerdo con la opción mencionada, los bits correspondientes a las pulsaciones de datos tempranos o tardíos, al circuito de corrección de error en un intento por hacer que el error sea corregible.
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US07/245,100 US4958243A (en) | 1988-09-15 | 1988-09-15 | Phase discrimination and data separation method and apparatus |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| MX170369B true MX170369B (es) | 1993-08-18 |
Family
ID=22925283
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| MX017502A MX170369B (es) | 1988-09-15 | 1989-09-11 | Metodo para mantener estandarizadas las pulsaciones de datos de lectura |
Country Status (11)
| Country | Link |
|---|---|
| US (1) | US4958243A (es) |
| EP (1) | EP0359573B1 (es) |
| JP (1) | JPH0648584B2 (es) |
| KR (1) | KR940004828B1 (es) |
| CN (1) | CN1020517C (es) |
| AR (1) | AR244446A1 (es) |
| AU (1) | AU617856B2 (es) |
| BR (1) | BR8904626A (es) |
| CA (1) | CA1317671C (es) |
| DE (1) | DE68914557T2 (es) |
| MX (1) | MX170369B (es) |
Families Citing this family (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH02152323A (ja) * | 1988-12-05 | 1990-06-12 | Hitachi Ltd | 位相同期回路 |
| US5146372A (en) * | 1990-06-19 | 1992-09-08 | Seagate Technology, Inc. | Adaptive window centering |
| US5285483A (en) * | 1992-04-07 | 1994-02-08 | Seiko Epson Corporation | Phase synchronization circuit |
| US5260842A (en) * | 1992-04-16 | 1993-11-09 | Vtc Inc. | Data separator having an accurate delay circuit |
| US5258877A (en) * | 1992-04-16 | 1993-11-02 | Vtc Inc. | Data separator having a restart circuit |
| US5311178A (en) * | 1992-08-14 | 1994-05-10 | Silicon Systems, Inc. | Method for processing sample values in an RLL channel |
| US5424881A (en) | 1993-02-01 | 1995-06-13 | Cirrus Logic, Inc. | Synchronous read channel |
| US5557482A (en) * | 1994-12-19 | 1996-09-17 | International Business Machines Corporation | Multipath channel apparatus and method for data storage devices and communications systems wherein a data path is selected based on errors |
| US6240467B1 (en) * | 1998-10-07 | 2001-05-29 | International Business Machines Corporation | Input/output operation request handling in a multi-host system |
| JP4351941B2 (ja) * | 2004-03-26 | 2009-10-28 | 株式会社アドバンテスト | 試験装置及び試験方法 |
| US7248549B2 (en) * | 2004-07-30 | 2007-07-24 | Agere Systems Inc. | System for locking a clock onto the frequency of data recorded on a storage medium |
| US7622543B2 (en) * | 2004-11-09 | 2009-11-24 | E.I. Du Pont De Nemours And Company | Polymerization of macrocyclic polyester oligomers using N-heterocyclic carbene catalysts |
| US7627044B2 (en) * | 2005-10-31 | 2009-12-01 | Silicon Image, Inc. | Clock-edge modulated serial link with DC-balance control |
| US7836386B2 (en) * | 2006-09-27 | 2010-11-16 | Qimonda Ag | Phase shift adjusting method and circuit |
| US7881415B2 (en) | 2006-12-29 | 2011-02-01 | Atmel Corporation | Communication protocol method and apparatus for a single wire device |
| EP2902940B1 (en) * | 2013-09-05 | 2017-04-19 | Huawei Technologies Co., Ltd. | Storage system and method for processing data operation request |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3701039A (en) * | 1968-10-28 | 1972-10-24 | Ibm | Random binary data signal frequency and phase compensation circuit |
| US3614635A (en) * | 1969-12-31 | 1971-10-19 | Ibm | Variable frequency control system and data standardizer |
| US4034309A (en) * | 1975-12-23 | 1977-07-05 | International Business Machines Corporation | Apparatus and method for phase synchronization |
| US4682121A (en) * | 1985-02-04 | 1987-07-21 | International Business Machines Corporation | Phase discriminator and data standardizer |
| US4829545A (en) * | 1986-08-25 | 1989-05-09 | Guzik Technical Enterprises, Inc. | Method and apparatus for data window centering ina multifrequency data separator |
| US4837643A (en) * | 1986-11-07 | 1989-06-06 | Archive Corporation | Circuit for controlling frequency and phase of voltage controlled oscillator in a data smoother for a streaming cartridge tape drive |
| US4809088A (en) * | 1986-12-05 | 1989-02-28 | Western Digital Corporation | Integrated system for implementation of read window margining and write precompensaton in disk drives |
-
1988
- 1988-09-15 US US07/245,100 patent/US4958243A/en not_active Expired - Fee Related
-
1989
- 1989-06-02 CA CA000601598A patent/CA1317671C/en not_active Expired - Fee Related
- 1989-08-18 JP JP1211543A patent/JPH0648584B2/ja not_active Expired - Lifetime
- 1989-08-29 AU AU40890/89A patent/AU617856B2/en not_active Ceased
- 1989-09-08 CN CN89106993A patent/CN1020517C/zh not_active Expired - Fee Related
- 1989-09-08 KR KR1019890012987A patent/KR940004828B1/ko not_active Expired - Fee Related
- 1989-09-08 AR AR89314880A patent/AR244446A1/es active
- 1989-09-11 MX MX017502A patent/MX170369B/es unknown
- 1989-09-14 EP EP89309371A patent/EP0359573B1/en not_active Expired - Lifetime
- 1989-09-14 DE DE68914557T patent/DE68914557T2/de not_active Expired - Fee Related
- 1989-09-14 BR BR898904626A patent/BR8904626A/pt unknown
Also Published As
| Publication number | Publication date |
|---|---|
| CN1020517C (zh) | 1993-05-05 |
| JPH0648584B2 (ja) | 1994-06-22 |
| AU617856B2 (en) | 1991-12-05 |
| JPH02101679A (ja) | 1990-04-13 |
| BR8904626A (pt) | 1990-04-24 |
| DE68914557T2 (de) | 1994-11-17 |
| KR940004828B1 (ko) | 1994-06-01 |
| AU4089089A (en) | 1990-03-22 |
| EP0359573A3 (en) | 1991-11-21 |
| CN1042262A (zh) | 1990-05-16 |
| US4958243A (en) | 1990-09-18 |
| EP0359573B1 (en) | 1994-04-13 |
| DE68914557D1 (de) | 1994-05-19 |
| CA1317671C (en) | 1993-05-11 |
| AR244446A1 (es) | 1993-10-29 |
| KR900005329A (ko) | 1990-04-14 |
| EP0359573A2 (en) | 1990-03-21 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| MX170369B (es) | Metodo para mantener estandarizadas las pulsaciones de datos de lectura | |
| AU2001259571A1 (en) | Predictive timing calibration for memory devices | |
| KR900003705A (ko) | 일부 및 시각의 보정방법 | |
| JPS59221047A (ja) | デイジタル信号伝送における同期信号検出回路 | |
| JPS5639642A (en) | Decoding circuit | |
| KR880002178A (ko) | 회전 헤드형의 기록재생 장치 | |
| FR2448255A1 (fr) | Dispositif de correction d'erreurs dans des donnees numeriques | |
| JPS6450199A (en) | Alarm information collecting device | |
| JPS5468617A (en) | Signal recorder-reproducer | |
| JP3378872B2 (ja) | 磁気データ読取装置 | |
| CA2066971A1 (en) | Destuffing control by modifying detected pointer with differential value | |
| JPS5465016A (en) | Information reproduction compensating method | |
| JPS5683896A (en) | Memory circuit | |
| JPS5370415A (en) | Synchronizing circuit for magnetic memory | |
| JPS5454563A (en) | Bit phase synchronous circuit | |
| JPS5460814A (en) | Timing circuit of dipulse system | |
| JPS6476565A (en) | Write data fetching circuit | |
| JPS6490620A (en) | Decoder | |
| JPS59204337A (ja) | フレ−ム同期方法 | |
| KR910012835A (ko) | 디지탈 전자 캘린더 시계 | |
| JPS554604A (en) | Buffer register | |
| JPS6476564A (en) | Write data fetching circuit | |
| JPS59221809A (ja) | デイジタル信号伝送における同期信号検出回路 | |
| JPH02193098A (ja) | 電子時計 | |
| JPS553265A (en) | Reception timing device for digital code |